Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2000 Ani Joshi <ajoshi@unixbox.com> |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 7 | * Copyright (C) 2000, 2001, 06 Ralf Baechle <ralf@linux-mips.org> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * swiped from i386, and cloned for MIPS by Geert, polished by Ralf. |
| 9 | */ |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 10 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/types.h> |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 12 | #include <linux/dma-mapping.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/mm.h> |
Paul Gortmaker | d9ba577 | 2016-08-21 15:58:14 -0400 | [diff] [blame^] | 14 | #include <linux/export.h> |
Jens Axboe | 4fcc47a | 2007-10-23 12:32:34 +0200 | [diff] [blame] | 15 | #include <linux/scatterlist.h> |
Ralf Baechle | 6e86b0b | 2007-10-29 19:35:33 +0000 | [diff] [blame] | 16 | #include <linux/string.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 17 | #include <linux/gfp.h> |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 18 | #include <linux/highmem.h> |
Zubair Lutfullah Kakakhel | f464938 | 2014-07-16 16:51:32 +0100 | [diff] [blame] | 19 | #include <linux/dma-contiguous.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | |
| 21 | #include <asm/cache.h> |
Ralf Baechle | 69f24d1 | 2013-09-17 10:25:47 +0200 | [diff] [blame] | 22 | #include <asm/cpu-type.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/io.h> |
| 24 | |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 25 | #include <dma-coherence.h> |
| 26 | |
Felix Fietkau | 885014b | 2013-09-27 14:41:44 +0200 | [diff] [blame] | 27 | #ifdef CONFIG_DMA_MAYBE_COHERENT |
Steven J. Hill | b6d92b4 | 2013-03-25 13:47:29 -0500 | [diff] [blame] | 28 | int coherentio = 0; /* User defined DMA coherency from command line. */ |
| 29 | EXPORT_SYMBOL_GPL(coherentio); |
| 30 | int hw_coherentio = 0; /* Actual hardware supported DMA coherency setting. */ |
| 31 | |
| 32 | static int __init setcoherentio(char *str) |
| 33 | { |
| 34 | coherentio = 1; |
| 35 | pr_info("Hardware DMA cache coherency (command line)\n"); |
| 36 | return 0; |
| 37 | } |
| 38 | early_param("coherentio", setcoherentio); |
| 39 | |
| 40 | static int __init setnocoherentio(char *str) |
| 41 | { |
| 42 | coherentio = 0; |
| 43 | pr_info("Software DMA cache coherency (command line)\n"); |
| 44 | return 0; |
| 45 | } |
| 46 | early_param("nocoherentio", setnocoherentio); |
Felix Fietkau | 885014b | 2013-09-27 14:41:44 +0200 | [diff] [blame] | 47 | #endif |
Steven J. Hill | b6d92b4 | 2013-03-25 13:47:29 -0500 | [diff] [blame] | 48 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 49 | static inline struct page *dma_addr_to_page(struct device *dev, |
Kevin Cernekee | 3807ef3f6 | 2009-04-23 17:25:12 -0700 | [diff] [blame] | 50 | dma_addr_t dma_addr) |
Franck Bui-Huu | c9d0696 | 2007-03-19 17:36:42 +0100 | [diff] [blame] | 51 | { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 52 | return pfn_to_page( |
| 53 | plat_dma_addr_to_phys(dev, dma_addr) >> PAGE_SHIFT); |
Franck Bui-Huu | c9d0696 | 2007-03-19 17:36:42 +0100 | [diff] [blame] | 54 | } |
| 55 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | /* |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 57 | * The affected CPUs below in 'cpu_needs_post_dma_flush()' can |
| 58 | * speculatively fill random cachelines with stale data at any time, |
| 59 | * requiring an extra flush post-DMA. |
| 60 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | * Warning on the terminology - Linux calls an uncached area coherent; |
| 62 | * MIPS terminology calls memory areas with hardware maintained coherency |
| 63 | * coherent. |
Ralf Baechle | 0dc294c | 2014-11-11 22:22:03 +0100 | [diff] [blame] | 64 | * |
| 65 | * Note that the R14000 and R16000 should also be checked for in this |
| 66 | * condition. However this function is only called on non-I/O-coherent |
| 67 | * systems and only the R10000 and R12000 are used in such systems, the |
| 68 | * SGI IP28 Indigo² rsp. SGI IP32 aka O2. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | */ |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 70 | static inline int cpu_needs_post_dma_flush(struct device *dev) |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 71 | { |
| 72 | return !plat_device_is_coherent(dev) && |
Jerin Jacob | d451e73 | 2013-09-03 17:31:54 +0530 | [diff] [blame] | 73 | (boot_cpu_type() == CPU_R10000 || |
Ralf Baechle | eb37e6d | 2013-09-06 19:08:25 +0200 | [diff] [blame] | 74 | boot_cpu_type() == CPU_R12000 || |
| 75 | boot_cpu_type() == CPU_BMIPS5000); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 76 | } |
| 77 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 78 | static gfp_t massage_gfp_flags(const struct device *dev, gfp_t gfp) |
| 79 | { |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 80 | gfp_t dma_flag; |
| 81 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 82 | /* ignore region specifiers */ |
| 83 | gfp &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM); |
| 84 | |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 85 | #ifdef CONFIG_ISA |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 86 | if (dev == NULL) |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 87 | dma_flag = __GFP_DMA; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 88 | else |
| 89 | #endif |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 90 | #if defined(CONFIG_ZONE_DMA32) && defined(CONFIG_ZONE_DMA) |
Matt Redfearn | 8d4925e | 2015-12-21 15:21:42 +0000 | [diff] [blame] | 91 | if (dev == NULL || dev->coherent_dma_mask < DMA_BIT_MASK(32)) |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 92 | dma_flag = __GFP_DMA; |
| 93 | else if (dev->coherent_dma_mask < DMA_BIT_MASK(64)) |
| 94 | dma_flag = __GFP_DMA32; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 95 | else |
| 96 | #endif |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 97 | #if defined(CONFIG_ZONE_DMA32) && !defined(CONFIG_ZONE_DMA) |
Matt Redfearn | 8d4925e | 2015-12-21 15:21:42 +0000 | [diff] [blame] | 98 | if (dev == NULL || dev->coherent_dma_mask < DMA_BIT_MASK(64)) |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 99 | dma_flag = __GFP_DMA32; |
| 100 | else |
| 101 | #endif |
| 102 | #if defined(CONFIG_ZONE_DMA) && !defined(CONFIG_ZONE_DMA32) |
Matt Redfearn | 8d4925e | 2015-12-21 15:21:42 +0000 | [diff] [blame] | 103 | if (dev == NULL || |
| 104 | dev->coherent_dma_mask < DMA_BIT_MASK(sizeof(phys_addr_t) * 8)) |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 105 | dma_flag = __GFP_DMA; |
| 106 | else |
| 107 | #endif |
| 108 | dma_flag = 0; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 109 | |
| 110 | /* Don't invoke OOM killer */ |
| 111 | gfp |= __GFP_NORETRY; |
| 112 | |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 113 | return gfp | dma_flag; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 114 | } |
| 115 | |
Christoph Hellwig | 1e89375 | 2015-09-09 15:39:42 -0700 | [diff] [blame] | 116 | static void *mips_dma_alloc_noncoherent(struct device *dev, size_t size, |
Al Viro | 185a8ff | 2005-10-21 03:21:23 -0400 | [diff] [blame] | 117 | dma_addr_t * dma_handle, gfp_t gfp) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | { |
| 119 | void *ret; |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 120 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 121 | gfp = massage_gfp_flags(dev, gfp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | ret = (void *) __get_free_pages(gfp, get_order(size)); |
| 124 | |
| 125 | if (ret != NULL) { |
| 126 | memset(ret, 0, size); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 127 | *dma_handle = plat_map_dma_mem(dev, ret, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | } |
| 129 | |
| 130 | return ret; |
| 131 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 133 | static void *mips_dma_alloc_coherent(struct device *dev, size_t size, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 134 | dma_addr_t *dma_handle, gfp_t gfp, unsigned long attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | { |
| 136 | void *ret; |
Zubair Lutfullah Kakakhel | f464938 | 2014-07-16 16:51:32 +0100 | [diff] [blame] | 137 | struct page *page = NULL; |
| 138 | unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | |
Christoph Hellwig | 1e89375 | 2015-09-09 15:39:42 -0700 | [diff] [blame] | 140 | /* |
| 141 | * XXX: seems like the coherent and non-coherent implementations could |
| 142 | * be consolidated. |
| 143 | */ |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 144 | if (attrs & DMA_ATTR_NON_CONSISTENT) |
Christoph Hellwig | 1e89375 | 2015-09-09 15:39:42 -0700 | [diff] [blame] | 145 | return mips_dma_alloc_noncoherent(dev, size, dma_handle, gfp); |
| 146 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 147 | gfp = massage_gfp_flags(dev, gfp); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 148 | |
Qais Yousef | 9530d0f | 2015-12-11 13:41:09 -0800 | [diff] [blame] | 149 | if (IS_ENABLED(CONFIG_DMA_CMA) && gfpflags_allow_blocking(gfp)) |
Zubair Lutfullah Kakakhel | f464938 | 2014-07-16 16:51:32 +0100 | [diff] [blame] | 150 | page = dma_alloc_from_contiguous(dev, |
| 151 | count, get_order(size)); |
| 152 | if (!page) |
| 153 | page = alloc_pages(gfp, get_order(size)); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 154 | |
Zubair Lutfullah Kakakhel | f464938 | 2014-07-16 16:51:32 +0100 | [diff] [blame] | 155 | if (!page) |
| 156 | return NULL; |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 157 | |
Zubair Lutfullah Kakakhel | f464938 | 2014-07-16 16:51:32 +0100 | [diff] [blame] | 158 | ret = page_address(page); |
| 159 | memset(ret, 0, size); |
| 160 | *dma_handle = plat_map_dma_mem(dev, ret, size); |
| 161 | if (!plat_device_is_coherent(dev)) { |
| 162 | dma_cache_wback_inv((unsigned long) ret, size); |
| 163 | if (!hw_coherentio) |
| 164 | ret = UNCAC_ADDR(ret); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | return ret; |
| 168 | } |
| 169 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | |
Christoph Hellwig | 1e89375 | 2015-09-09 15:39:42 -0700 | [diff] [blame] | 171 | static void mips_dma_free_noncoherent(struct device *dev, size_t size, |
| 172 | void *vaddr, dma_addr_t dma_handle) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | { |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 174 | plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | free_pages((unsigned long) vaddr, get_order(size)); |
| 176 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 178 | static void mips_dma_free_coherent(struct device *dev, size_t size, void *vaddr, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 179 | dma_addr_t dma_handle, unsigned long attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | { |
| 181 | unsigned long addr = (unsigned long) vaddr; |
Zubair Lutfullah Kakakhel | f464938 | 2014-07-16 16:51:32 +0100 | [diff] [blame] | 182 | unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT; |
| 183 | struct page *page = NULL; |
Yoichi Yuasa | f8ac042 | 2009-06-04 00:16:04 +0900 | [diff] [blame] | 184 | |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 185 | if (attrs & DMA_ATTR_NON_CONSISTENT) { |
Christoph Hellwig | 1e89375 | 2015-09-09 15:39:42 -0700 | [diff] [blame] | 186 | mips_dma_free_noncoherent(dev, size, vaddr, dma_handle); |
| 187 | return; |
| 188 | } |
| 189 | |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 190 | plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL); |
David Daney | 11531ac | 2008-12-10 18:14:45 -0800 | [diff] [blame] | 191 | |
Steven J. Hill | b6d92b4 | 2013-03-25 13:47:29 -0500 | [diff] [blame] | 192 | if (!plat_device_is_coherent(dev) && !hw_coherentio) |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 193 | addr = CAC_ADDR(addr); |
| 194 | |
Zubair Lutfullah Kakakhel | f464938 | 2014-07-16 16:51:32 +0100 | [diff] [blame] | 195 | page = virt_to_page((void *) addr); |
| 196 | |
| 197 | if (!dma_release_from_contiguous(dev, page, count)) |
| 198 | __free_pages(page, get_order(size)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | } |
| 200 | |
Alex Smith | 8c17246 | 2015-07-30 12:03:42 +0100 | [diff] [blame] | 201 | static int mips_dma_mmap(struct device *dev, struct vm_area_struct *vma, |
| 202 | void *cpu_addr, dma_addr_t dma_addr, size_t size, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 203 | unsigned long attrs) |
Alex Smith | 8c17246 | 2015-07-30 12:03:42 +0100 | [diff] [blame] | 204 | { |
| 205 | unsigned long user_count = (vma->vm_end - vma->vm_start) >> PAGE_SHIFT; |
| 206 | unsigned long count = PAGE_ALIGN(size) >> PAGE_SHIFT; |
| 207 | unsigned long addr = (unsigned long)cpu_addr; |
| 208 | unsigned long off = vma->vm_pgoff; |
| 209 | unsigned long pfn; |
| 210 | int ret = -ENXIO; |
| 211 | |
| 212 | if (!plat_device_is_coherent(dev) && !hw_coherentio) |
| 213 | addr = CAC_ADDR(addr); |
| 214 | |
| 215 | pfn = page_to_pfn(virt_to_page((void *)addr)); |
| 216 | |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 217 | if (attrs & DMA_ATTR_WRITE_COMBINE) |
Alex Smith | 8c17246 | 2015-07-30 12:03:42 +0100 | [diff] [blame] | 218 | vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot); |
| 219 | else |
| 220 | vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); |
| 221 | |
| 222 | if (dma_mmap_from_coherent(dev, vma, cpu_addr, size, &ret)) |
| 223 | return ret; |
| 224 | |
| 225 | if (off < count && user_count <= (count - off)) { |
| 226 | ret = remap_pfn_range(vma, vma->vm_start, |
| 227 | pfn + off, |
| 228 | user_count << PAGE_SHIFT, |
| 229 | vma->vm_page_prot); |
| 230 | } |
| 231 | |
| 232 | return ret; |
| 233 | } |
| 234 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 235 | static inline void __dma_sync_virtual(void *addr, size_t size, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | enum dma_data_direction direction) |
| 237 | { |
| 238 | switch (direction) { |
| 239 | case DMA_TO_DEVICE: |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 240 | dma_cache_wback((unsigned long)addr, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | break; |
| 242 | |
| 243 | case DMA_FROM_DEVICE: |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 244 | dma_cache_inv((unsigned long)addr, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | break; |
| 246 | |
| 247 | case DMA_BIDIRECTIONAL: |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 248 | dma_cache_wback_inv((unsigned long)addr, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | break; |
| 250 | |
| 251 | default: |
| 252 | BUG(); |
| 253 | } |
| 254 | } |
| 255 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 256 | /* |
| 257 | * A single sg entry may refer to multiple physically contiguous |
| 258 | * pages. But we still need to process highmem pages individually. |
| 259 | * If highmem is not configured then the bulk of this loop gets |
| 260 | * optimized out. |
| 261 | */ |
| 262 | static inline void __dma_sync(struct page *page, |
| 263 | unsigned long offset, size_t size, enum dma_data_direction direction) |
| 264 | { |
| 265 | size_t left = size; |
| 266 | |
| 267 | do { |
| 268 | size_t len = left; |
| 269 | |
| 270 | if (PageHighMem(page)) { |
| 271 | void *addr; |
| 272 | |
| 273 | if (offset + len > PAGE_SIZE) { |
| 274 | if (offset >= PAGE_SIZE) { |
| 275 | page += offset >> PAGE_SHIFT; |
| 276 | offset &= ~PAGE_MASK; |
| 277 | } |
| 278 | len = PAGE_SIZE - offset; |
| 279 | } |
| 280 | |
| 281 | addr = kmap_atomic(page); |
| 282 | __dma_sync_virtual(addr + offset, len, direction); |
| 283 | kunmap_atomic(addr); |
| 284 | } else |
| 285 | __dma_sync_virtual(page_address(page) + offset, |
| 286 | size, direction); |
| 287 | offset = 0; |
| 288 | page++; |
| 289 | left -= len; |
| 290 | } while (left); |
| 291 | } |
| 292 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 293 | static void mips_dma_unmap_page(struct device *dev, dma_addr_t dma_addr, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 294 | size_t size, enum dma_data_direction direction, unsigned long attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 | { |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 296 | if (cpu_needs_post_dma_flush(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 297 | __dma_sync(dma_addr_to_page(dev, dma_addr), |
| 298 | dma_addr & ~PAGE_MASK, size, direction); |
Ralf Baechle | 0acbfc6 | 2015-03-27 15:10:30 +0100 | [diff] [blame] | 299 | plat_post_dma_flush(dev); |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 300 | plat_unmap_dma_mem(dev, dma_addr, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | } |
| 302 | |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 303 | static int mips_dma_map_sg(struct device *dev, struct scatterlist *sglist, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 304 | int nents, enum dma_data_direction direction, unsigned long attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | { |
| 306 | int i; |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 307 | struct scatterlist *sg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 309 | for_each_sg(sglist, sg, nents, i) { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 310 | if (!plat_device_is_coherent(dev)) |
| 311 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 312 | direction); |
Jayachandran C | 4954a9a | 2013-06-10 06:28:08 +0000 | [diff] [blame] | 313 | #ifdef CONFIG_NEED_SG_DMA_LENGTH |
| 314 | sg->dma_length = sg->length; |
| 315 | #endif |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 316 | sg->dma_address = plat_map_dma_mem_page(dev, sg_page(sg)) + |
| 317 | sg->offset; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | return nents; |
| 321 | } |
| 322 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 323 | static dma_addr_t mips_dma_map_page(struct device *dev, struct page *page, |
| 324 | unsigned long offset, size_t size, enum dma_data_direction direction, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 325 | unsigned long attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | { |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 327 | if (!plat_device_is_coherent(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 328 | __dma_sync(page, offset, size, direction); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 329 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 330 | return plat_map_dma_mem_page(dev, page) + offset; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | } |
| 332 | |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 333 | static void mips_dma_unmap_sg(struct device *dev, struct scatterlist *sglist, |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 334 | int nhwentries, enum dma_data_direction direction, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 335 | unsigned long attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | int i; |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 338 | struct scatterlist *sg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 340 | for_each_sg(sglist, sg, nhwentries, i) { |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 341 | if (!plat_device_is_coherent(dev) && |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 342 | direction != DMA_TO_DEVICE) |
| 343 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 344 | direction); |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 345 | plat_unmap_dma_mem(dev, sg->dma_address, sg->length, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | } |
| 347 | } |
| 348 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 349 | static void mips_dma_sync_single_for_cpu(struct device *dev, |
| 350 | dma_addr_t dma_handle, size_t size, enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | { |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 352 | if (cpu_needs_post_dma_flush(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 353 | __dma_sync(dma_addr_to_page(dev, dma_handle), |
| 354 | dma_handle & ~PAGE_MASK, size, direction); |
Ralf Baechle | 0acbfc6 | 2015-03-27 15:10:30 +0100 | [diff] [blame] | 355 | plat_post_dma_flush(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | } |
| 357 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 358 | static void mips_dma_sync_single_for_device(struct device *dev, |
| 359 | dma_addr_t dma_handle, size_t size, enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 361 | if (!plat_device_is_coherent(dev)) |
| 362 | __dma_sync(dma_addr_to_page(dev, dma_handle), |
| 363 | dma_handle & ~PAGE_MASK, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | } |
| 365 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 366 | static void mips_dma_sync_sg_for_cpu(struct device *dev, |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 367 | struct scatterlist *sglist, int nelems, |
| 368 | enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | { |
| 370 | int i; |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 371 | struct scatterlist *sg; |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 372 | |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 373 | if (cpu_needs_post_dma_flush(dev)) { |
| 374 | for_each_sg(sglist, sg, nelems, i) { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 375 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 376 | direction); |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 377 | } |
| 378 | } |
Ralf Baechle | 0acbfc6 | 2015-03-27 15:10:30 +0100 | [diff] [blame] | 379 | plat_post_dma_flush(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | } |
| 381 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 382 | static void mips_dma_sync_sg_for_device(struct device *dev, |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 383 | struct scatterlist *sglist, int nelems, |
| 384 | enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | { |
| 386 | int i; |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 387 | struct scatterlist *sg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 389 | if (!plat_device_is_coherent(dev)) { |
| 390 | for_each_sg(sglist, sg, nelems, i) { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 391 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 392 | direction); |
Akinobu Mita | 1e51714c | 2015-05-01 22:56:38 +0900 | [diff] [blame] | 393 | } |
| 394 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | } |
| 396 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 397 | int mips_dma_mapping_error(struct device *dev, dma_addr_t dma_addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | { |
Felix Fietkau | 4e7f726 | 2013-08-15 11:28:30 +0200 | [diff] [blame] | 399 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | } |
| 401 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 402 | int mips_dma_supported(struct device *dev, u64 mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 | { |
David Daney | 843aef4 | 2008-12-11 15:33:36 -0800 | [diff] [blame] | 404 | return plat_dma_supported(dev, mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | } |
| 406 | |
Ralf Baechle | a3aad4a | 2010-12-09 19:14:09 +0000 | [diff] [blame] | 407 | void dma_cache_sync(struct device *dev, void *vaddr, size_t size, |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 408 | enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | { |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 410 | BUG_ON(direction == DMA_NONE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 412 | if (!plat_device_is_coherent(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 413 | __dma_sync_virtual(vaddr, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | } |
| 415 | |
Ralf Baechle | a3aad4a | 2010-12-09 19:14:09 +0000 | [diff] [blame] | 416 | EXPORT_SYMBOL(dma_cache_sync); |
| 417 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 418 | static struct dma_map_ops mips_default_dma_map_ops = { |
Andrzej Pietrasiewicz | e8d51e5 | 2012-03-27 14:32:21 +0200 | [diff] [blame] | 419 | .alloc = mips_dma_alloc_coherent, |
| 420 | .free = mips_dma_free_coherent, |
Alex Smith | 8c17246 | 2015-07-30 12:03:42 +0100 | [diff] [blame] | 421 | .mmap = mips_dma_mmap, |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 422 | .map_page = mips_dma_map_page, |
| 423 | .unmap_page = mips_dma_unmap_page, |
| 424 | .map_sg = mips_dma_map_sg, |
| 425 | .unmap_sg = mips_dma_unmap_sg, |
| 426 | .sync_single_for_cpu = mips_dma_sync_single_for_cpu, |
| 427 | .sync_single_for_device = mips_dma_sync_single_for_device, |
| 428 | .sync_sg_for_cpu = mips_dma_sync_sg_for_cpu, |
| 429 | .sync_sg_for_device = mips_dma_sync_sg_for_device, |
| 430 | .mapping_error = mips_dma_mapping_error, |
| 431 | .dma_supported = mips_dma_supported |
| 432 | }; |
| 433 | |
| 434 | struct dma_map_ops *mips_dma_map_ops = &mips_default_dma_map_ops; |
| 435 | EXPORT_SYMBOL(mips_dma_map_ops); |
| 436 | |
| 437 | #define PREALLOC_DMA_DEBUG_ENTRIES (1 << 16) |
| 438 | |
| 439 | static int __init mips_dma_init(void) |
| 440 | { |
| 441 | dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES); |
| 442 | |
| 443 | return 0; |
| 444 | } |
| 445 | fs_initcall(mips_dma_init); |