blob: cbce0c9069cd24f577be249ede4dc720e3dd38d2 [file] [log] [blame]
Abhijit Pagaref37c6df2010-01-26 20:12:52 -07001/*
2 * OMAP4 Power domains framework
3 *
Benoit Cousson9a2a3602011-07-09 20:42:11 -06004 * Copyright (C) 2009-2011 Texas Instruments, Inc.
Paul Walmsley4cb49fe2011-03-07 19:28:15 -07005 * Copyright (C) 2009-2011 Nokia Corporation
Abhijit Pagaref37c6df2010-01-26 20:12:52 -07006 *
7 * Abhijit Pagare (abhijitpagare@ti.com)
8 * Benoit Cousson (b-cousson@ti.com)
Benoit Cousson79328702010-05-20 12:31:11 -06009 * Paul Walmsley (paul@pwsan.com)
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070010 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20 */
21
Paul Walmsley6e014782010-12-21 20:01:20 -070022#include <linux/kernel.h>
23#include <linux/init.h>
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070024
Paul Walmsley72e06d02010-12-21 21:05:16 -070025#include "powerdomain.h"
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070026
27#include "prcm-common.h"
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070028#include "prcm44xx.h"
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070029#include "prm-regbits-44xx.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070030#include "prm44xx.h"
31#include "prcm_mpu44xx.h"
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070032
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070033/* core_44xx_pwrdm: CORE power domain */
34static struct powerdomain core_44xx_pwrdm = {
35 .name = "core_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070036 .prcm_offs = OMAP4430_PRM_CORE_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070037 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070038 .pwrsts = PWRSTS_RET_ON,
39 .pwrsts_logic_ret = PWRSTS_OFF_RET,
40 .banks = 5,
41 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070042 [0] = PWRSTS_OFF, /* core_nret_bank */
Benoit Cousson9a2a3602011-07-09 20:42:11 -060043 [1] = PWRSTS_RET, /* core_ocmram */
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070044 [2] = PWRSTS_RET, /* core_other_bank */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070045 [3] = PWRSTS_OFF_RET, /* ducati_l2ram */
46 [4] = PWRSTS_OFF_RET, /* ducati_unicache */
47 },
48 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070049 [0] = PWRSTS_ON, /* core_nret_bank */
Benoit Cousson9a2a3602011-07-09 20:42:11 -060050 [1] = PWRSTS_ON, /* core_ocmram */
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070051 [2] = PWRSTS_ON, /* core_other_bank */
52 [3] = PWRSTS_ON, /* ducati_l2ram */
53 [4] = PWRSTS_ON, /* ducati_unicache */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070054 },
Benoit Cousson0fef6582011-07-09 19:15:05 -060055 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070056};
57
58/* gfx_44xx_pwrdm: 3D accelerator power domain */
59static struct powerdomain gfx_44xx_pwrdm = {
60 .name = "gfx_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070061 .prcm_offs = OMAP4430_PRM_GFX_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070062 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070063 .pwrsts = PWRSTS_OFF_ON,
64 .banks = 1,
65 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070066 [0] = PWRSTS_OFF, /* gfx_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070067 },
68 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070069 [0] = PWRSTS_ON, /* gfx_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070070 },
Benoit Cousson0fef6582011-07-09 19:15:05 -060071 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070072};
73
74/* abe_44xx_pwrdm: Audio back end power domain */
75static struct powerdomain abe_44xx_pwrdm = {
76 .name = "abe_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070077 .prcm_offs = OMAP4430_PRM_ABE_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070078 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070079 .pwrsts = PWRSTS_OFF_RET_ON,
Santosh Shilimkar3ed45662011-02-25 15:21:17 -070080 .pwrsts_logic_ret = PWRSTS_OFF,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070081 .banks = 2,
82 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070083 [0] = PWRSTS_RET, /* aessmem */
84 [1] = PWRSTS_OFF, /* periphmem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070085 },
86 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070087 [0] = PWRSTS_ON, /* aessmem */
88 [1] = PWRSTS_ON, /* periphmem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070089 },
Benoit Cousson0fef6582011-07-09 19:15:05 -060090 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070091};
92
93/* dss_44xx_pwrdm: Display subsystem power domain */
94static struct powerdomain dss_44xx_pwrdm = {
95 .name = "dss_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070096 .prcm_offs = OMAP4430_PRM_DSS_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070097 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070098 .pwrsts = PWRSTS_OFF_RET_ON,
Rajendra Nayakbb722f32010-09-27 14:02:56 -060099 .pwrsts_logic_ret = PWRSTS_OFF,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700100 .banks = 1,
101 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700102 [0] = PWRSTS_OFF, /* dss_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700103 },
104 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700105 [0] = PWRSTS_ON, /* dss_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700106 },
Benoit Cousson0fef6582011-07-09 19:15:05 -0600107 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700108};
109
110/* tesla_44xx_pwrdm: Tesla processor power domain */
111static struct powerdomain tesla_44xx_pwrdm = {
112 .name = "tesla_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700113 .prcm_offs = OMAP4430_PRM_TESLA_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700114 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700115 .pwrsts = PWRSTS_OFF_RET_ON,
116 .pwrsts_logic_ret = PWRSTS_OFF_RET,
117 .banks = 3,
118 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700119 [0] = PWRSTS_RET, /* tesla_edma */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700120 [1] = PWRSTS_OFF_RET, /* tesla_l1 */
121 [2] = PWRSTS_OFF_RET, /* tesla_l2 */
122 },
123 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700124 [0] = PWRSTS_ON, /* tesla_edma */
125 [1] = PWRSTS_ON, /* tesla_l1 */
126 [2] = PWRSTS_ON, /* tesla_l2 */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700127 },
Benoit Cousson0fef6582011-07-09 19:15:05 -0600128 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700129};
130
131/* wkup_44xx_pwrdm: Wake-up power domain */
132static struct powerdomain wkup_44xx_pwrdm = {
133 .name = "wkup_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700134 .prcm_offs = OMAP4430_PRM_WKUP_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700135 .prcm_partition = OMAP4430_PRM_PARTITION,
Rajendra Nayakd3353e12010-05-18 20:24:01 -0600136 .pwrsts = PWRSTS_ON,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700137 .banks = 1,
138 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700139 [0] = PWRSTS_OFF, /* wkup_bank */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700140 },
141 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700142 [0] = PWRSTS_ON, /* wkup_bank */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700143 },
144};
145
146/* cpu0_44xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
147static struct powerdomain cpu0_44xx_pwrdm = {
148 .name = "cpu0_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700149 .prcm_offs = OMAP4430_PRCM_MPU_CPU0_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700150 .prcm_partition = OMAP4430_PRCM_MPU_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700151 .pwrsts = PWRSTS_OFF_RET_ON,
152 .pwrsts_logic_ret = PWRSTS_OFF_RET,
153 .banks = 1,
154 .pwrsts_mem_ret = {
155 [0] = PWRSTS_OFF_RET, /* cpu0_l1 */
156 },
157 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700158 [0] = PWRSTS_ON, /* cpu0_l1 */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700159 },
160};
161
162/* cpu1_44xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
163static struct powerdomain cpu1_44xx_pwrdm = {
164 .name = "cpu1_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700165 .prcm_offs = OMAP4430_PRCM_MPU_CPU1_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700166 .prcm_partition = OMAP4430_PRCM_MPU_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700167 .pwrsts = PWRSTS_OFF_RET_ON,
168 .pwrsts_logic_ret = PWRSTS_OFF_RET,
169 .banks = 1,
170 .pwrsts_mem_ret = {
171 [0] = PWRSTS_OFF_RET, /* cpu1_l1 */
172 },
173 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700174 [0] = PWRSTS_ON, /* cpu1_l1 */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700175 },
176};
177
178/* emu_44xx_pwrdm: Emulation power domain */
179static struct powerdomain emu_44xx_pwrdm = {
180 .name = "emu_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700181 .prcm_offs = OMAP4430_PRM_EMU_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700182 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700183 .pwrsts = PWRSTS_OFF_ON,
184 .banks = 1,
185 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700186 [0] = PWRSTS_OFF, /* emu_bank */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700187 },
188 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700189 [0] = PWRSTS_ON, /* emu_bank */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700190 },
191};
192
193/* mpu_44xx_pwrdm: Modena processor and the Neon coprocessor power domain */
194static struct powerdomain mpu_44xx_pwrdm = {
195 .name = "mpu_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700196 .prcm_offs = OMAP4430_PRM_MPU_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700197 .prcm_partition = OMAP4430_PRM_PARTITION,
Santosh Shilimkara57341f2011-07-09 20:42:59 -0600198 .pwrsts = PWRSTS_RET_ON,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700199 .pwrsts_logic_ret = PWRSTS_OFF_RET,
200 .banks = 3,
201 .pwrsts_mem_ret = {
202 [0] = PWRSTS_OFF_RET, /* mpu_l1 */
203 [1] = PWRSTS_OFF_RET, /* mpu_l2 */
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700204 [2] = PWRSTS_RET, /* mpu_ram */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700205 },
206 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700207 [0] = PWRSTS_ON, /* mpu_l1 */
208 [1] = PWRSTS_ON, /* mpu_l2 */
209 [2] = PWRSTS_ON, /* mpu_ram */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700210 },
211};
212
213/* ivahd_44xx_pwrdm: IVA-HD power domain */
214static struct powerdomain ivahd_44xx_pwrdm = {
215 .name = "ivahd_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700216 .prcm_offs = OMAP4430_PRM_IVAHD_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700217 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700218 .pwrsts = PWRSTS_OFF_RET_ON,
Santosh Shilimkar3ed45662011-02-25 15:21:17 -0700219 .pwrsts_logic_ret = PWRSTS_OFF,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700220 .banks = 4,
221 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700222 [0] = PWRSTS_OFF, /* hwa_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700223 [1] = PWRSTS_OFF_RET, /* sl2_mem */
224 [2] = PWRSTS_OFF_RET, /* tcm1_mem */
225 [3] = PWRSTS_OFF_RET, /* tcm2_mem */
226 },
227 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700228 [0] = PWRSTS_ON, /* hwa_mem */
229 [1] = PWRSTS_ON, /* sl2_mem */
230 [2] = PWRSTS_ON, /* tcm1_mem */
231 [3] = PWRSTS_ON, /* tcm2_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700232 },
Benoit Cousson0fef6582011-07-09 19:15:05 -0600233 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700234};
235
236/* cam_44xx_pwrdm: Camera subsystem power domain */
237static struct powerdomain cam_44xx_pwrdm = {
238 .name = "cam_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700239 .prcm_offs = OMAP4430_PRM_CAM_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700240 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700241 .pwrsts = PWRSTS_OFF_ON,
242 .banks = 1,
243 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700244 [0] = PWRSTS_OFF, /* cam_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700245 },
246 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700247 [0] = PWRSTS_ON, /* cam_mem */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700248 },
Benoit Cousson0fef6582011-07-09 19:15:05 -0600249 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700250};
251
252/* l3init_44xx_pwrdm: L3 initators pheripherals power domain */
253static struct powerdomain l3init_44xx_pwrdm = {
254 .name = "l3init_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700255 .prcm_offs = OMAP4430_PRM_L3INIT_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700256 .prcm_partition = OMAP4430_PRM_PARTITION,
Santosh Shilimkar80f093652010-12-21 22:37:28 -0700257 .pwrsts = PWRSTS_RET_ON,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700258 .pwrsts_logic_ret = PWRSTS_OFF_RET,
259 .banks = 1,
260 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700261 [0] = PWRSTS_OFF, /* l3init_bank1 */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700262 },
263 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700264 [0] = PWRSTS_ON, /* l3init_bank1 */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700265 },
Benoit Cousson0fef6582011-07-09 19:15:05 -0600266 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700267};
268
269/* l4per_44xx_pwrdm: Target peripherals power domain */
270static struct powerdomain l4per_44xx_pwrdm = {
271 .name = "l4per_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700272 .prcm_offs = OMAP4430_PRM_L4PER_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700273 .prcm_partition = OMAP4430_PRM_PARTITION,
Rajendra Nayak474e7ae2010-12-21 22:37:28 -0700274 .pwrsts = PWRSTS_RET_ON,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700275 .pwrsts_logic_ret = PWRSTS_OFF_RET,
276 .banks = 2,
277 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700278 [0] = PWRSTS_OFF, /* nonretained_bank */
279 [1] = PWRSTS_RET, /* retained_bank */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700280 },
281 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700282 [0] = PWRSTS_ON, /* nonretained_bank */
283 [1] = PWRSTS_ON, /* retained_bank */
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700284 },
Benoit Cousson0fef6582011-07-09 19:15:05 -0600285 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700286};
287
288/*
289 * always_on_core_44xx_pwrdm: Always ON logic that sits in VDD_CORE voltage
290 * domain
291 */
292static struct powerdomain always_on_core_44xx_pwrdm = {
293 .name = "always_on_core_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700294 .prcm_offs = OMAP4430_PRM_ALWAYS_ON_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700295 .prcm_partition = OMAP4430_PRM_PARTITION,
Rajendra Nayakd3353e12010-05-18 20:24:01 -0600296 .pwrsts = PWRSTS_ON,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700297};
298
299/* cefuse_44xx_pwrdm: Customer efuse controller power domain */
300static struct powerdomain cefuse_44xx_pwrdm = {
301 .name = "cefuse_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700302 .prcm_offs = OMAP4430_PRM_CEFUSE_INST,
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700303 .prcm_partition = OMAP4430_PRM_PARTITION,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700304 .pwrsts = PWRSTS_OFF_ON,
Benoit Cousson9a2a3602011-07-09 20:42:11 -0600305 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700306};
307
308/*
309 * The following power domains are not under SW control
310 *
311 * always_on_iva
312 * always_on_mpu
313 * stdefuse
314 */
315
Paul Walmsley6e014782010-12-21 20:01:20 -0700316/* As powerdomains are added or removed above, this list must also be changed */
317static struct powerdomain *powerdomains_omap44xx[] __initdata = {
318 &core_44xx_pwrdm,
319 &gfx_44xx_pwrdm,
320 &abe_44xx_pwrdm,
321 &dss_44xx_pwrdm,
322 &tesla_44xx_pwrdm,
323 &wkup_44xx_pwrdm,
324 &cpu0_44xx_pwrdm,
325 &cpu1_44xx_pwrdm,
326 &emu_44xx_pwrdm,
327 &mpu_44xx_pwrdm,
328 &ivahd_44xx_pwrdm,
329 &cam_44xx_pwrdm,
330 &l3init_44xx_pwrdm,
331 &l4per_44xx_pwrdm,
332 &always_on_core_44xx_pwrdm,
333 &cefuse_44xx_pwrdm,
334 NULL
335};
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700336
Paul Walmsley6e014782010-12-21 20:01:20 -0700337void __init omap44xx_powerdomains_init(void)
338{
Paul Walmsley129c65e2011-09-14 16:01:21 -0600339 pwrdm_register_platform_funcs(&omap4_pwrdm_operations);
340 pwrdm_register_pwrdms(powerdomains_omap44xx);
341 pwrdm_complete_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700342}