blob: 25691f0e4c50df6ff8389f7accf1ece317277bd3 [file] [log] [blame]
Dave Gordon26172682015-07-09 19:29:04 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23#ifndef _INTEL_GUC_FWIF_H
24#define _INTEL_GUC_FWIF_H
25
Dave Gordon26172682015-07-09 19:29:04 +010026#define GFXCORE_FAMILY_GEN9 12
Alex Dai33a732f2015-08-12 15:43:36 +010027#define GFXCORE_FAMILY_UNKNOWN 0x7fffffff
Dave Gordon26172682015-07-09 19:29:04 +010028
Dave Gordon44a28b12015-08-12 15:43:41 +010029#define GUC_CTX_PRIORITY_KMD_HIGH 0
Dave Gordon26172682015-07-09 19:29:04 +010030#define GUC_CTX_PRIORITY_HIGH 1
Dave Gordon44a28b12015-08-12 15:43:41 +010031#define GUC_CTX_PRIORITY_KMD_NORMAL 2
32#define GUC_CTX_PRIORITY_NORMAL 3
Alex Dai463704d2015-12-18 12:00:10 -080033#define GUC_CTX_PRIORITY_NUM 4
Dave Gordon26172682015-07-09 19:29:04 +010034
35#define GUC_MAX_GPU_CONTEXTS 1024
Alex Daiaa557ab2015-08-18 14:32:35 -070036#define GUC_INVALID_CTX_ID GUC_MAX_GPU_CONTEXTS
Dave Gordon26172682015-07-09 19:29:04 +010037
Alex Dai397097b2016-01-23 11:58:14 -080038#define GUC_RENDER_ENGINE 0
39#define GUC_VIDEO_ENGINE 1
40#define GUC_BLITTER_ENGINE 2
41#define GUC_VIDEOENHANCE_ENGINE 3
42#define GUC_VIDEO_ENGINE2 4
43#define GUC_MAX_ENGINES_NUM (GUC_VIDEO_ENGINE2 + 1)
44
Dave Gordon26172682015-07-09 19:29:04 +010045/* Work queue item header definitions */
46#define WQ_STATUS_ACTIVE 1
47#define WQ_STATUS_SUSPENDED 2
48#define WQ_STATUS_CMD_ERROR 3
49#define WQ_STATUS_ENGINE_ID_NOT_USED 4
50#define WQ_STATUS_SUSPENDED_FROM_RESET 5
51#define WQ_TYPE_SHIFT 0
52#define WQ_TYPE_BATCH_BUF (0x1 << WQ_TYPE_SHIFT)
53#define WQ_TYPE_PSEUDO (0x2 << WQ_TYPE_SHIFT)
54#define WQ_TYPE_INORDER (0x3 << WQ_TYPE_SHIFT)
55#define WQ_TARGET_SHIFT 10
56#define WQ_LEN_SHIFT 16
57#define WQ_NO_WCFLUSH_WAIT (1 << 27)
58#define WQ_PRESENT_WORKLOAD (1 << 28)
59#define WQ_WORKLOAD_SHIFT 29
60#define WQ_WORKLOAD_GENERAL (0 << WQ_WORKLOAD_SHIFT)
61#define WQ_WORKLOAD_GPGPU (1 << WQ_WORKLOAD_SHIFT)
62#define WQ_WORKLOAD_TOUCH (2 << WQ_WORKLOAD_SHIFT)
63
64#define WQ_RING_TAIL_SHIFT 20
Dave Gordon0a31afb2016-05-13 15:36:34 +010065#define WQ_RING_TAIL_MAX 0x7FF /* 2^11 QWords */
66#define WQ_RING_TAIL_MASK (WQ_RING_TAIL_MAX << WQ_RING_TAIL_SHIFT)
Dave Gordon26172682015-07-09 19:29:04 +010067
68#define GUC_DOORBELL_ENABLED 1
69#define GUC_DOORBELL_DISABLED 0
70
71#define GUC_CTX_DESC_ATTR_ACTIVE (1 << 0)
72#define GUC_CTX_DESC_ATTR_PENDING_DB (1 << 1)
73#define GUC_CTX_DESC_ATTR_KERNEL (1 << 2)
74#define GUC_CTX_DESC_ATTR_PREEMPT (1 << 3)
75#define GUC_CTX_DESC_ATTR_RESET (1 << 4)
76#define GUC_CTX_DESC_ATTR_WQLOCKED (1 << 5)
77#define GUC_CTX_DESC_ATTR_PCH (1 << 6)
Alex Daiaa557ab2015-08-18 14:32:35 -070078#define GUC_CTX_DESC_ATTR_TERMINATED (1 << 7)
Dave Gordon26172682015-07-09 19:29:04 +010079
80/* The guc control data is 10 DWORDs */
81#define GUC_CTL_CTXINFO 0
82#define GUC_CTL_CTXNUM_IN16_SHIFT 0
83#define GUC_CTL_BASE_ADDR_SHIFT 12
Alex Dai68371a92015-12-18 12:00:09 -080084
Dave Gordon26172682015-07-09 19:29:04 +010085#define GUC_CTL_ARAT_HIGH 1
86#define GUC_CTL_ARAT_LOW 2
Alex Dai68371a92015-12-18 12:00:09 -080087
Dave Gordon26172682015-07-09 19:29:04 +010088#define GUC_CTL_DEVICE_INFO 3
89#define GUC_CTL_GTTYPE_SHIFT 0
90#define GUC_CTL_COREFAMILY_SHIFT 7
Alex Dai68371a92015-12-18 12:00:09 -080091
Dave Gordon26172682015-07-09 19:29:04 +010092#define GUC_CTL_LOG_PARAMS 4
93#define GUC_LOG_VALID (1 << 0)
94#define GUC_LOG_NOTIFY_ON_HALF_FULL (1 << 1)
95#define GUC_LOG_ALLOC_IN_MEGABYTE (1 << 3)
96#define GUC_LOG_CRASH_PAGES 1
97#define GUC_LOG_CRASH_SHIFT 4
Akash Goel72c0bc62016-10-12 21:54:38 +053098#define GUC_LOG_DPC_PAGES 7
Dave Gordon26172682015-07-09 19:29:04 +010099#define GUC_LOG_DPC_SHIFT 6
Akash Goel72c0bc62016-10-12 21:54:38 +0530100#define GUC_LOG_ISR_PAGES 7
Dave Gordon26172682015-07-09 19:29:04 +0100101#define GUC_LOG_ISR_SHIFT 9
102#define GUC_LOG_BUF_ADDR_SHIFT 12
Alex Dai68371a92015-12-18 12:00:09 -0800103
Dave Gordon26172682015-07-09 19:29:04 +0100104#define GUC_CTL_PAGE_FAULT_CONTROL 5
Alex Dai68371a92015-12-18 12:00:09 -0800105
Dave Gordon26172682015-07-09 19:29:04 +0100106#define GUC_CTL_WA 6
107#define GUC_CTL_WA_UK_BY_DRIVER (1 << 3)
Alex Dai68371a92015-12-18 12:00:09 -0800108
Dave Gordon26172682015-07-09 19:29:04 +0100109#define GUC_CTL_FEATURE 7
110#define GUC_CTL_VCS2_ENABLED (1 << 0)
111#define GUC_CTL_KERNEL_SUBMISSIONS (1 << 1)
112#define GUC_CTL_FEATURE2 (1 << 2)
113#define GUC_CTL_POWER_GATING (1 << 3)
114#define GUC_CTL_DISABLE_SCHEDULER (1 << 4)
115#define GUC_CTL_PREEMPTION_LOG (1 << 5)
116#define GUC_CTL_ENABLE_SLPC (1 << 7)
Alex Daiaa557ab2015-08-18 14:32:35 -0700117#define GUC_CTL_RESET_ON_PREMPT_FAILURE (1 << 8)
Alex Dai68371a92015-12-18 12:00:09 -0800118
Dave Gordon26172682015-07-09 19:29:04 +0100119#define GUC_CTL_DEBUG 8
120#define GUC_LOG_VERBOSITY_SHIFT 0
121#define GUC_LOG_VERBOSITY_LOW (0 << GUC_LOG_VERBOSITY_SHIFT)
122#define GUC_LOG_VERBOSITY_MED (1 << GUC_LOG_VERBOSITY_SHIFT)
123#define GUC_LOG_VERBOSITY_HIGH (2 << GUC_LOG_VERBOSITY_SHIFT)
124#define GUC_LOG_VERBOSITY_ULTRA (3 << GUC_LOG_VERBOSITY_SHIFT)
125/* Verbosity range-check limits, without the shift */
126#define GUC_LOG_VERBOSITY_MIN 0
127#define GUC_LOG_VERBOSITY_MAX 3
Alex Dai68371a92015-12-18 12:00:09 -0800128#define GUC_LOG_VERBOSITY_MASK 0x0000000f
129#define GUC_LOG_DESTINATION_MASK (3 << 4)
130#define GUC_LOG_DISABLED (1 << 6)
131#define GUC_PROFILE_ENABLED (1 << 7)
132#define GUC_WQ_TRACK_ENABLED (1 << 8)
133#define GUC_ADS_ENABLED (1 << 9)
134#define GUC_DEBUG_RESERVED (1 << 10)
135#define GUC_ADS_ADDR_SHIFT 11
136#define GUC_ADS_ADDR_MASK 0xfffff800
137
Alex Daiaa557ab2015-08-18 14:32:35 -0700138#define GUC_CTL_RSRVD 9
Dave Gordon26172682015-07-09 19:29:04 +0100139
Alex Dai68371a92015-12-18 12:00:09 -0800140#define GUC_CTL_MAX_DWORDS (SOFT_SCRATCH_COUNT - 2) /* [1..14] */
Dave Gordon26172682015-07-09 19:29:04 +0100141
Alex Daifeda33e2015-10-19 16:10:54 -0700142/**
143 * DOC: GuC Firmware Layout
144 *
145 * The GuC firmware layout looks like this:
146 *
147 * +-------------------------------+
Anusha Srivatsafbbad732017-01-13 17:17:05 -0800148 * | uc_css_header |
Daniel Vetter62cacc72016-08-12 22:48:37 +0200149 * | |
Alex Daifeda33e2015-10-19 16:10:54 -0700150 * | contains major/minor version |
151 * +-------------------------------+
152 * | uCode |
153 * +-------------------------------+
154 * | RSA signature |
155 * +-------------------------------+
156 * | modulus key |
157 * +-------------------------------+
158 * | exponent val |
159 * +-------------------------------+
160 *
161 * The firmware may or may not have modulus key and exponent data. The header,
162 * uCode and RSA signature are must-have components that will be used by driver.
163 * Length of each components, which is all in dwords, can be found in header.
164 * In the case that modulus and exponent are not present in fw, a.k.a truncated
165 * image, the length value still appears in header.
166 *
167 * Driver will do some basic fw size validation based on the following rules:
168 *
169 * 1. Header, uCode and RSA are must-have components.
170 * 2. All firmware components, if they present, are in the sequence illustrated
Daniel Vetter62cacc72016-08-12 22:48:37 +0200171 * in the layout table above.
Alex Daifeda33e2015-10-19 16:10:54 -0700172 * 3. Length info of each component can be found in header, in dwords.
173 * 4. Modulus and exponent key are not required by driver. They may not appear
Daniel Vetter62cacc72016-08-12 22:48:37 +0200174 * in fw. So driver will load a truncated firmware in this case.
Anusha Srivatsafbbad732017-01-13 17:17:05 -0800175 *
176 * HuC firmware layout is same as GuC firmware.
177 *
178 * HuC firmware css header is different. However, the only difference is where
179 * the version information is saved. The uc_css_header is unified to support
180 * both. Driver should get HuC version from uc_css_header.huc_sw_version, while
181 * uc_css_header.guc_sw_version for GuC.
Alex Daifeda33e2015-10-19 16:10:54 -0700182 */
183
Anusha Srivatsafbbad732017-01-13 17:17:05 -0800184struct uc_css_header {
Alex Daifeda33e2015-10-19 16:10:54 -0700185 uint32_t module_type;
186 /* header_size includes all non-uCode bits, including css_header, rsa
187 * key, modulus key and exponent data. */
188 uint32_t header_size_dw;
189 uint32_t header_version;
190 uint32_t module_id;
191 uint32_t module_vendor;
192 union {
193 struct {
194 uint8_t day;
195 uint8_t month;
196 uint16_t year;
197 };
198 uint32_t date;
199 };
200 uint32_t size_dw; /* uCode plus header_size_dw */
201 uint32_t key_size_dw;
202 uint32_t modulus_size_dw;
203 uint32_t exponent_size_dw;
204 union {
205 struct {
206 uint8_t hour;
207 uint8_t min;
208 uint16_t sec;
209 };
210 uint32_t time;
211 };
212
213 char username[8];
214 char buildnumber[12];
Anusha Srivatsafbbad732017-01-13 17:17:05 -0800215 union {
216 struct {
217 uint32_t branch_client_version;
218 uint32_t sw_version;
219 } guc;
220 struct {
221 uint32_t sw_version;
222 uint32_t reserved;
223 } huc;
224 };
Alex Daifeda33e2015-10-19 16:10:54 -0700225 uint32_t prod_preprod_fw;
226 uint32_t reserved[12];
227 uint32_t header_info;
228} __packed;
229
Dave Gordon26172682015-07-09 19:29:04 +0100230struct guc_doorbell_info {
231 u32 db_status;
232 u32 cookie;
233 u32 reserved[14];
234} __packed;
235
236union guc_doorbell_qw {
237 struct {
238 u32 db_status;
239 u32 cookie;
240 };
241 u64 value_qw;
242} __packed;
243
244#define GUC_MAX_DOORBELLS 256
245#define GUC_INVALID_DOORBELL_ID (GUC_MAX_DOORBELLS)
246
247#define GUC_DB_SIZE (PAGE_SIZE)
248#define GUC_WQ_SIZE (PAGE_SIZE * 2)
249
250/* Work item for submitting workloads into work queue of GuC. */
251struct guc_wq_item {
252 u32 header;
253 u32 context_desc;
254 u32 ring_tail;
255 u32 fence_id;
256} __packed;
257
258struct guc_process_desc {
259 u32 context_id;
260 u64 db_base_addr;
261 u32 head;
262 u32 tail;
263 u32 error_offset;
264 u64 wq_base_addr;
265 u32 wq_size_bytes;
266 u32 wq_status;
267 u32 engine_presence;
268 u32 priority;
269 u32 reserved[30];
270} __packed;
271
272/* engine id and context id is packed into guc_execlist_context.context_id*/
273#define GUC_ELC_CTXID_OFFSET 0
274#define GUC_ELC_ENGINE_OFFSET 29
275
276/* The execlist context including software and HW information */
277struct guc_execlist_context {
278 u32 context_desc;
279 u32 context_id;
280 u32 ring_status;
281 u32 ring_lcra;
282 u32 ring_begin;
283 u32 ring_end;
284 u32 ring_next_free_location;
285 u32 ring_current_tail_pointer_value;
286 u8 engine_state_submit_value;
287 u8 engine_state_wait_value;
288 u16 pagefault_count;
289 u16 engine_submit_queue_count;
290} __packed;
291
292/*Context descriptor for communicating between uKernel and Driver*/
293struct guc_context_desc {
294 u32 sched_common_area;
295 u32 context_id;
296 u32 pas_id;
297 u8 engines_used;
298 u64 db_trigger_cpu;
299 u32 db_trigger_uk;
300 u64 db_trigger_phy;
301 u16 db_id;
302
Alex Dai397097b2016-01-23 11:58:14 -0800303 struct guc_execlist_context lrc[GUC_MAX_ENGINES_NUM];
Dave Gordon26172682015-07-09 19:29:04 +0100304
305 u8 attribute;
306
307 u32 priority;
308
309 u32 wq_sampled_tail_offset;
310 u32 wq_total_submit_enqueues;
311
312 u32 process_desc;
313 u32 wq_addr;
314 u32 wq_size;
315
316 u32 engine_presence;
317
Alex Daiaa557ab2015-08-18 14:32:35 -0700318 u8 engine_suspended;
319
320 u8 reserved0[3];
Dave Gordon26172682015-07-09 19:29:04 +0100321 u64 reserved1[1];
322
323 u64 desc_private;
324} __packed;
325
Alex Dai93f25312015-09-25 11:46:56 -0700326#define GUC_FORCEWAKE_RENDER (1 << 0)
327#define GUC_FORCEWAKE_MEDIA (1 << 1)
328
Alex Daia1c41992015-09-30 09:46:37 -0700329#define GUC_POWER_UNSPECIFIED 0
330#define GUC_POWER_D0 1
331#define GUC_POWER_D1 2
332#define GUC_POWER_D2 3
333#define GUC_POWER_D3 4
334
Alex Dai463704d2015-12-18 12:00:10 -0800335/* Scheduling policy settings */
336
337/* Reset engine upon preempt failure */
338#define POLICY_RESET_ENGINE (1<<0)
339/* Preempt to idle on quantum expiry */
340#define POLICY_PREEMPT_TO_IDLE (1<<1)
341
342#define POLICY_MAX_NUM_WI 15
343
344struct guc_policy {
345 /* Time for one workload to execute. (in micro seconds) */
346 u32 execution_quantum;
347 u32 reserved1;
348
349 /* Time to wait for a preemption request to completed before issuing a
350 * reset. (in micro seconds). */
351 u32 preemption_time;
352
353 /* How much time to allow to run after the first fault is observed.
354 * Then preempt afterwards. (in micro seconds) */
355 u32 fault_time;
356
357 u32 policy_flags;
358 u32 reserved[2];
359} __packed;
360
361struct guc_policies {
Alex Dai397097b2016-01-23 11:58:14 -0800362 struct guc_policy policy[GUC_CTX_PRIORITY_NUM][GUC_MAX_ENGINES_NUM];
Alex Dai463704d2015-12-18 12:00:10 -0800363
364 /* In micro seconds. How much time to allow before DPC processing is
365 * called back via interrupt (to prevent DPC queue drain starving).
366 * Typically 1000s of micro seconds (example only, not granularity). */
367 u32 dpc_promote_time;
368
369 /* Must be set to take these new values. */
370 u32 is_valid;
371
372 /* Max number of WIs to process per call. A large value may keep CS
373 * idle. */
374 u32 max_num_work_items;
375
376 u32 reserved[19];
377} __packed;
378
Alex Dai5c148e02015-12-18 12:00:11 -0800379/* GuC MMIO reg state struct */
380
381#define GUC_REGSET_FLAGS_NONE 0x0
382#define GUC_REGSET_POWERCYCLE 0x1
383#define GUC_REGSET_MASKED 0x2
384#define GUC_REGSET_ENGINERESET 0x4
385#define GUC_REGSET_SAVE_DEFAULT_VALUE 0x8
386#define GUC_REGSET_SAVE_CURRENT_VALUE 0x10
387
Arun Siluveryf3272e72016-01-18 15:59:36 +0000388#define GUC_REGSET_MAX_REGISTERS 25
Alex Dai5c148e02015-12-18 12:00:11 -0800389#define GUC_MMIO_WHITE_LIST_START 0x24d0
390#define GUC_MMIO_WHITE_LIST_MAX 12
391#define GUC_S3_SAVE_SPACE_PAGES 10
392
393struct guc_mmio_regset {
394 struct __packed {
395 u32 offset;
396 u32 value;
397 u32 flags;
398 } registers[GUC_REGSET_MAX_REGISTERS];
399
400 u32 values_valid;
401 u32 number_of_registers;
402} __packed;
403
404struct guc_mmio_reg_state {
405 struct guc_mmio_regset global_reg;
Alex Dai397097b2016-01-23 11:58:14 -0800406 struct guc_mmio_regset engine_reg[GUC_MAX_ENGINES_NUM];
Alex Dai5c148e02015-12-18 12:00:11 -0800407
408 /* MMIO registers that are set as non privileged */
409 struct __packed {
410 u32 mmio_start;
411 u32 offsets[GUC_MMIO_WHITE_LIST_MAX];
412 u32 count;
Alex Dai397097b2016-01-23 11:58:14 -0800413 } mmio_white_list[GUC_MAX_ENGINES_NUM];
Alex Dai5c148e02015-12-18 12:00:11 -0800414} __packed;
415
Alex Dai68371a92015-12-18 12:00:09 -0800416/* GuC Additional Data Struct */
417
418struct guc_ads {
419 u32 reg_state_addr;
420 u32 reg_state_buffer;
421 u32 golden_context_lrca;
422 u32 scheduler_policies;
423 u32 reserved0[3];
Alex Dai397097b2016-01-23 11:58:14 -0800424 u32 eng_state_size[GUC_MAX_ENGINES_NUM];
Alex Dai68371a92015-12-18 12:00:09 -0800425 u32 reserved2[4];
426} __packed;
427
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530428/* GuC logging structures */
429
430enum guc_log_buffer_type {
431 GUC_ISR_LOG_BUFFER,
432 GUC_DPC_LOG_BUFFER,
433 GUC_CRASH_DUMP_LOG_BUFFER,
434 GUC_MAX_LOG_BUFFER
435};
436
437/**
438 * DOC: GuC Log buffer Layout
439 *
440 * Page0 +-------------------------------+
441 * | ISR state header (32 bytes) |
442 * | DPC state header |
443 * | Crash dump state header |
444 * Page1 +-------------------------------+
445 * | ISR logs |
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530446 * Page9 +-------------------------------+
Akash Goel72c0bc62016-10-12 21:54:38 +0530447 * | DPC logs |
448 * Page17 +-------------------------------+
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530449 * | Crash Dump logs |
450 * +-------------------------------+
451 *
452 * Below state structure is used for coordination of retrieval of GuC firmware
453 * logs. Separate state is maintained for each log buffer type.
454 * read_ptr points to the location where i915 read last in log buffer and
455 * is read only for GuC firmware. write_ptr is incremented by GuC with number
456 * of bytes written for each log entry and is read only for i915.
457 * When any type of log buffer becomes half full, GuC sends a flush interrupt.
458 * GuC firmware expects that while it is writing to 2nd half of the buffer,
459 * first half would get consumed by Host and then get a flush completed
460 * acknowledgment from Host, so that it does not end up doing any overwrite
461 * causing loss of logs. So when buffer gets half filled & i915 has requested
462 * for interrupt, GuC will set flush_to_file field, set the sampled_write_ptr
463 * to the value of write_ptr and raise the interrupt.
464 * On receiving the interrupt i915 should read the buffer, clear flush_to_file
465 * field and also update read_ptr with the value of sample_write_ptr, before
466 * sending an acknowledgment to GuC. marker & version fields are for internal
467 * usage of GuC and opaque to i915. buffer_full_cnt field is incremented every
468 * time GuC detects the log buffer overflow.
469 */
470struct guc_log_buffer_state {
471 u32 marker[2];
472 u32 read_ptr;
473 u32 write_ptr;
474 u32 size;
475 u32 sampled_write_ptr;
476 union {
477 struct {
478 u32 flush_to_file:1;
479 u32 buffer_full_cnt:4;
480 u32 reserved:27;
481 };
482 u32 flags;
483 };
484 u32 version;
485} __packed;
486
487union guc_log_control {
488 struct {
489 u32 logging_enabled:1;
490 u32 reserved1:3;
491 u32 verbosity:4;
492 u32 reserved2:24;
493 };
494 u32 value;
495} __packed;
496
Dave Gordon26172682015-07-09 19:29:04 +0100497/* This Action will be programmed in C180 - SOFT_SCRATCH_O_REG */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100498enum intel_guc_action {
499 INTEL_GUC_ACTION_DEFAULT = 0x0,
500 INTEL_GUC_ACTION_SAMPLE_FORCEWAKE = 0x6,
501 INTEL_GUC_ACTION_ALLOCATE_DOORBELL = 0x10,
502 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL = 0x20,
503 INTEL_GUC_ACTION_LOG_BUFFER_FILE_FLUSH_COMPLETE = 0x30,
504 INTEL_GUC_ACTION_FORCE_LOG_BUFFER_FLUSH = 0x302,
505 INTEL_GUC_ACTION_ENTER_S_STATE = 0x501,
506 INTEL_GUC_ACTION_EXIT_S_STATE = 0x502,
507 INTEL_GUC_ACTION_SLPC_REQUEST = 0x3003,
Anusha Srivatsadac84a32017-01-18 08:05:57 -0800508 INTEL_GUC_ACTION_AUTHENTICATE_HUC = 0x4000,
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100509 INTEL_GUC_ACTION_UK_LOG_ENABLE_LOGGING = 0x0E000,
510 INTEL_GUC_ACTION_LIMIT
Dave Gordon26172682015-07-09 19:29:04 +0100511};
512
513/*
514 * The GuC sends its response to a command by overwriting the
515 * command in SS0. The response is distinguishable from a command
516 * by the fact that all the MASK bits are set. The remaining bits
517 * give more detail.
518 */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100519#define INTEL_GUC_RECV_MASK ((u32)0xF0000000)
520#define INTEL_GUC_RECV_IS_RESPONSE(x) ((u32)(x) >= INTEL_GUC_RECV_MASK)
521#define INTEL_GUC_RECV_STATUS(x) (INTEL_GUC_RECV_MASK | (x))
Dave Gordon26172682015-07-09 19:29:04 +0100522
523/* GUC will return status back to SOFT_SCRATCH_O_REG */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100524enum intel_guc_status {
525 INTEL_GUC_STATUS_SUCCESS = INTEL_GUC_RECV_STATUS(0x0),
526 INTEL_GUC_STATUS_ALLOCATE_DOORBELL_FAIL = INTEL_GUC_RECV_STATUS(0x10),
527 INTEL_GUC_STATUS_DEALLOCATE_DOORBELL_FAIL = INTEL_GUC_RECV_STATUS(0x20),
528 INTEL_GUC_STATUS_GENERIC_FAIL = INTEL_GUC_RECV_STATUS(0x0000F000)
Dave Gordon26172682015-07-09 19:29:04 +0100529};
530
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530531/* This action will be programmed in C1BC - SOFT_SCRATCH_15_REG */
Arkadiusz Hilera80bc452016-11-25 18:59:34 +0100532enum intel_guc_recv_message {
533 INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED = BIT(1),
534 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER = BIT(3)
Sagar Arun Kamble5d34e852016-10-12 21:54:28 +0530535};
536
Dave Gordon26172682015-07-09 19:29:04 +0100537#endif