blob: bbef77d2b917a9e080e0cd67b99fbaa796b79812 [file] [log] [blame]
Jeeja KPa40e6932015-07-09 15:20:08 +05301/*
2 * skl.h - HD Audio skylake defintions.
3 *
4 * Copyright (C) 2015 Intel Corp
5 * Author: Jeeja KP <jeeja.kp@intel.com>
6 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
18 *
19 */
20
21#ifndef __SOUND_SOC_SKL_H
22#define __SOUND_SOC_SKL_H
23
24#include <sound/hda_register.h>
25#include <sound/hdaudio_ext.h>
Jeeja KP473eb872015-07-21 23:53:55 +053026#include "skl-nhlt.h"
Jeeja KPa40e6932015-07-09 15:20:08 +053027
28#define SKL_SUSPEND_DELAY 2000
29
30/* Vendor Specific Registers */
31#define AZX_REG_VS_EM1 0x1000
32#define AZX_REG_VS_INRC 0x1004
33#define AZX_REG_VS_OUTRC 0x1008
34#define AZX_REG_VS_FIFOTRK 0x100C
35#define AZX_REG_VS_FIFOTRK2 0x1010
36#define AZX_REG_VS_EM2 0x1030
37#define AZX_REG_VS_EM3L 0x1038
38#define AZX_REG_VS_EM3U 0x103C
39#define AZX_REG_VS_EM4L 0x1040
40#define AZX_REG_VS_EM4U 0x1044
41#define AZX_REG_VS_LTRC 0x1048
42#define AZX_REG_VS_D0I3C 0x104A
43#define AZX_REG_VS_PCE 0x104B
44#define AZX_REG_VS_L2MAGC 0x1050
45#define AZX_REG_VS_L2LAHPT 0x1054
46#define AZX_REG_VS_SDXDPIB_XBASE 0x1084
47#define AZX_REG_VS_SDXDPIB_XINTERVAL 0x20
48#define AZX_REG_VS_SDXEFIFOS_XBASE 0x1094
49#define AZX_REG_VS_SDXEFIFOS_XINTERVAL 0x20
50
Dharageswari R51a01b82016-06-03 18:29:37 +053051#define AZX_PCIREG_PGCTL 0x44
52#define AZX_PGCTL_LSRMD_MASK (1 << 4)
Jayachandran B0c8ba9d2015-12-18 15:12:03 +053053#define AZX_PCIREG_CGCTL 0x48
54#define AZX_CGCTL_MISCBDCGE_MASK (1 << 6)
Pardha Saradhi Ka26a3f52016-11-03 17:07:16 +053055/* D0I3C Register fields */
56#define AZX_REG_VS_D0I3C_CIP 0x1 /* Command in progress */
57#define AZX_REG_VS_D0I3C_I3 0x4 /* D0i3 enable */
Jayachandran B0c8ba9d2015-12-18 15:12:03 +053058
Jeeja KPe4e2d2f2015-10-07 11:31:52 +010059struct skl_dsp_resource {
60 u32 max_mcps;
61 u32 max_mem;
62 u32 mcps;
63 u32 mem;
64};
65
Jeeja KPa40e6932015-07-09 15:20:08 +053066struct skl {
67 struct hdac_ext_bus ebus;
68 struct pci_dev *pci;
69
70 unsigned int init_failed:1; /* delayed init failed */
71 struct platform_device *dmic_dev;
Vinod Koulcc18c5f2015-11-05 21:34:13 +053072 struct platform_device *i2s_dev;
Dharageswari Rfe3f4442016-06-03 18:29:39 +053073 struct snd_soc_platform *platform;
Jeeja KP473eb872015-07-21 23:53:55 +053074
Jeeja KPc286b3f2016-05-05 11:19:19 +053075 struct nhlt_acpi_table *nhlt; /* nhlt ptr */
Jeeja KPd255b092015-07-21 23:53:56 +053076 struct skl_sst *skl_sst; /* sst skl ctx */
Jeeja KPe4e2d2f2015-10-07 11:31:52 +010077
78 struct skl_dsp_resource resource;
79 struct list_head ppl_list;
Vinod Koulaecf6fd2015-11-05 21:34:15 +053080
81 const char *fw_name;
Vinod Koul4b235c42016-02-19 11:42:34 +053082 char tplg_name[64];
83 unsigned short pci_id;
Vinod Kould8018362016-01-05 17:16:04 +053084 const struct firmware *tplg;
Jeeja KP4557c302015-12-03 23:30:00 +053085
86 int supend_active;
Jeeja KPa40e6932015-07-09 15:20:08 +053087};
88
89#define skl_to_ebus(s) (&(s)->ebus)
90#define ebus_to_skl(sbus) \
91 container_of(sbus, struct skl, sbus)
92
93/* to pass dai dma data */
94struct skl_dma_params {
95 u32 format;
96 u8 stream_tag;
97};
98
Yong Zhif65cf7d62016-05-26 21:30:15 -070099/* to pass dmic data */
100struct skl_machine_pdata {
101 u32 dmic_num;
102};
103
Jeeja KPbc23ca32016-03-11 10:12:53 +0530104struct skl_dsp_ops {
105 int id;
106 struct skl_dsp_loader_ops (*loader_ops)(void);
107 int (*init)(struct device *dev, void __iomem *mmio_base,
108 int irq, const char *fw_name,
109 struct skl_dsp_loader_ops loader_ops,
110 struct skl_sst **skl_sst);
Vinod Koul78cdbbd2016-07-26 18:06:42 +0530111 int (*init_fw)(struct device *dev, struct skl_sst *ctx);
Jeeja KPbc23ca32016-03-11 10:12:53 +0530112 void (*cleanup)(struct device *dev, struct skl_sst *ctx);
113};
114
Jeeja KPa40e6932015-07-09 15:20:08 +0530115int skl_platform_unregister(struct device *dev);
116int skl_platform_register(struct device *dev);
117
Jeeja KPc286b3f2016-05-05 11:19:19 +0530118struct nhlt_acpi_table *skl_nhlt_init(struct device *dev);
119void skl_nhlt_free(struct nhlt_acpi_table *addr);
Jeeja KP473eb872015-07-21 23:53:55 +0530120struct nhlt_specific_cfg *skl_get_ep_blob(struct skl *skl, u32 instance,
Senthilnathan Veppurdb2f5862017-02-09 16:44:01 +0530121 u8 link_type, u8 s_fmt, u8 no_ch,
122 u32 s_rate, u8 dirn, u8 dev_type);
Jeeja KPd255b092015-07-21 23:53:56 +0530123
Yong Zhif65cf7d62016-05-26 21:30:15 -0700124int skl_get_dmic_geo(struct skl *skl);
Vinod Koul4b235c42016-02-19 11:42:34 +0530125int skl_nhlt_update_topology_bin(struct skl *skl);
Jeeja KPd255b092015-07-21 23:53:56 +0530126int skl_init_dsp(struct skl *skl);
Jeeja KPbc23ca32016-03-11 10:12:53 +0530127int skl_free_dsp(struct skl *skl);
Jayachandran B8b4a1332016-11-03 17:07:21 +0530128int skl_suspend_late_dsp(struct skl *skl);
Jeeja KPd255b092015-07-21 23:53:56 +0530129int skl_suspend_dsp(struct skl *skl);
130int skl_resume_dsp(struct skl *skl);
Dharageswari Rfe3f4442016-06-03 18:29:39 +0530131void skl_cleanup_resources(struct skl *skl);
Vinod Koul73a67582016-07-26 18:06:41 +0530132const struct skl_dsp_ops *skl_get_dsp_ops(int pci_id);
Pardha Saradhi Ka26a3f52016-11-03 17:07:16 +0530133void skl_update_d0i3c(struct device *dev, bool enable);
Subhransu S. Prusty0cf5a172017-01-11 16:31:02 +0530134int skl_nhlt_create_sysfs(struct skl *skl);
135void skl_nhlt_remove_sysfs(struct skl *skl);
Pardha Saradhi Ka26a3f52016-11-03 17:07:16 +0530136
Jeeja KPa40e6932015-07-09 15:20:08 +0530137#endif /* __SOUND_SOC_SKL_H */