blob: 6d152bc993e50168b4d1229f0af4e436c8b13ca2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * native hashtable management.
3 *
4 * SMP scalability work:
5 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110012
13#undef DEBUG_LOW
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/spinlock.h>
16#include <linux/bitops.h>
Michael Ellermanbeacc6d2012-07-25 21:20:03 +000017#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/threads.h>
19#include <linux/smp.h>
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/machdep.h>
22#include <asm/mmu.h>
23#include <asm/mmu_context.h>
24#include <asm/pgtable.h>
25#include <asm/tlbflush.h>
26#include <asm/tlb.h>
27#include <asm/cputable.h>
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110028#include <asm/udbg.h>
Luke Browning71bf08b2007-05-03 00:19:11 +100029#include <asm/kexec.h>
Milton Miller60dbf432009-04-29 20:58:01 +000030#include <asm/ppc-opcode.h>
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110031
32#ifdef DEBUG_LOW
33#define DBG_LOW(fmt...) udbg_printf(fmt)
34#else
35#define DBG_LOW(fmt...)
36#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#define HPTE_LOCK_BIT 3
39
Paul Mackerras9e368f22011-06-29 00:40:08 +000040DEFINE_RAW_SPINLOCK(native_tlbie_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +000042static inline void __tlbie(unsigned long vpn, int psize, int apsize, int ssize)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110043{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000044 unsigned long va;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110045 unsigned int penc;
46
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000047 /*
48 * We need 14 to 65 bits of va for a tlibe of 4K page
49 * With vpn we ignore the lower VPN_SHIFT bits already.
50 * And top two bits are already ignored because we can
51 * only accomadate 76 bits in a 64 bit vpn with a VPN_SHIFT
52 * of 12.
53 */
54 va = vpn << VPN_SHIFT;
55 /*
56 * clear top 16 bits of 64bit va, non SLS segment
57 * Older versions of the architecture (2.02 and earler) require the
58 * masking of the top 16 bits.
59 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110060 va &= ~(0xffffULL << 48);
61
62 switch (psize) {
63 case MMU_PAGE_4K:
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000064 /* clear out bits after (52) [0....52.....63] */
65 va &= ~((1ul << (64 - 52)) - 1);
Paul Mackerras1189be62007-10-11 20:37:10 +100066 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000067 va |= mmu_psize_defs[apsize].sllp << 6;
Michael Neulinga32e2522011-04-06 18:23:29 +000068 asm volatile(ASM_FTR_IFCLR("tlbie %0,0", PPC_TLBIE(%1,%0), %2)
Paul Mackerras969391c2011-06-29 00:26:11 +000069 : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206)
Milton Miller60dbf432009-04-29 20:58:01 +000070 : "memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110071 break;
72 default:
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000073 /* We need 14 to 14 + i bits of va */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +000074 penc = mmu_psize_defs[psize].penc[apsize];
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000075 va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1);
Arnd Bergmann19242b22006-06-15 21:15:44 +100076 va |= penc << 12;
Paul Mackerras1189be62007-10-11 20:37:10 +100077 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000078 /* Add AVAL part */
79 if (psize != apsize) {
80 /*
81 * MPSS, 64K base page size and 16MB parge page size
82 * We don't need all the bits, but rest of the bits
83 * must be ignored by the processor.
84 * vpn cover upto 65 bits of va. (0...65) and we need
85 * 58..64 bits of va.
86 */
87 va |= (vpn & 0xfe);
88 }
Milton Miller60dbf432009-04-29 20:58:01 +000089 va |= 1; /* L */
Michael Neulinga32e2522011-04-06 18:23:29 +000090 asm volatile(ASM_FTR_IFCLR("tlbie %0,1", PPC_TLBIE(%1,%0), %2)
Paul Mackerras969391c2011-06-29 00:26:11 +000091 : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206)
Milton Miller60dbf432009-04-29 20:58:01 +000092 : "memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110093 break;
94 }
95}
96
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +000097static inline void __tlbiel(unsigned long vpn, int psize, int apsize, int ssize)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110098{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000099 unsigned long va;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100100 unsigned int penc;
101
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000102 /* VPN_SHIFT can be atmost 12 */
103 va = vpn << VPN_SHIFT;
104 /*
105 * clear top 16 bits of 64 bit va, non SLS segment
106 * Older versions of the architecture (2.02 and earler) require the
107 * masking of the top 16 bits.
108 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100109 va &= ~(0xffffULL << 48);
110
111 switch (psize) {
112 case MMU_PAGE_4K:
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000113 /* clear out bits after(52) [0....52.....63] */
114 va &= ~((1ul << (64 - 52)) - 1);
Paul Mackerras1189be62007-10-11 20:37:10 +1000115 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000116 va |= mmu_psize_defs[apsize].sllp << 6;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100117 asm volatile(".long 0x7c000224 | (%0 << 11) | (0 << 21)"
118 : : "r"(va) : "memory");
119 break;
120 default:
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000121 /* We need 14 to 14 + i bits of va */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000122 penc = mmu_psize_defs[psize].penc[apsize];
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000123 va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1);
Arnd Bergmann19242b22006-06-15 21:15:44 +1000124 va |= penc << 12;
Paul Mackerras1189be62007-10-11 20:37:10 +1000125 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000126 /* Add AVAL part */
127 if (psize != apsize) {
128 /*
129 * MPSS, 64K base page size and 16MB parge page size
130 * We don't need all the bits, but rest of the bits
131 * must be ignored by the processor.
132 * vpn cover upto 65 bits of va. (0...65) and we need
133 * 58..64 bits of va.
134 */
135 va |= (vpn & 0xfe);
136 }
Milton Miller60dbf432009-04-29 20:58:01 +0000137 va |= 1; /* L */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100138 asm volatile(".long 0x7c000224 | (%0 << 11) | (1 << 21)"
139 : : "r"(va) : "memory");
140 break;
141 }
142
143}
144
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000145static inline void tlbie(unsigned long vpn, int psize, int apsize,
146 int ssize, int local)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100147{
Matt Evans44ae3ab2011-04-06 19:48:50 +0000148 unsigned int use_local = local && mmu_has_feature(MMU_FTR_TLBIEL);
149 int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100150
151 if (use_local)
152 use_local = mmu_psize_defs[psize].tlbiel;
153 if (lock_tlbie && !use_local)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000154 raw_spin_lock(&native_tlbie_lock);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100155 asm volatile("ptesync": : :"memory");
156 if (use_local) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000157 __tlbiel(vpn, psize, apsize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100158 asm volatile("ptesync": : :"memory");
159 } else {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000160 __tlbie(vpn, psize, apsize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100161 asm volatile("eieio; tlbsync; ptesync": : :"memory");
162 }
163 if (lock_tlbie && !use_local)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000164 raw_spin_unlock(&native_tlbie_lock);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100165}
166
David Gibson8e561e72007-06-13 14:52:56 +1000167static inline void native_lock_hpte(struct hash_pte *hptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
David Gibson96e28442005-07-13 01:11:42 -0700169 unsigned long *word = &hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 while (1) {
Anton Blanchard66d99b82010-02-10 01:03:06 +0000172 if (!test_and_set_bit_lock(HPTE_LOCK_BIT, word))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 break;
174 while(test_bit(HPTE_LOCK_BIT, word))
175 cpu_relax();
176 }
177}
178
David Gibson8e561e72007-06-13 14:52:56 +1000179static inline void native_unlock_hpte(struct hash_pte *hptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
David Gibson96e28442005-07-13 01:11:42 -0700181 unsigned long *word = &hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Anton Blanchard66d99b82010-02-10 01:03:06 +0000183 clear_bit_unlock(HPTE_LOCK_BIT, word);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000186static long native_hpte_insert(unsigned long hpte_group, unsigned long vpn,
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100187 unsigned long pa, unsigned long rflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000188 unsigned long vflags, int psize, int apsize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
David Gibson8e561e72007-06-13 14:52:56 +1000190 struct hash_pte *hptep = htab_address + hpte_group;
David Gibson96e28442005-07-13 01:11:42 -0700191 unsigned long hpte_v, hpte_r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 int i;
193
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100194 if (!(vflags & HPTE_V_BOLTED)) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000195 DBG_LOW(" insert(group=%lx, vpn=%016lx, pa=%016lx,"
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100196 " rflags=%lx, vflags=%lx, psize=%d)\n",
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000197 hpte_group, vpn, pa, rflags, vflags, psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100198 }
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 for (i = 0; i < HPTES_PER_GROUP; i++) {
David Gibson96e28442005-07-13 01:11:42 -0700201 if (! (hptep->v & HPTE_V_VALID)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 /* retry with lock held */
203 native_lock_hpte(hptep);
David Gibson96e28442005-07-13 01:11:42 -0700204 if (! (hptep->v & HPTE_V_VALID))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 break;
206 native_unlock_hpte(hptep);
207 }
208
209 hptep++;
210 }
211
212 if (i == HPTES_PER_GROUP)
213 return -1;
214
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000215 hpte_v = hpte_encode_v(vpn, psize, apsize, ssize) | vflags | HPTE_V_VALID;
216 hpte_r = hpte_encode_r(pa, psize, apsize) | rflags;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100217
218 if (!(vflags & HPTE_V_BOLTED)) {
219 DBG_LOW(" i=%x hpte_v=%016lx, hpte_r=%016lx\n",
220 i, hpte_v, hpte_r);
221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
David Gibson96e28442005-07-13 01:11:42 -0700223 hptep->r = hpte_r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 /* Guarantee the second dword is visible before the valid bit */
Kumar Gala74a0ba62007-07-09 23:49:09 -0500225 eieio();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 /*
227 * Now set the first dword including the valid bit
228 * NOTE: this also unlocks the hpte
229 */
David Gibson96e28442005-07-13 01:11:42 -0700230 hptep->v = hpte_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232 __asm__ __volatile__ ("ptesync" : : : "memory");
233
David Gibson96e28442005-07-13 01:11:42 -0700234 return i | (!!(vflags & HPTE_V_SECONDARY) << 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235}
236
237static long native_hpte_remove(unsigned long hpte_group)
238{
David Gibson8e561e72007-06-13 14:52:56 +1000239 struct hash_pte *hptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 int i;
241 int slot_offset;
David Gibson96e28442005-07-13 01:11:42 -0700242 unsigned long hpte_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100244 DBG_LOW(" remove(group=%lx)\n", hpte_group);
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 /* pick a random entry to start at */
247 slot_offset = mftb() & 0x7;
248
249 for (i = 0; i < HPTES_PER_GROUP; i++) {
250 hptep = htab_address + hpte_group + slot_offset;
David Gibson96e28442005-07-13 01:11:42 -0700251 hpte_v = hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
David Gibson96e28442005-07-13 01:11:42 -0700253 if ((hpte_v & HPTE_V_VALID) && !(hpte_v & HPTE_V_BOLTED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 /* retry with lock held */
255 native_lock_hpte(hptep);
David Gibson96e28442005-07-13 01:11:42 -0700256 hpte_v = hptep->v;
257 if ((hpte_v & HPTE_V_VALID)
258 && !(hpte_v & HPTE_V_BOLTED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 break;
260 native_unlock_hpte(hptep);
261 }
262
263 slot_offset++;
264 slot_offset &= 0x7;
265 }
266
267 if (i == HPTES_PER_GROUP)
268 return -1;
269
270 /* Invalidate the hpte. NOTE: this also unlocks it */
David Gibson96e28442005-07-13 01:11:42 -0700271 hptep->v = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273 return i;
274}
275
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100276static long native_hpte_updatepp(unsigned long slot, unsigned long newpp,
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530277 unsigned long vpn, int bpsize,
278 int apsize, int ssize, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279{
David Gibson8e561e72007-06-13 14:52:56 +1000280 struct hash_pte *hptep = htab_address + slot;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100281 unsigned long hpte_v, want_v;
282 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530284 want_v = hpte_encode_avpn(vpn, bpsize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100285
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000286 DBG_LOW(" update(vpn=%016lx, avpnv=%016lx, group=%lx, newpp=%lx)",
287 vpn, want_v & HPTE_V_AVPN, slot, newpp);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100288
289 native_lock_hpte(hptep);
290
291 hpte_v = hptep->v;
Aneesh Kumar K.V0608d692013-05-31 01:03:24 +0000292 /*
293 * We need to invalidate the TLB always because hpte_remove doesn't do
294 * a tlb invalidate. If a hash bucket gets full, we "evict" a more/less
295 * random entry from it. When we do that we don't invalidate the TLB
296 * (hpte_remove) because we assume the old translation is still
297 * technically "valid".
298 */
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530299 if (!HPTE_V_COMPARE(hpte_v, want_v) || !(hpte_v & HPTE_V_VALID)) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100300 DBG_LOW(" -> miss\n");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100301 ret = -1;
302 } else {
303 DBG_LOW(" -> hit\n");
304 /* Update the HPTE */
305 hptep->r = (hptep->r & ~(HPTE_R_PP | HPTE_R_N)) |
Benjamin Herrenschmidtc5cf0e32006-05-30 14:14:19 +1000306 (newpp & (HPTE_R_PP | HPTE_R_N | HPTE_R_C));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100307 }
Jon Tollefson3f1df7a2007-05-18 04:49:22 +1000308 native_unlock_hpte(hptep);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100309
310 /* Ensure it is out of the tlb too. */
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530311 tlbie(vpn, bpsize, apsize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100312
313 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314}
315
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000316static long native_hpte_find(unsigned long vpn, int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
David Gibson8e561e72007-06-13 14:52:56 +1000318 struct hash_pte *hptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +1000320 unsigned long i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 long slot;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100322 unsigned long want_v, hpte_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000324 hash = hpt_hash(vpn, mmu_psize_defs[psize].shift, ssize);
Aneesh Kumar K.V74f227b2013-04-28 09:37:34 +0000325 want_v = hpte_encode_avpn(vpn, psize, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Paul Mackerras1189be62007-10-11 20:37:10 +1000327 /* Bolted mappings are only ever in the primary group */
328 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
329 for (i = 0; i < HPTES_PER_GROUP; i++) {
330 hptep = htab_address + slot;
331 hpte_v = hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Paul Mackerras1189be62007-10-11 20:37:10 +1000333 if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID))
334 /* HPTE matches */
335 return slot;
336 ++slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338
339 return -1;
340}
341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342/*
343 * Update the page protection bits. Intended to be used to create
344 * guard pages for kernel data structures on pages which are bolted
345 * in the HPT. Assumes pages being operated on will not be stolen.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 *
347 * No need to lock here because we should be the only user.
348 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100349static void native_hpte_updateboltedpp(unsigned long newpp, unsigned long ea,
Paul Mackerras1189be62007-10-11 20:37:10 +1000350 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000352 unsigned long vpn;
353 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 long slot;
David Gibson8e561e72007-06-13 14:52:56 +1000355 struct hash_pte *hptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Paul Mackerras1189be62007-10-11 20:37:10 +1000357 vsid = get_kernel_vsid(ea, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000358 vpn = hpt_vpn(ea, vsid, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000360 slot = native_hpte_find(vpn, psize, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 if (slot == -1)
362 panic("could not find page to bolt\n");
363 hptep = htab_address + slot;
364
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100365 /* Update the HPTE */
366 hptep->r = (hptep->r & ~(HPTE_R_PP | HPTE_R_N)) |
367 (newpp & (HPTE_R_PP | HPTE_R_N));
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530368 /*
369 * Ensure it is out of the tlb too. Bolted entries base and
370 * actual page size will be same.
371 */
372 tlbie(vpn, psize, psize, ssize, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373}
374
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000375static void native_hpte_invalidate(unsigned long slot, unsigned long vpn,
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530376 int bpsize, int apsize, int ssize, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377{
David Gibson8e561e72007-06-13 14:52:56 +1000378 struct hash_pte *hptep = htab_address + slot;
David Gibson96e28442005-07-13 01:11:42 -0700379 unsigned long hpte_v;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100380 unsigned long want_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000385 DBG_LOW(" invalidate(vpn=%016lx, hash: %lx)\n", vpn, slot);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100386
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530387 want_v = hpte_encode_avpn(vpn, bpsize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100388 native_lock_hpte(hptep);
David Gibson96e28442005-07-13 01:11:42 -0700389 hpte_v = hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Aneesh Kumar K.V0608d692013-05-31 01:03:24 +0000391 /*
392 * We need to invalidate the TLB always because hpte_remove doesn't do
393 * a tlb invalidate. If a hash bucket gets full, we "evict" a more/less
394 * random entry from it. When we do that we don't invalidate the TLB
395 * (hpte_remove) because we assume the old translation is still
396 * technically "valid".
397 */
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530398 if (!HPTE_V_COMPARE(hpte_v, want_v) || !(hpte_v & HPTE_V_VALID))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 native_unlock_hpte(hptep);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100400 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 /* Invalidate the hpte. NOTE: this also unlocks it */
David Gibson96e28442005-07-13 01:11:42 -0700402 hptep->v = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100403
404 /* Invalidate the TLB */
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530405 tlbie(vpn, bpsize, apsize, ssize, local);
406
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100407 local_irq_restore(flags);
408}
409
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +0530410static inline int __hpte_actual_psize(unsigned int lp, int psize)
411{
412 int i, shift;
413 unsigned int mask;
414
415 /* start from 1 ignoring MMU_PAGE_4K */
416 for (i = 1; i < MMU_PAGE_COUNT; i++) {
417
418 /* invalid penc */
419 if (mmu_psize_defs[psize].penc[i] == -1)
420 continue;
421 /*
422 * encoding bits per actual page size
423 * PTE LP actual page size
424 * rrrr rrrz >=8KB
425 * rrrr rrzz >=16KB
426 * rrrr rzzz >=32KB
427 * rrrr zzzz >=64KB
428 * .......
429 */
430 shift = mmu_psize_defs[i].shift - LP_SHIFT;
431 if (shift > LP_BITS)
432 shift = LP_BITS;
433 mask = (1 << shift) - 1;
434 if ((lp & mask) == mmu_psize_defs[psize].penc[i])
435 return i;
436 }
437 return -1;
438}
439
David Gibson8e561e72007-06-13 14:52:56 +1000440static void hpte_decode(struct hash_pte *hpte, unsigned long slot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000441 int *psize, int *apsize, int *ssize, unsigned long *vpn)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100442{
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000443 unsigned long avpn, pteg, vpi;
Luke Browning71bf08b2007-05-03 00:19:11 +1000444 unsigned long hpte_v = hpte->v;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000445 unsigned long vsid, seg_off;
Aneesh Kumar K.V7e74c392013-04-28 09:37:36 +0000446 int size, a_size, shift;
447 /* Look at the 8 bit LP value */
448 unsigned int lp = (hpte->r >> LP_SHIFT) & ((1 << LP_BITS) - 1);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100449
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000450 if (!(hpte_v & HPTE_V_LARGE)) {
451 size = MMU_PAGE_4K;
452 a_size = MMU_PAGE_4K;
453 } else {
Luke Browning71bf08b2007-05-03 00:19:11 +1000454 for (size = 0; size < MMU_PAGE_COUNT; size++) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100455
Luke Browning71bf08b2007-05-03 00:19:11 +1000456 /* valid entries have a shift value */
457 if (!mmu_psize_defs[size].shift)
458 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100459
Aneesh Kumar K.V7e74c392013-04-28 09:37:36 +0000460 a_size = __hpte_actual_psize(lp, size);
461 if (a_size != -1)
462 break;
Luke Browning71bf08b2007-05-03 00:19:11 +1000463 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 }
Paul Mackerras2454c7e2007-05-10 15:28:44 +1000465 /* This works for all page sizes, and for 256M and 1T segments */
Paul Mackerras1189be62007-10-11 20:37:10 +1000466 *ssize = hpte_v >> HPTE_V_SSIZE_SHIFT;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000467 shift = mmu_psize_defs[size].shift;
468
469 avpn = (HPTE_V_AVPN_VAL(hpte_v) & ~mmu_psize_defs[size].avpnm);
470 pteg = slot / HPTES_PER_GROUP;
471 if (hpte_v & HPTE_V_SECONDARY)
472 pteg = ~pteg;
473
474 switch (*ssize) {
475 case MMU_SEGSIZE_256M:
476 /* We only have 28 - 23 bits of seg_off in avpn */
477 seg_off = (avpn & 0x1f) << 23;
478 vsid = avpn >> 5;
479 /* We can find more bits from the pteg value */
480 if (shift < 23) {
481 vpi = (vsid ^ pteg) & htab_hash_mask;
482 seg_off |= vpi << shift;
483 }
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000484 *vpn = vsid << (SID_SHIFT - VPN_SHIFT) | seg_off >> VPN_SHIFT;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000485 case MMU_SEGSIZE_1T:
486 /* We only have 40 - 23 bits of seg_off in avpn */
487 seg_off = (avpn & 0x1ffff) << 23;
488 vsid = avpn >> 17;
489 if (shift < 23) {
490 vpi = (vsid ^ (vsid << 25) ^ pteg) & htab_hash_mask;
491 seg_off |= vpi << shift;
492 }
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000493 *vpn = vsid << (SID_SHIFT_1T - VPN_SHIFT) | seg_off >> VPN_SHIFT;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000494 default:
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000495 *vpn = size = 0;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000496 }
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000497 *psize = size;
498 *apsize = a_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499}
500
R Sharadaf4c82d52005-06-25 14:58:08 -0700501/*
502 * clear all mappings on kexec. All cpus are in real mode (or they will
503 * be when they isi), and we are the only one left. We rely on our kernel
504 * mapping being 0xC0's and the hardware ignoring those two real bits.
505 *
506 * TODO: add batching support when enabled. remember, no dynamic memory here,
507 * athough there is the control page available...
508 */
509static void native_hpte_clear(void)
510{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000511 unsigned long vpn = 0;
R Sharadaf4c82d52005-06-25 14:58:08 -0700512 unsigned long slot, slots, flags;
David Gibson8e561e72007-06-13 14:52:56 +1000513 struct hash_pte *hptep = htab_address;
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000514 unsigned long hpte_v;
R Sharadaf4c82d52005-06-25 14:58:08 -0700515 unsigned long pteg_count;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000516 int psize, apsize, ssize;
R Sharadaf4c82d52005-06-25 14:58:08 -0700517
518 pteg_count = htab_hash_mask + 1;
519
520 local_irq_save(flags);
521
522 /* we take the tlbie lock and hold it. Some hardware will
523 * deadlock if we try to tlbie from two processors at once.
524 */
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000525 raw_spin_lock(&native_tlbie_lock);
R Sharadaf4c82d52005-06-25 14:58:08 -0700526
527 slots = pteg_count * HPTES_PER_GROUP;
528
529 for (slot = 0; slot < slots; slot++, hptep++) {
530 /*
531 * we could lock the pte here, but we are the only cpu
532 * running, right? and for crash dump, we probably
533 * don't want to wait for a maybe bad cpu.
534 */
David Gibson96e28442005-07-13 01:11:42 -0700535 hpte_v = hptep->v;
R Sharadaf4c82d52005-06-25 14:58:08 -0700536
R Sharada47f78a42006-02-22 21:43:08 +0530537 /*
538 * Call __tlbie() here rather than tlbie() since we
539 * already hold the native_tlbie_lock.
540 */
David Gibson96e28442005-07-13 01:11:42 -0700541 if (hpte_v & HPTE_V_VALID) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000542 hpte_decode(hptep, slot, &psize, &apsize, &ssize, &vpn);
David Gibson96e28442005-07-13 01:11:42 -0700543 hptep->v = 0;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000544 __tlbie(vpn, psize, apsize, ssize);
R Sharadaf4c82d52005-06-25 14:58:08 -0700545 }
546 }
547
R Sharada47f78a42006-02-22 21:43:08 +0530548 asm volatile("eieio; tlbsync; ptesync":::"memory");
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000549 raw_spin_unlock(&native_tlbie_lock);
R Sharadaf4c82d52005-06-25 14:58:08 -0700550 local_irq_restore(flags);
551}
552
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100553/*
554 * Batched hash table flush, we batch the tlbie's to avoid taking/releasing
555 * the lock all the time
556 */
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +1000557static void native_flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000559 unsigned long vpn;
560 unsigned long hash, index, hidx, shift, slot;
David Gibson8e561e72007-06-13 14:52:56 +1000561 struct hash_pte *hptep;
David Gibson96e28442005-07-13 01:11:42 -0700562 unsigned long hpte_v;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100563 unsigned long want_v;
564 unsigned long flags;
565 real_pte_t pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100567 unsigned long psize = batch->psize;
Paul Mackerras1189be62007-10-11 20:37:10 +1000568 int ssize = batch->ssize;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100569 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571 local_irq_save(flags);
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 for (i = 0; i < number; i++) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000574 vpn = batch->vpn[i];
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100575 pte = batch->pte[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000577 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
578 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100579 hidx = __rpte_to_hidx(pte, index);
580 if (hidx & _PTEIDX_SECONDARY)
581 hash = ~hash;
582 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
583 slot += hidx & _PTEIDX_GROUP_IX;
584 hptep = htab_address + slot;
Aneesh Kumar K.V74f227b2013-04-28 09:37:34 +0000585 want_v = hpte_encode_avpn(vpn, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100586 native_lock_hpte(hptep);
587 hpte_v = hptep->v;
588 if (!HPTE_V_COMPARE(hpte_v, want_v) ||
589 !(hpte_v & HPTE_V_VALID))
590 native_unlock_hpte(hptep);
591 else
592 hptep->v = 0;
593 } pte_iterate_hashed_end();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 }
595
Matt Evans44ae3ab2011-04-06 19:48:50 +0000596 if (mmu_has_feature(MMU_FTR_TLBIEL) &&
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100597 mmu_psize_defs[psize].tlbiel && local) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 asm volatile("ptesync":::"memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100599 for (i = 0; i < number; i++) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000600 vpn = batch->vpn[i];
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100601 pte = batch->pte[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000603 pte_iterate_hashed_subpages(pte, psize,
604 vpn, index, shift) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000605 __tlbiel(vpn, psize, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100606 } pte_iterate_hashed_end();
607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 asm volatile("ptesync":::"memory");
609 } else {
Matt Evans44ae3ab2011-04-06 19:48:50 +0000610 int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
612 if (lock_tlbie)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000613 raw_spin_lock(&native_tlbie_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615 asm volatile("ptesync":::"memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100616 for (i = 0; i < number; i++) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000617 vpn = batch->vpn[i];
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100618 pte = batch->pte[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000620 pte_iterate_hashed_subpages(pte, psize,
621 vpn, index, shift) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000622 __tlbie(vpn, psize, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100623 } pte_iterate_hashed_end();
624 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 asm volatile("eieio; tlbsync; ptesync":::"memory");
626
627 if (lock_tlbie)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000628 raw_spin_unlock(&native_tlbie_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
630
631 local_irq_restore(flags);
632}
633
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000634void __init hpte_init_native(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
636 ppc_md.hpte_invalidate = native_hpte_invalidate;
637 ppc_md.hpte_updatepp = native_hpte_updatepp;
638 ppc_md.hpte_updateboltedpp = native_hpte_updateboltedpp;
639 ppc_md.hpte_insert = native_hpte_insert;
R Sharadaf4c82d52005-06-25 14:58:08 -0700640 ppc_md.hpte_remove = native_hpte_remove;
641 ppc_md.hpte_clear_all = native_hpte_clear;
Michael Ellerman8e166992012-09-20 22:08:28 +0000642 ppc_md.flush_hash_range = native_flush_hash_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643}