blob: d72b48ef940e700aa889d066c572202eb44a9e83 [file] [log] [blame]
Steven Tothd19770e2007-03-11 20:44:05 -03001/*
2 * Driver for the Conexant CX23885 PCIe bridge
3 *
Steven Toth6d897612008-09-03 17:12:12 -03004 * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
Steven Tothd19770e2007-03-11 20:44:05 -03005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 *
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <linux/delay.h>
Steven Toth7b888012008-01-10 03:40:49 -030026#include <media/cx25840.h>
Steven Tothd19770e2007-03-11 20:44:05 -030027
28#include "cx23885.h"
Steven Toth90a71b12008-08-04 21:38:46 -030029#include "tuner-xc2028.h"
Igor M. Liplianin5a23b072009-03-03 12:06:09 -030030#include "netup-init.h"
Andy Walls29f8a0a2009-09-26 23:17:30 -030031#include "cx23888-ir.h"
Steven Tothd19770e2007-03-11 20:44:05 -030032
33/* ------------------------------------------------------------------ */
34/* board config info */
35
36struct cx23885_board cx23885_boards[] = {
37 [CX23885_BOARD_UNKNOWN] = {
38 .name = "UNKNOWN/GENERIC",
Steven Tothc7712612008-01-10 02:24:27 -030039 /* Ensure safe default for unknown boards */
40 .clk_freq = 0,
Steven Tothd19770e2007-03-11 20:44:05 -030041 .input = {{
42 .type = CX23885_VMUX_COMPOSITE1,
43 .vmux = 0,
Steven Toth9c8ced52008-10-16 20:18:44 -030044 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030045 .type = CX23885_VMUX_COMPOSITE2,
46 .vmux = 1,
Steven Toth9c8ced52008-10-16 20:18:44 -030047 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030048 .type = CX23885_VMUX_COMPOSITE3,
49 .vmux = 2,
Steven Toth9c8ced52008-10-16 20:18:44 -030050 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030051 .type = CX23885_VMUX_COMPOSITE4,
52 .vmux = 3,
Steven Toth9c8ced52008-10-16 20:18:44 -030053 } },
Steven Tothd19770e2007-03-11 20:44:05 -030054 },
55 [CX23885_BOARD_HAUPPAUGE_HVR1800lp] = {
56 .name = "Hauppauge WinTV-HVR1800lp",
Steven Tothd19770e2007-03-11 20:44:05 -030057 .portc = CX23885_MPEG_DVB,
58 .input = {{
59 .type = CX23885_VMUX_TELEVISION,
60 .vmux = 0,
61 .gpio0 = 0xff00,
Steven Toth9c8ced52008-10-16 20:18:44 -030062 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030063 .type = CX23885_VMUX_DEBUG,
64 .vmux = 0,
65 .gpio0 = 0xff01,
Steven Toth9c8ced52008-10-16 20:18:44 -030066 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030067 .type = CX23885_VMUX_COMPOSITE1,
68 .vmux = 1,
69 .gpio0 = 0xff02,
Steven Toth9c8ced52008-10-16 20:18:44 -030070 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030071 .type = CX23885_VMUX_SVIDEO,
72 .vmux = 2,
73 .gpio0 = 0xff02,
Steven Toth9c8ced52008-10-16 20:18:44 -030074 } },
Steven Tothd19770e2007-03-11 20:44:05 -030075 },
76 [CX23885_BOARD_HAUPPAUGE_HVR1800] = {
77 .name = "Hauppauge WinTV-HVR1800",
Steven Toth7b888012008-01-10 03:40:49 -030078 .porta = CX23885_ANALOG_VIDEO,
Steven Totha589b662008-01-13 23:44:47 -030079 .portb = CX23885_MPEG_ENCODER,
Steven Tothd19770e2007-03-11 20:44:05 -030080 .portc = CX23885_MPEG_DVB,
Steven Toth7b888012008-01-10 03:40:49 -030081 .tuner_type = TUNER_PHILIPS_TDA8290,
82 .tuner_addr = 0x42, /* 0x84 >> 1 */
Steven Tothd19770e2007-03-11 20:44:05 -030083 .input = {{
84 .type = CX23885_VMUX_TELEVISION,
Steven Toth7b888012008-01-10 03:40:49 -030085 .vmux = CX25840_VIN7_CH3 |
86 CX25840_VIN5_CH2 |
87 CX25840_VIN2_CH1,
88 .gpio0 = 0,
Steven Toth9c8ced52008-10-16 20:18:44 -030089 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030090 .type = CX23885_VMUX_COMPOSITE1,
Steven Toth7b888012008-01-10 03:40:49 -030091 .vmux = CX25840_VIN7_CH3 |
92 CX25840_VIN4_CH2 |
93 CX25840_VIN6_CH1,
94 .gpio0 = 0,
Steven Toth9c8ced52008-10-16 20:18:44 -030095 }, {
Steven Tothd19770e2007-03-11 20:44:05 -030096 .type = CX23885_VMUX_SVIDEO,
Steven Toth7b888012008-01-10 03:40:49 -030097 .vmux = CX25840_VIN7_CH3 |
98 CX25840_VIN4_CH2 |
99 CX25840_VIN8_CH1 |
100 CX25840_SVIDEO_ON,
101 .gpio0 = 0,
Steven Toth9c8ced52008-10-16 20:18:44 -0300102 } },
Steven Tothd19770e2007-03-11 20:44:05 -0300103 },
Steven Totha77743b2007-08-22 21:01:20 -0300104 [CX23885_BOARD_HAUPPAUGE_HVR1250] = {
105 .name = "Hauppauge WinTV-HVR1250",
106 .portc = CX23885_MPEG_DVB,
107 .input = {{
108 .type = CX23885_VMUX_TELEVISION,
109 .vmux = 0,
110 .gpio0 = 0xff00,
Steven Toth9c8ced52008-10-16 20:18:44 -0300111 }, {
Steven Totha77743b2007-08-22 21:01:20 -0300112 .type = CX23885_VMUX_DEBUG,
113 .vmux = 0,
114 .gpio0 = 0xff01,
Steven Toth9c8ced52008-10-16 20:18:44 -0300115 }, {
Steven Totha77743b2007-08-22 21:01:20 -0300116 .type = CX23885_VMUX_COMPOSITE1,
117 .vmux = 1,
118 .gpio0 = 0xff02,
Steven Toth9c8ced52008-10-16 20:18:44 -0300119 }, {
Steven Totha77743b2007-08-22 21:01:20 -0300120 .type = CX23885_VMUX_SVIDEO,
121 .vmux = 2,
122 .gpio0 = 0xff02,
Steven Toth9c8ced52008-10-16 20:18:44 -0300123 } },
Steven Totha77743b2007-08-22 21:01:20 -0300124 },
Michael Krufky9bc37ca2007-09-08 15:17:13 -0300125 [CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP] = {
126 .name = "DViCO FusionHDTV5 Express",
Steven Totha6a3f142007-09-08 21:31:56 -0300127 .portb = CX23885_MPEG_DVB,
Michael Krufky9bc37ca2007-09-08 15:17:13 -0300128 },
Steven Tothd1987d52007-12-18 01:57:06 -0300129 [CX23885_BOARD_HAUPPAUGE_HVR1500Q] = {
130 .name = "Hauppauge WinTV-HVR1500Q",
131 .portc = CX23885_MPEG_DVB,
132 },
Michael Krufky07b4a832007-12-18 01:09:11 -0300133 [CX23885_BOARD_HAUPPAUGE_HVR1500] = {
134 .name = "Hauppauge WinTV-HVR1500",
135 .portc = CX23885_MPEG_DVB,
136 },
Steven Tothb3ea0162008-04-19 01:14:19 -0300137 [CX23885_BOARD_HAUPPAUGE_HVR1200] = {
138 .name = "Hauppauge WinTV-HVR1200",
139 .portc = CX23885_MPEG_DVB,
140 },
Steven Totha780a312008-04-19 01:25:52 -0300141 [CX23885_BOARD_HAUPPAUGE_HVR1700] = {
142 .name = "Hauppauge WinTV-HVR1700",
143 .portc = CX23885_MPEG_DVB,
144 },
Steven Toth66762372008-04-22 15:38:26 -0300145 [CX23885_BOARD_HAUPPAUGE_HVR1400] = {
146 .name = "Hauppauge WinTV-HVR1400",
147 .portc = CX23885_MPEG_DVB,
148 },
Michael Krufky335377b2008-05-07 01:43:10 -0300149 [CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP] = {
150 .name = "DViCO FusionHDTV7 Dual Express",
Steven Tothaaadeac2008-06-30 20:58:38 -0300151 .portb = CX23885_MPEG_DVB,
Michael Krufky335377b2008-05-07 01:43:10 -0300152 .portc = CX23885_MPEG_DVB,
153 },
Steven Tothaef2d182008-08-04 21:39:53 -0300154 [CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP] = {
155 .name = "DViCO FusionHDTV DVB-T Dual Express",
156 .portb = CX23885_MPEG_DVB,
157 .portc = CX23885_MPEG_DVB,
158 },
Steven Toth4c56b042008-08-12 13:30:03 -0300159 [CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H] = {
160 .name = "Leadtek Winfast PxDVR3200 H",
161 .portc = CX23885_MPEG_DVB,
162 },
Igor M. Liplianin9bb1b7e2008-11-23 14:11:16 -0300163 [CX23885_BOARD_COMPRO_VIDEOMATE_E650F] = {
164 .name = "Compro VideoMate E650F",
165 .portc = CX23885_MPEG_DVB,
166 },
Igor M. Liplianin96318d02009-01-17 12:11:20 -0300167 [CX23885_BOARD_TBS_6920] = {
168 .name = "TurboSight TBS 6920",
169 .portb = CX23885_MPEG_DVB,
170 },
Igor M. Liplianin579943f2009-01-17 12:18:26 -0300171 [CX23885_BOARD_TEVII_S470] = {
172 .name = "TeVii S470",
173 .portb = CX23885_MPEG_DVB,
174 },
Igor M. Liplianinc9b8b042009-01-17 12:23:31 -0300175 [CX23885_BOARD_DVBWORLD_2005] = {
176 .name = "DVBWorld DVB-S2 2005",
177 .portb = CX23885_MPEG_DVB,
178 },
Igor M. Liplianin5a23b072009-03-03 12:06:09 -0300179 [CX23885_BOARD_NETUP_DUAL_DVBS2_CI] = {
180 .cimax = 1,
181 .name = "NetUP Dual DVB-S2 CI",
182 .portb = CX23885_MPEG_DVB,
183 .portc = CX23885_MPEG_DVB,
184 },
Steven Toth2074dff2009-05-02 11:39:46 -0300185 [CX23885_BOARD_HAUPPAUGE_HVR1270] = {
186 .name = "Hauppauge WinTV-HVR1270",
Michael Krufkya5dbf452009-05-03 23:27:02 -0300187 .portc = CX23885_MPEG_DVB,
Steven Toth2074dff2009-05-02 11:39:46 -0300188 },
Michael Krufkyd099bec2009-05-08 22:39:24 -0300189 [CX23885_BOARD_HAUPPAUGE_HVR1275] = {
190 .name = "Hauppauge WinTV-HVR1275",
191 .portc = CX23885_MPEG_DVB,
192 },
Michael Krufky19bc5792009-05-08 16:05:29 -0300193 [CX23885_BOARD_HAUPPAUGE_HVR1255] = {
194 .name = "Hauppauge WinTV-HVR1255",
195 .portc = CX23885_MPEG_DVB,
196 },
Michael Krufky6b926ec2009-05-12 17:32:17 -0300197 [CX23885_BOARD_HAUPPAUGE_HVR1210] = {
198 .name = "Hauppauge WinTV-HVR1210",
199 .portc = CX23885_MPEG_DVB,
200 },
David Wong493b7122009-05-18 05:25:49 -0300201 [CX23885_BOARD_MYGICA_X8506] = {
202 .name = "Mygica X8506 DMB-TH",
David T.L. Wong6f0d8c02009-10-21 13:15:30 -0300203 .tuner_type = TUNER_XC5000,
204 .tuner_addr = 0x61,
David T.L. Wongbc1548a2009-10-21 11:09:28 -0300205 .porta = CX23885_ANALOG_VIDEO,
David Wong493b7122009-05-18 05:25:49 -0300206 .portb = CX23885_MPEG_DVB,
David T.L. Wongbc1548a2009-10-21 11:09:28 -0300207 .input = {
208 {
David T.L. Wong6f0d8c02009-10-21 13:15:30 -0300209 .type = CX23885_VMUX_TELEVISION,
210 .vmux = CX25840_COMPOSITE2,
211 },
212 {
David T.L. Wongbc1548a2009-10-21 11:09:28 -0300213 .type = CX23885_VMUX_COMPOSITE1,
214 .vmux = CX25840_COMPOSITE8,
215 },
216 {
217 .type = CX23885_VMUX_SVIDEO,
218 .vmux = CX25840_SVIDEO_LUMA3 |
219 CX25840_SVIDEO_CHROMA4,
220 },
221 {
222 .type = CX23885_VMUX_COMPONENT,
223 .vmux = CX25840_COMPONENT_ON |
224 CX25840_VIN1_CH1 |
225 CX25840_VIN6_CH2 |
226 CX25840_VIN7_CH3,
227 },
228 },
David Wong493b7122009-05-18 05:25:49 -0300229 },
David Wong2365b2d2009-06-17 01:38:12 -0300230 [CX23885_BOARD_MAGICPRO_PROHDTVE2] = {
231 .name = "Magic-Pro ProHDTV Extreme 2",
David T.L. Wong6f0d8c02009-10-21 13:15:30 -0300232 .tuner_type = TUNER_XC5000,
233 .tuner_addr = 0x61,
David T.L. Wongbc1548a2009-10-21 11:09:28 -0300234 .porta = CX23885_ANALOG_VIDEO,
David Wong2365b2d2009-06-17 01:38:12 -0300235 .portb = CX23885_MPEG_DVB,
David T.L. Wongbc1548a2009-10-21 11:09:28 -0300236 .input = {
237 {
David T.L. Wong6f0d8c02009-10-21 13:15:30 -0300238 .type = CX23885_VMUX_TELEVISION,
239 .vmux = CX25840_COMPOSITE2,
240 },
241 {
David T.L. Wongbc1548a2009-10-21 11:09:28 -0300242 .type = CX23885_VMUX_COMPOSITE1,
243 .vmux = CX25840_COMPOSITE8,
244 },
245 {
246 .type = CX23885_VMUX_SVIDEO,
247 .vmux = CX25840_SVIDEO_LUMA3 |
248 CX25840_SVIDEO_CHROMA4,
249 },
250 {
251 .type = CX23885_VMUX_COMPONENT,
252 .vmux = CX25840_COMPONENT_ON |
253 CX25840_VIN1_CH1 |
254 CX25840_VIN6_CH2 |
255 CX25840_VIN7_CH3,
256 },
257 },
David Wong2365b2d2009-06-17 01:38:12 -0300258 },
Steven Toth136973802009-07-20 15:37:25 -0300259 [CX23885_BOARD_HAUPPAUGE_HVR1850] = {
260 .name = "Hauppauge WinTV-HVR1850",
261 .portb = CX23885_MPEG_ENCODER,
262 .portc = CX23885_MPEG_DVB,
263 },
Vladimir Geroy34e383d2009-09-18 18:55:47 -0300264 [CX23885_BOARD_COMPRO_VIDEOMATE_E800] = {
265 .name = "Compro VideoMate E800",
266 .portc = CX23885_MPEG_DVB,
267 },
Michael Krufkyaee0b242009-11-11 01:52:45 -0300268 [CX23885_BOARD_HAUPPAUGE_HVR1290] = {
269 .name = "Hauppauge WinTV-HVR1290",
270 .portc = CX23885_MPEG_DVB,
271 },
David T. L. Wongea5697f2009-10-26 08:54:04 -0300272 [CX23885_BOARD_MYGICA_X8558PRO] = {
273 .name = "Mygica X8558 PRO DMB-TH",
274 .portb = CX23885_MPEG_DVB,
275 .portc = CX23885_MPEG_DVB,
276 },
Kusanagi Kouichi0b32d652010-01-22 04:55:28 -0300277 [CX23885_BOARD_LEADTEK_WINFAST_PXTV1200] = {
278 .name = "LEADTEK WinFast PxTV1200",
279 .porta = CX23885_ANALOG_VIDEO,
280 .tuner_type = TUNER_XC2028,
281 .tuner_addr = 0x61,
282 .input = {{
283 .type = CX23885_VMUX_TELEVISION,
284 .vmux = CX25840_VIN2_CH1 |
285 CX25840_VIN5_CH2 |
286 CX25840_NONE0_CH3,
287 }, {
288 .type = CX23885_VMUX_COMPOSITE1,
289 .vmux = CX25840_COMPOSITE1,
290 }, {
291 .type = CX23885_VMUX_SVIDEO,
292 .vmux = CX25840_SVIDEO_LUMA3 |
293 CX25840_SVIDEO_CHROMA4,
294 }, {
295 .type = CX23885_VMUX_COMPONENT,
296 .vmux = CX25840_VIN7_CH1 |
297 CX25840_VIN6_CH2 |
298 CX25840_VIN8_CH3 |
299 CX25840_COMPONENT_ON,
300 } },
301 },
Steven Tothd19770e2007-03-11 20:44:05 -0300302};
303const unsigned int cx23885_bcount = ARRAY_SIZE(cx23885_boards);
304
305/* ------------------------------------------------------------------ */
306/* PCI subsystem IDs */
307
308struct cx23885_subid cx23885_subids[] = {
309 {
310 .subvendor = 0x0070,
311 .subdevice = 0x3400,
312 .card = CX23885_BOARD_UNKNOWN,
Steven Toth9c8ced52008-10-16 20:18:44 -0300313 }, {
Steven Tothd19770e2007-03-11 20:44:05 -0300314 .subvendor = 0x0070,
315 .subdevice = 0x7600,
316 .card = CX23885_BOARD_HAUPPAUGE_HVR1800lp,
Steven Toth9c8ced52008-10-16 20:18:44 -0300317 }, {
Steven Tothd19770e2007-03-11 20:44:05 -0300318 .subvendor = 0x0070,
319 .subdevice = 0x7800,
320 .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
Steven Toth9c8ced52008-10-16 20:18:44 -0300321 }, {
Steven Tothd19770e2007-03-11 20:44:05 -0300322 .subvendor = 0x0070,
323 .subdevice = 0x7801,
324 .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
Steven Toth9c8ced52008-10-16 20:18:44 -0300325 }, {
Steven Totha77743b2007-08-22 21:01:20 -0300326 .subvendor = 0x0070,
Michael Krufky6ccb8cf2007-12-27 21:46:34 -0300327 .subdevice = 0x7809,
328 .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
Steven Toth9c8ced52008-10-16 20:18:44 -0300329 }, {
Michael Krufky6ccb8cf2007-12-27 21:46:34 -0300330 .subvendor = 0x0070,
Steven Totha77743b2007-08-22 21:01:20 -0300331 .subdevice = 0x7911,
332 .card = CX23885_BOARD_HAUPPAUGE_HVR1250,
Steven Toth9c8ced52008-10-16 20:18:44 -0300333 }, {
Michael Krufky9bc37ca2007-09-08 15:17:13 -0300334 .subvendor = 0x18ac,
335 .subdevice = 0xd500,
336 .card = CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP,
Steven Toth9c8ced52008-10-16 20:18:44 -0300337 }, {
Steven Tothd1987d52007-12-18 01:57:06 -0300338 .subvendor = 0x0070,
Michael Krufkyb00fff02007-12-27 22:19:31 -0300339 .subdevice = 0x7790,
340 .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
Steven Toth9c8ced52008-10-16 20:18:44 -0300341 }, {
Michael Krufkyb00fff02007-12-27 22:19:31 -0300342 .subvendor = 0x0070,
Steven Tothd1987d52007-12-18 01:57:06 -0300343 .subdevice = 0x7797,
344 .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
Steven Toth9c8ced52008-10-16 20:18:44 -0300345 }, {
Michael Krufky07b4a832007-12-18 01:09:11 -0300346 .subvendor = 0x0070,
Michael Krufkyb00fff02007-12-27 22:19:31 -0300347 .subdevice = 0x7710,
348 .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
Steven Toth9c8ced52008-10-16 20:18:44 -0300349 }, {
Michael Krufkyb00fff02007-12-27 22:19:31 -0300350 .subvendor = 0x0070,
Michael Krufky07b4a832007-12-18 01:09:11 -0300351 .subdevice = 0x7717,
352 .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
Steven Tothb3ea0162008-04-19 01:14:19 -0300353 }, {
354 .subvendor = 0x0070,
355 .subdevice = 0x71d1,
356 .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
Steven Totha780a312008-04-19 01:25:52 -0300357 }, {
358 .subvendor = 0x0070,
Michael Krufky3c3852c2008-05-02 16:12:44 -0300359 .subdevice = 0x71d3,
360 .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
361 }, {
362 .subvendor = 0x0070,
Steven Totha780a312008-04-19 01:25:52 -0300363 .subdevice = 0x8101,
364 .card = CX23885_BOARD_HAUPPAUGE_HVR1700,
Steven Toth66762372008-04-22 15:38:26 -0300365 }, {
366 .subvendor = 0x0070,
367 .subdevice = 0x8010,
368 .card = CX23885_BOARD_HAUPPAUGE_HVR1400,
Steven Toth9c8ced52008-10-16 20:18:44 -0300369 }, {
Michael Krufky335377b2008-05-07 01:43:10 -0300370 .subvendor = 0x18ac,
371 .subdevice = 0xd618,
372 .card = CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP,
Steven Toth9c8ced52008-10-16 20:18:44 -0300373 }, {
Steven Tothaef2d182008-08-04 21:39:53 -0300374 .subvendor = 0x18ac,
375 .subdevice = 0xdb78,
376 .card = CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP,
Steven Toth4c56b042008-08-12 13:30:03 -0300377 }, {
378 .subvendor = 0x107d,
379 .subdevice = 0x6681,
380 .card = CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H,
Igor M. Liplianin9bb1b7e2008-11-23 14:11:16 -0300381 }, {
382 .subvendor = 0x185b,
383 .subdevice = 0xe800,
384 .card = CX23885_BOARD_COMPRO_VIDEOMATE_E650F,
Igor M. Liplianin96318d02009-01-17 12:11:20 -0300385 }, {
386 .subvendor = 0x6920,
387 .subdevice = 0x8888,
388 .card = CX23885_BOARD_TBS_6920,
Igor M. Liplianin579943f2009-01-17 12:18:26 -0300389 }, {
390 .subvendor = 0xd470,
391 .subdevice = 0x9022,
392 .card = CX23885_BOARD_TEVII_S470,
Igor M. Liplianinc9b8b042009-01-17 12:23:31 -0300393 }, {
394 .subvendor = 0x0001,
395 .subdevice = 0x2005,
396 .card = CX23885_BOARD_DVBWORLD_2005,
Igor M. Liplianin5a23b072009-03-03 12:06:09 -0300397 }, {
398 .subvendor = 0x1b55,
399 .subdevice = 0x2a2c,
400 .card = CX23885_BOARD_NETUP_DUAL_DVBS2_CI,
Steven Toth2074dff2009-05-02 11:39:46 -0300401 }, {
402 .subvendor = 0x0070,
403 .subdevice = 0x2211,
404 .card = CX23885_BOARD_HAUPPAUGE_HVR1270,
Michael Krufkyd099bec2009-05-08 22:39:24 -0300405 }, {
406 .subvendor = 0x0070,
407 .subdevice = 0x2215,
408 .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
Michael Krufky19bc5792009-05-08 16:05:29 -0300409 }, {
410 .subvendor = 0x0070,
Michael Krufky7d7b5282010-06-30 18:17:35 -0300411 .subdevice = 0x221d,
412 .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
413 }, {
414 .subvendor = 0x0070,
Michael Krufky19bc5792009-05-08 16:05:29 -0300415 .subdevice = 0x2251,
416 .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
Michael Krufky6b926ec2009-05-12 17:32:17 -0300417 }, {
418 .subvendor = 0x0070,
Michael Krufky7d7b5282010-06-30 18:17:35 -0300419 .subdevice = 0x2259,
420 .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
421 }, {
422 .subvendor = 0x0070,
Michael Krufky6b926ec2009-05-12 17:32:17 -0300423 .subdevice = 0x2291,
424 .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
425 }, {
426 .subvendor = 0x0070,
427 .subdevice = 0x2295,
428 .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
David Wong493b7122009-05-18 05:25:49 -0300429 }, {
Michael Krufky7d7b5282010-06-30 18:17:35 -0300430 .subvendor = 0x0070,
431 .subdevice = 0x2299,
432 .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
433 }, {
434 .subvendor = 0x0070,
435 .subdevice = 0x229d,
436 .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
437 }, {
438 .subvendor = 0x0070,
439 .subdevice = 0x22f0,
440 .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
441 }, {
442 .subvendor = 0x0070,
443 .subdevice = 0x22f1,
444 .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
445 }, {
446 .subvendor = 0x0070,
447 .subdevice = 0x22f2,
448 .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
449 }, {
450 .subvendor = 0x0070,
451 .subdevice = 0x22f3,
452 .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
453 }, {
454 .subvendor = 0x0070,
455 .subdevice = 0x22f4,
456 .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
457 }, {
458 .subvendor = 0x0070,
459 .subdevice = 0x22f5,
460 .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
461 }, {
David Wong493b7122009-05-18 05:25:49 -0300462 .subvendor = 0x14f1,
463 .subdevice = 0x8651,
464 .card = CX23885_BOARD_MYGICA_X8506,
David Wong2365b2d2009-06-17 01:38:12 -0300465 }, {
466 .subvendor = 0x14f1,
467 .subdevice = 0x8657,
468 .card = CX23885_BOARD_MAGICPRO_PROHDTVE2,
Steven Toth136973802009-07-20 15:37:25 -0300469 }, {
470 .subvendor = 0x0070,
471 .subdevice = 0x8541,
472 .card = CX23885_BOARD_HAUPPAUGE_HVR1850,
Vladimir Geroy34e383d2009-09-18 18:55:47 -0300473 }, {
474 .subvendor = 0x1858,
475 .subdevice = 0xe800,
476 .card = CX23885_BOARD_COMPRO_VIDEOMATE_E800,
Michael Krufkyaee0b242009-11-11 01:52:45 -0300477 }, {
478 .subvendor = 0x0070,
479 .subdevice = 0x8551,
480 .card = CX23885_BOARD_HAUPPAUGE_HVR1290,
David T. L. Wongea5697f2009-10-26 08:54:04 -0300481 }, {
482 .subvendor = 0x14f1,
483 .subdevice = 0x8578,
484 .card = CX23885_BOARD_MYGICA_X8558PRO,
Kusanagi Kouichi0b32d652010-01-22 04:55:28 -0300485 }, {
486 .subvendor = 0x107d,
487 .subdevice = 0x6f22,
488 .card = CX23885_BOARD_LEADTEK_WINFAST_PXTV1200,
Steven Tothd19770e2007-03-11 20:44:05 -0300489 },
490};
491const unsigned int cx23885_idcount = ARRAY_SIZE(cx23885_subids);
492
493void cx23885_card_list(struct cx23885_dev *dev)
494{
495 int i;
496
497 if (0 == dev->pci->subsystem_vendor &&
498 0 == dev->pci->subsystem_device) {
Steven Toth9c8ced52008-10-16 20:18:44 -0300499 printk(KERN_INFO
500 "%s: Board has no valid PCIe Subsystem ID and can't\n"
501 "%s: be autodetected. Pass card=<n> insmod option\n"
502 "%s: to workaround that. Redirect complaints to the\n"
503 "%s: vendor of the TV card. Best regards,\n"
Steven Tothd19770e2007-03-11 20:44:05 -0300504 "%s: -- tux\n",
505 dev->name, dev->name, dev->name, dev->name, dev->name);
506 } else {
Steven Toth9c8ced52008-10-16 20:18:44 -0300507 printk(KERN_INFO
508 "%s: Your board isn't known (yet) to the driver.\n"
509 "%s: Try to pick one of the existing card configs via\n"
Steven Tothd19770e2007-03-11 20:44:05 -0300510 "%s: card=<n> insmod option. Updating to the latest\n"
511 "%s: version might help as well.\n",
512 dev->name, dev->name, dev->name, dev->name);
513 }
Steven Toth9c8ced52008-10-16 20:18:44 -0300514 printk(KERN_INFO "%s: Here is a list of valid choices for the card=<n> insmod option:\n",
Steven Tothd19770e2007-03-11 20:44:05 -0300515 dev->name);
516 for (i = 0; i < cx23885_bcount; i++)
Steven Toth9c8ced52008-10-16 20:18:44 -0300517 printk(KERN_INFO "%s: card=%d -> %s\n",
Steven Tothd19770e2007-03-11 20:44:05 -0300518 dev->name, i, cx23885_boards[i].name);
519}
520
521static void hauppauge_eeprom(struct cx23885_dev *dev, u8 *eeprom_data)
522{
523 struct tveeprom tv;
524
Steven Toth9c8ced52008-10-16 20:18:44 -0300525 tveeprom_hauppauge_analog(&dev->i2c_bus[0].i2c_client, &tv,
526 eeprom_data);
Steven Tothd19770e2007-03-11 20:44:05 -0300527
Steven Tothd19770e2007-03-11 20:44:05 -0300528 /* Make sure we support the board model */
Steven Toth9c8ced52008-10-16 20:18:44 -0300529 switch (tv.model) {
Michael Krufky5308cf02009-05-12 18:37:35 -0300530 case 22001:
531 /* WinTV-HVR1270 (PCIe, Retail, half height)
532 * ATSC/QAM and basic analog, IR Blast */
533 case 22009:
534 /* WinTV-HVR1210 (PCIe, Retail, half height)
535 * DVB-T and basic analog, IR Blast */
536 case 22011:
537 /* WinTV-HVR1270 (PCIe, Retail, half height)
538 * ATSC/QAM and basic analog, IR Recv */
539 case 22019:
540 /* WinTV-HVR1210 (PCIe, Retail, half height)
541 * DVB-T and basic analog, IR Recv */
542 case 22021:
543 /* WinTV-HVR1275 (PCIe, Retail, half height)
544 * ATSC/QAM and basic analog, IR Recv */
545 case 22029:
546 /* WinTV-HVR1210 (PCIe, Retail, half height)
547 * DVB-T and basic analog, IR Recv */
548 case 22101:
549 /* WinTV-HVR1270 (PCIe, Retail, full height)
550 * ATSC/QAM and basic analog, IR Blast */
551 case 22109:
552 /* WinTV-HVR1210 (PCIe, Retail, full height)
553 * DVB-T and basic analog, IR Blast */
554 case 22111:
555 /* WinTV-HVR1270 (PCIe, Retail, full height)
556 * ATSC/QAM and basic analog, IR Recv */
557 case 22119:
558 /* WinTV-HVR1210 (PCIe, Retail, full height)
559 * DVB-T and basic analog, IR Recv */
560 case 22121:
561 /* WinTV-HVR1275 (PCIe, Retail, full height)
562 * ATSC/QAM and basic analog, IR Recv */
563 case 22129:
564 /* WinTV-HVR1210 (PCIe, Retail, full height)
565 * DVB-T and basic analog, IR Recv */
Michael Krufky36396c82008-05-02 16:14:33 -0300566 case 71009:
567 /* WinTV-HVR1200 (PCIe, Retail, full height)
568 * DVB-T and basic analog */
569 case 71359:
570 /* WinTV-HVR1200 (PCIe, OEM, half height)
571 * DVB-T and basic analog */
572 case 71439:
573 /* WinTV-HVR1200 (PCIe, OEM, half height)
574 * DVB-T and basic analog */
575 case 71449:
576 /* WinTV-HVR1200 (PCIe, OEM, full height)
577 * DVB-T and basic analog */
578 case 71939:
579 /* WinTV-HVR1200 (PCIe, OEM, half height)
580 * DVB-T and basic analog */
581 case 71949:
582 /* WinTV-HVR1200 (PCIe, OEM, full height)
583 * DVB-T and basic analog */
584 case 71959:
585 /* WinTV-HVR1200 (PCIe, OEM, full height)
586 * DVB-T and basic analog */
587 case 71979:
588 /* WinTV-HVR1200 (PCIe, OEM, half height)
589 * DVB-T and basic analog */
590 case 71999:
591 /* WinTV-HVR1200 (PCIe, OEM, full height)
592 * DVB-T and basic analog */
Steven Toth9c8ced52008-10-16 20:18:44 -0300593 case 76601:
594 /* WinTV-HVR1800lp (PCIe, Retail, No IR, Dual
595 channel ATSC and MPEG2 HW Encoder */
596 case 77001:
597 /* WinTV-HVR1500 (Express Card, OEM, No IR, ATSC
598 and Basic analog */
599 case 77011:
600 /* WinTV-HVR1500 (Express Card, Retail, No IR, ATSC
601 and Basic analog */
602 case 77041:
603 /* WinTV-HVR1500Q (Express Card, OEM, No IR, ATSC/QAM
604 and Basic analog */
605 case 77051:
606 /* WinTV-HVR1500Q (Express Card, Retail, No IR, ATSC/QAM
607 and Basic analog */
608 case 78011:
609 /* WinTV-HVR1800 (PCIe, Retail, 3.5mm in, IR, No FM,
610 Dual channel ATSC and MPEG2 HW Encoder */
611 case 78501:
612 /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
613 Dual channel ATSC and MPEG2 HW Encoder */
614 case 78521:
615 /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
616 Dual channel ATSC and MPEG2 HW Encoder */
617 case 78531:
618 /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, No FM,
619 Dual channel ATSC and MPEG2 HW Encoder */
620 case 78631:
621 /* WinTV-HVR1800 (PCIe, OEM, No IR, No FM,
622 Dual channel ATSC and MPEG2 HW Encoder */
623 case 79001:
624 /* WinTV-HVR1250 (PCIe, Retail, IR, full height,
625 ATSC and Basic analog */
626 case 79101:
627 /* WinTV-HVR1250 (PCIe, Retail, IR, half height,
628 ATSC and Basic analog */
Andy Wallsebbeb462010-07-18 17:35:00 -0300629 case 79501:
630 /* WinTV-HVR1250 (PCIe, No IR, half height,
631 ATSC [at least] and Basic analog) */
Steven Toth9c8ced52008-10-16 20:18:44 -0300632 case 79561:
633 /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
634 ATSC and Basic analog */
635 case 79571:
636 /* WinTV-HVR1250 (PCIe, OEM, No IR, full height,
637 ATSC and Basic analog */
638 case 79671:
639 /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
640 ATSC and Basic analog */
Steven Toth66762372008-04-22 15:38:26 -0300641 case 80019:
642 /* WinTV-HVR1400 (Express Card, Retail, IR,
643 * DVB-T and Basic analog */
Michael Krufky36396c82008-05-02 16:14:33 -0300644 case 81509:
645 /* WinTV-HVR1700 (PCIe, OEM, No IR, half height)
646 * DVB-T and MPEG2 HW Encoder */
Steven Totha780a312008-04-19 01:25:52 -0300647 case 81519:
Michael Krufky36396c82008-05-02 16:14:33 -0300648 /* WinTV-HVR1700 (PCIe, OEM, No IR, full height)
Steven Totha780a312008-04-19 01:25:52 -0300649 * DVB-T and MPEG2 HW Encoder */
Steven Tothd19770e2007-03-11 20:44:05 -0300650 break;
Steven Toth136973802009-07-20 15:37:25 -0300651 case 85021:
Michael Krufky73a5f412009-11-11 10:46:40 -0300652 /* WinTV-HVR1850 (PCIe, Retail, 3.5mm in, IR, FM,
Steven Toth136973802009-07-20 15:37:25 -0300653 Dual channel ATSC and MPEG2 HW Encoder */
654 break;
Michael Krufky73a5f412009-11-11 10:46:40 -0300655 case 85721:
656 /* WinTV-HVR1290 (PCIe, OEM, RCA in, IR,
657 Dual channel ATSC and Basic analog */
658 break;
Steven Tothd19770e2007-03-11 20:44:05 -0300659 default:
Steven Toth136973802009-07-20 15:37:25 -0300660 printk(KERN_WARNING "%s: warning: "
661 "unknown hauppauge model #%d\n",
Steven Toth9c8ced52008-10-16 20:18:44 -0300662 dev->name, tv.model);
Steven Tothd19770e2007-03-11 20:44:05 -0300663 break;
664 }
665
666 printk(KERN_INFO "%s: hauppauge eeprom: model=%d\n",
667 dev->name, tv.model);
668}
669
Michael Krufkyd7cba042008-09-12 13:31:45 -0300670int cx23885_tuner_callback(void *priv, int component, int command, int arg)
Steven Toth8c700172008-01-05 16:55:45 -0300671{
Steven Toth89ce2212008-08-04 22:18:19 -0300672 struct cx23885_tsport *port = priv;
673 struct cx23885_dev *dev = port->dev;
Steven Toth6df51692008-06-30 22:17:05 -0300674 u32 bitmask = 0;
675
Steven Toth89ce2212008-08-04 22:18:19 -0300676 if (command == XC2028_RESET_CLK)
677 return 0;
678
Steven Toth6df51692008-06-30 22:17:05 -0300679 if (command != 0) {
680 printk(KERN_ERR "%s(): Unknown command 0x%x.\n",
681 __func__, command);
682 return -EINVAL;
683 }
Steven Toth8c700172008-01-05 16:55:45 -0300684
Steven Toth9c8ced52008-10-16 20:18:44 -0300685 switch (dev->board) {
Steven Toth90a71b12008-08-04 21:38:46 -0300686 case CX23885_BOARD_HAUPPAUGE_HVR1400:
687 case CX23885_BOARD_HAUPPAUGE_HVR1500:
Steven Toth8c700172008-01-05 16:55:45 -0300688 case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
Steven Toth4c56b042008-08-12 13:30:03 -0300689 case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
Igor M. Liplianin9bb1b7e2008-11-23 14:11:16 -0300690 case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
Vladimir Geroy34e383d2009-09-18 18:55:47 -0300691 case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
Kusanagi Kouichi0b32d652010-01-22 04:55:28 -0300692 case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
Steven Toth90a71b12008-08-04 21:38:46 -0300693 /* Tuner Reset Command */
Steven Toth4c56b042008-08-12 13:30:03 -0300694 bitmask = 0x04;
Steven Toth6df51692008-06-30 22:17:05 -0300695 break;
696 case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
Steven Tothaef2d182008-08-04 21:39:53 -0300697 case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
Steven Toth4c56b042008-08-12 13:30:03 -0300698 /* Two identical tuners on two different i2c buses,
699 * we need to reset the correct gpio. */
Christopher Pascoed4dc6732009-04-27 11:27:04 -0300700 if (port->nr == 1)
Steven Toth4c56b042008-08-12 13:30:03 -0300701 bitmask = 0x01;
Christopher Pascoed4dc6732009-04-27 11:27:04 -0300702 else if (port->nr == 2)
Steven Toth4c56b042008-08-12 13:30:03 -0300703 bitmask = 0x04;
Steven Toth8c700172008-01-05 16:55:45 -0300704 break;
705 }
706
Steven Toth6df51692008-06-30 22:17:05 -0300707 if (bitmask) {
708 /* Drive the tuner into reset and back out */
709 cx_clear(GP0_IO, bitmask);
710 mdelay(200);
711 cx_set(GP0_IO, bitmask);
712 }
713
714 return 0;
Steven Toth8c700172008-01-05 16:55:45 -0300715}
Steven Toth73c993a2008-01-05 17:08:05 -0300716
Steven Totha6a3f142007-09-08 21:31:56 -0300717void cx23885_gpio_setup(struct cx23885_dev *dev)
718{
Steven Toth9c8ced52008-10-16 20:18:44 -0300719 switch (dev->board) {
Steven Totha6a3f142007-09-08 21:31:56 -0300720 case CX23885_BOARD_HAUPPAUGE_HVR1250:
721 /* GPIO-0 cx24227 demodulator reset */
722 cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */
723 break;
Michael Krufky07b4a832007-12-18 01:09:11 -0300724 case CX23885_BOARD_HAUPPAUGE_HVR1500:
725 /* GPIO-0 cx24227 demodulator */
726 /* GPIO-2 xc3028 tuner */
727
728 /* Put the parts into reset */
729 cx_set(GP0_IO, 0x00050000);
730 cx_clear(GP0_IO, 0x00000005);
731 msleep(5);
732
733 /* Bring the parts out of reset */
734 cx_set(GP0_IO, 0x00050005);
735 break;
Steven Tothd1987d52007-12-18 01:57:06 -0300736 case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
737 /* GPIO-0 cx24227 demodulator reset */
738 /* GPIO-2 xc5000 tuner reset */
739 cx_set(GP0_IO, 0x00050005); /* Bring the part out of reset */
740 break;
Steven Totha6a3f142007-09-08 21:31:56 -0300741 case CX23885_BOARD_HAUPPAUGE_HVR1800:
742 /* GPIO-0 656_CLK */
743 /* GPIO-1 656_D0 */
744 /* GPIO-2 8295A Reset */
745 /* GPIO-3-10 cx23417 data0-7 */
746 /* GPIO-11-14 cx23417 addr0-3 */
747 /* GPIO-15-18 cx23417 READY, CS, RD, WR */
748 /* GPIO-19 IR_RX */
Michael Krufky3ba71d22007-12-07 01:40:36 -0300749
Steven Totha589b662008-01-13 23:44:47 -0300750 /* CX23417 GPIO's */
751 /* EIO15 Zilog Reset */
752 /* EIO14 S5H1409/CX24227 Reset */
Steven Tothf659c512009-06-25 23:43:31 -0300753 mc417_gpio_enable(dev, GPIO_15 | GPIO_14, 1);
754
755 /* Put the demod into reset and protect the eeprom */
756 mc417_gpio_clear(dev, GPIO_15 | GPIO_14);
757 mdelay(100);
758
759 /* Bring the demod and blaster out of reset */
760 mc417_gpio_set(dev, GPIO_15 | GPIO_14);
761 mdelay(100);
Steven Totha589b662008-01-13 23:44:47 -0300762
Steven Toth5206d6e2008-01-10 02:09:27 -0300763 /* Force the TDA8295A into reset and back */
Steven Toth21ff3e42009-06-25 23:50:39 -0300764 cx23885_gpio_enable(dev, GPIO_2, 1);
765 cx23885_gpio_set(dev, GPIO_2);
Steven Toth5206d6e2008-01-10 02:09:27 -0300766 mdelay(20);
Steven Toth21ff3e42009-06-25 23:50:39 -0300767 cx23885_gpio_clear(dev, GPIO_2);
Steven Toth5206d6e2008-01-10 02:09:27 -0300768 mdelay(20);
Steven Toth21ff3e42009-06-25 23:50:39 -0300769 cx23885_gpio_set(dev, GPIO_2);
Steven Toth5206d6e2008-01-10 02:09:27 -0300770 mdelay(20);
Steven Totha6a3f142007-09-08 21:31:56 -0300771 break;
Steven Tothb3ea0162008-04-19 01:14:19 -0300772 case CX23885_BOARD_HAUPPAUGE_HVR1200:
773 /* GPIO-0 tda10048 demodulator reset */
774 /* GPIO-2 tda18271 tuner reset */
775
776 /* Put the parts into reset and back */
777 cx_set(GP0_IO, 0x00050000);
778 mdelay(20);
779 cx_clear(GP0_IO, 0x00000005);
780 mdelay(20);
781 cx_set(GP0_IO, 0x00050005);
782 break;
Steven Totha780a312008-04-19 01:25:52 -0300783 case CX23885_BOARD_HAUPPAUGE_HVR1700:
784 /* GPIO-0 TDA10048 demodulator reset */
785 /* GPIO-2 TDA8295A Reset */
786 /* GPIO-3-10 cx23417 data0-7 */
787 /* GPIO-11-14 cx23417 addr0-3 */
788 /* GPIO-15-18 cx23417 READY, CS, RD, WR */
789
790 /* The following GPIO's are on the interna AVCore (cx25840) */
791 /* GPIO-19 IR_RX */
792 /* GPIO-20 IR_TX 416/DVBT Select */
793 /* GPIO-21 IIS DAT */
794 /* GPIO-22 IIS WCLK */
795 /* GPIO-23 IIS BCLK */
796
797 /* Put the parts into reset and back */
798 cx_set(GP0_IO, 0x00050000);
799 mdelay(20);
800 cx_clear(GP0_IO, 0x00000005);
801 mdelay(20);
802 cx_set(GP0_IO, 0x00050005);
803 break;
Steven Toth66762372008-04-22 15:38:26 -0300804 case CX23885_BOARD_HAUPPAUGE_HVR1400:
805 /* GPIO-0 Dibcom7000p demodulator reset */
806 /* GPIO-2 xc3028L tuner reset */
807 /* GPIO-13 LED */
808
809 /* Put the parts into reset and back */
810 cx_set(GP0_IO, 0x00050000);
811 mdelay(20);
812 cx_clear(GP0_IO, 0x00000005);
813 mdelay(20);
814 cx_set(GP0_IO, 0x00050005);
815 break;
Steven Toth1ecc5ae2008-06-30 21:23:50 -0300816 case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
817 /* GPIO-0 xc5000 tuner reset i2c bus 0 */
818 /* GPIO-1 s5h1409 demod reset i2c bus 0 */
819 /* GPIO-2 xc5000 tuner reset i2c bus 1 */
820 /* GPIO-3 s5h1409 demod reset i2c bus 0 */
821
822 /* Put the parts into reset and back */
823 cx_set(GP0_IO, 0x000f0000);
824 mdelay(20);
825 cx_clear(GP0_IO, 0x0000000f);
826 mdelay(20);
827 cx_set(GP0_IO, 0x000f000f);
828 break;
Steven Tothaef2d182008-08-04 21:39:53 -0300829 case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
830 /* GPIO-0 portb xc3028 reset */
831 /* GPIO-1 portb zl10353 reset */
832 /* GPIO-2 portc xc3028 reset */
833 /* GPIO-3 portc zl10353 reset */
834
835 /* Put the parts into reset and back */
836 cx_set(GP0_IO, 0x000f0000);
837 mdelay(20);
838 cx_clear(GP0_IO, 0x0000000f);
839 mdelay(20);
840 cx_set(GP0_IO, 0x000f000f);
841 break;
Steven Toth4c56b042008-08-12 13:30:03 -0300842 case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
Igor M. Liplianin9bb1b7e2008-11-23 14:11:16 -0300843 case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
Vladimir Geroy34e383d2009-09-18 18:55:47 -0300844 case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
Kusanagi Kouichi0b32d652010-01-22 04:55:28 -0300845 case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
Steven Toth4c56b042008-08-12 13:30:03 -0300846 /* GPIO-2 xc3028 tuner reset */
847
848 /* The following GPIO's are on the internal AVCore (cx25840) */
849 /* GPIO-? zl10353 demod reset */
850
851 /* Put the parts into reset and back */
852 cx_set(GP0_IO, 0x00040000);
853 mdelay(20);
854 cx_clear(GP0_IO, 0x00000004);
855 mdelay(20);
856 cx_set(GP0_IO, 0x00040004);
857 break;
Igor M. Liplianin96318d02009-01-17 12:11:20 -0300858 case CX23885_BOARD_TBS_6920:
859 cx_write(MC417_CTL, 0x00000036);
860 cx_write(MC417_OEN, 0x00001000);
Igor M. Liplianin09ea33e2009-11-24 20:16:04 -0300861 cx_set(MC417_RWD, 0x00000002);
862 mdelay(200);
863 cx_clear(MC417_RWD, 0x00000800);
864 mdelay(200);
865 cx_set(MC417_RWD, 0x00000800);
866 mdelay(200);
Igor M. Liplianin96318d02009-01-17 12:11:20 -0300867 break;
Igor M. Liplianin5a23b072009-03-03 12:06:09 -0300868 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
869 /* GPIO-0 INTA from CiMax1
870 GPIO-1 INTB from CiMax2
871 GPIO-2 reset chips
872 GPIO-3 to GPIO-10 data/addr for CA
873 GPIO-11 ~CS0 to CiMax1
874 GPIO-12 ~CS1 to CiMax2
875 GPIO-13 ADL0 load LSB addr
876 GPIO-14 ADL1 load MSB addr
877 GPIO-15 ~RDY from CiMax
878 GPIO-17 ~RD to CiMax
879 GPIO-18 ~WR to CiMax
880 */
881 cx_set(GP0_IO, 0x00040000); /* GPIO as out */
882 /* GPIO1 and GPIO2 as INTA and INTB from CiMaxes, reset low */
883 cx_clear(GP0_IO, 0x00030004);
884 mdelay(100);/* reset delay */
885 cx_set(GP0_IO, 0x00040004); /* GPIO as out, reset high */
886 cx_write(MC417_CTL, 0x00000037);/* enable GPIO3-18 pins */
887 /* GPIO-15 IN as ~ACK, rest as OUT */
888 cx_write(MC417_OEN, 0x00001000);
889 /* ~RD, ~WR high; ADL0, ADL1 low; ~CS0, ~CS1 high */
890 cx_write(MC417_RWD, 0x0000c300);
891 /* enable irq */
892 cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/
893 break;
Steven Toth2074dff2009-05-02 11:39:46 -0300894 case CX23885_BOARD_HAUPPAUGE_HVR1270:
Michael Krufkyd099bec2009-05-08 22:39:24 -0300895 case CX23885_BOARD_HAUPPAUGE_HVR1275:
Michael Krufky19bc5792009-05-08 16:05:29 -0300896 case CX23885_BOARD_HAUPPAUGE_HVR1255:
Michael Krufky6b926ec2009-05-12 17:32:17 -0300897 case CX23885_BOARD_HAUPPAUGE_HVR1210:
Michael Krufkyd099bec2009-05-08 22:39:24 -0300898 /* GPIO-5 RF Control: 0 = RF1 Terrestrial, 1 = RF2 Cable */
Michael Krufky6b926ec2009-05-12 17:32:17 -0300899 /* GPIO-6 I2C Gate which can isolate the demod from the bus */
900 /* GPIO-9 Demod reset */
Steven Toth2074dff2009-05-02 11:39:46 -0300901
902 /* Put the parts into reset and back */
Michael Krufkyd099bec2009-05-08 22:39:24 -0300903 cx23885_gpio_enable(dev, GPIO_9 | GPIO_6 | GPIO_5, 1);
904 cx23885_gpio_set(dev, GPIO_9 | GPIO_6 | GPIO_5);
Steven Toth2074dff2009-05-02 11:39:46 -0300905 cx23885_gpio_clear(dev, GPIO_9);
906 mdelay(20);
907 cx23885_gpio_set(dev, GPIO_9);
908 break;
David Wong493b7122009-05-18 05:25:49 -0300909 case CX23885_BOARD_MYGICA_X8506:
David Wong2365b2d2009-06-17 01:38:12 -0300910 case CX23885_BOARD_MAGICPRO_PROHDTVE2:
David T.L. Wong8e069bb2009-10-21 12:29:11 -0300911 /* GPIO-0 (0)Analog / (1)Digital TV */
David Wong493b7122009-05-18 05:25:49 -0300912 /* GPIO-1 reset XC5000 */
David Wong2365b2d2009-06-17 01:38:12 -0300913 /* GPIO-2 reset LGS8GL5 / LGS8G75 */
David T.L. Wong8e069bb2009-10-21 12:29:11 -0300914 cx23885_gpio_enable(dev, GPIO_0 | GPIO_1 | GPIO_2, 1);
915 cx23885_gpio_clear(dev, GPIO_1 | GPIO_2);
David Wong493b7122009-05-18 05:25:49 -0300916 mdelay(100);
David T.L. Wong8e069bb2009-10-21 12:29:11 -0300917 cx23885_gpio_set(dev, GPIO_0 | GPIO_1 | GPIO_2);
David Wong493b7122009-05-18 05:25:49 -0300918 mdelay(100);
919 break;
David T. L. Wongea5697f2009-10-26 08:54:04 -0300920 case CX23885_BOARD_MYGICA_X8558PRO:
921 /* GPIO-0 reset first ATBM8830 */
922 /* GPIO-1 reset second ATBM8830 */
923 cx23885_gpio_enable(dev, GPIO_0 | GPIO_1, 1);
924 cx23885_gpio_clear(dev, GPIO_0 | GPIO_1);
925 mdelay(100);
926 cx23885_gpio_set(dev, GPIO_0 | GPIO_1);
927 mdelay(100);
928 break;
Steven Toth136973802009-07-20 15:37:25 -0300929 case CX23885_BOARD_HAUPPAUGE_HVR1850:
Michael Krufkyaee0b242009-11-11 01:52:45 -0300930 case CX23885_BOARD_HAUPPAUGE_HVR1290:
Steven Toth136973802009-07-20 15:37:25 -0300931 /* GPIO-0 656_CLK */
932 /* GPIO-1 656_D0 */
933 /* GPIO-2 Wake# */
934 /* GPIO-3-10 cx23417 data0-7 */
935 /* GPIO-11-14 cx23417 addr0-3 */
936 /* GPIO-15-18 cx23417 READY, CS, RD, WR */
937 /* GPIO-19 IR_RX */
938 /* GPIO-20 C_IR_TX */
939 /* GPIO-21 I2S DAT */
940 /* GPIO-22 I2S WCLK */
941 /* GPIO-23 I2S BCLK */
942 /* ALT GPIO: EXP GPIO LATCH */
943
944 /* CX23417 GPIO's */
945 /* GPIO-14 S5H1411/CX24228 Reset */
946 /* GPIO-13 EEPROM write protect */
947 mc417_gpio_enable(dev, GPIO_14 | GPIO_13, 1);
948
949 /* Put the demod into reset and protect the eeprom */
950 mc417_gpio_clear(dev, GPIO_14 | GPIO_13);
951 mdelay(100);
952
953 /* Bring the demod out of reset */
954 mc417_gpio_set(dev, GPIO_14);
955 mdelay(100);
956
957 /* CX24228 GPIO */
958 /* Connected to IF / Mux */
959 break;
Steven Totha6a3f142007-09-08 21:31:56 -0300960 }
961}
962
963int cx23885_ir_init(struct cx23885_dev *dev)
964{
Andy Walls98d109f2010-07-19 00:41:41 -0300965 static struct v4l2_subdev_io_pin_config ir_rxtx_pin_cfg[] = {
Andy Walls81f287d2010-07-18 20:26:37 -0300966 {
967 .flags = V4L2_SUBDEV_IO_PIN_INPUT,
968 .pin = CX23885_PIN_IR_RX_GPIO19,
969 .function = CX23885_PAD_IR_RX,
970 .value = 0,
971 .strength = CX25840_PIN_DRIVE_MEDIUM,
972 }, {
973 .flags = V4L2_SUBDEV_IO_PIN_OUTPUT,
974 .pin = CX23885_PIN_IR_TX_GPIO20,
975 .function = CX23885_PAD_IR_TX,
976 .value = 0,
977 .strength = CX25840_PIN_DRIVE_MEDIUM,
978 }
979 };
Andy Walls98d109f2010-07-19 00:41:41 -0300980 const size_t ir_rxtx_pin_cfg_count = ARRAY_SIZE(ir_rxtx_pin_cfg);
981
982 static struct v4l2_subdev_io_pin_config ir_rx_pin_cfg[] = {
983 {
984 .flags = V4L2_SUBDEV_IO_PIN_INPUT,
985 .pin = CX23885_PIN_IR_RX_GPIO19,
986 .function = CX23885_PAD_IR_RX,
987 .value = 0,
988 .strength = CX25840_PIN_DRIVE_MEDIUM,
989 }
990 };
991 const size_t ir_rx_pin_cfg_count = ARRAY_SIZE(ir_rx_pin_cfg);
Andy Walls81f287d2010-07-18 20:26:37 -0300992
993 struct v4l2_subdev_ir_parameters params;
Andy Walls29f8a0a2009-09-26 23:17:30 -0300994 int ret = 0;
Steven Totha6a3f142007-09-08 21:31:56 -0300995 switch (dev->board) {
Michael Krufky07b4a832007-12-18 01:09:11 -0300996 case CX23885_BOARD_HAUPPAUGE_HVR1500:
Steven Tothd1987d52007-12-18 01:57:06 -0300997 case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
Steven Totha6a3f142007-09-08 21:31:56 -0300998 case CX23885_BOARD_HAUPPAUGE_HVR1800:
Steven Tothb3ea0162008-04-19 01:14:19 -0300999 case CX23885_BOARD_HAUPPAUGE_HVR1200:
Steven Toth66762372008-04-22 15:38:26 -03001000 case CX23885_BOARD_HAUPPAUGE_HVR1400:
Steven Toth2074dff2009-05-02 11:39:46 -03001001 case CX23885_BOARD_HAUPPAUGE_HVR1270:
Michael Krufkyd099bec2009-05-08 22:39:24 -03001002 case CX23885_BOARD_HAUPPAUGE_HVR1275:
Michael Krufky19bc5792009-05-08 16:05:29 -03001003 case CX23885_BOARD_HAUPPAUGE_HVR1255:
Michael Krufky6b926ec2009-05-12 17:32:17 -03001004 case CX23885_BOARD_HAUPPAUGE_HVR1210:
Steven Totha6a3f142007-09-08 21:31:56 -03001005 /* FIXME: Implement me */
1006 break;
Andy Walls29f8a0a2009-09-26 23:17:30 -03001007 case CX23885_BOARD_HAUPPAUGE_HVR1850:
Michael Krufky7fec6fe2009-11-11 15:46:09 -03001008 case CX23885_BOARD_HAUPPAUGE_HVR1290:
Andy Walls29f8a0a2009-09-26 23:17:30 -03001009 ret = cx23888_ir_probe(dev);
1010 if (ret)
1011 break;
1012 dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_888_IR);
Andy Walls81f287d2010-07-18 20:26:37 -03001013 v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
Andy Walls98d109f2010-07-19 00:41:41 -03001014 ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
Andy Walls81f287d2010-07-18 20:26:37 -03001015 /*
1016 * For these boards we need to invert the Tx output via the
1017 * IR controller to have the LED off while idle
1018 */
1019 v4l2_subdev_call(dev->sd_ir, ir, tx_g_parameters, &params);
1020 params.enable = false;
1021 params.shutdown = false;
1022 params.invert_level = true;
1023 v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
1024 params.shutdown = true;
1025 v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
Andy Walls29f8a0a2009-09-26 23:17:30 -03001026 break;
Andy Walls98d109f2010-07-19 00:41:41 -03001027 case CX23885_BOARD_TEVII_S470:
1028 dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
1029 if (dev->sd_ir == NULL) {
1030 ret = -ENODEV;
1031 break;
1032 }
1033 v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
1034 ir_rx_pin_cfg_count, ir_rx_pin_cfg);
Andy Walls98d109f2010-07-19 00:41:41 -03001035 break;
1036 case CX23885_BOARD_HAUPPAUGE_HVR1250:
1037 dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
1038 if (dev->sd_ir == NULL) {
1039 ret = -ENODEV;
1040 break;
1041 }
1042 v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
1043 ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
Andy Walls98d109f2010-07-19 00:41:41 -03001044 break;
Steven Toth12886872008-08-04 21:41:06 -03001045 case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
1046 request_module("ir-kbd-i2c");
1047 break;
Steven Totha6a3f142007-09-08 21:31:56 -03001048 }
1049
Andy Walls29f8a0a2009-09-26 23:17:30 -03001050 return ret;
Steven Totha6a3f142007-09-08 21:31:56 -03001051}
1052
Andy Wallsf59ad612009-09-27 19:51:50 -03001053void cx23885_ir_fini(struct cx23885_dev *dev)
1054{
1055 switch (dev->board) {
1056 case CX23885_BOARD_HAUPPAUGE_HVR1850:
Michael Krufky7fec6fe2009-11-11 15:46:09 -03001057 case CX23885_BOARD_HAUPPAUGE_HVR1290:
Andy Wallsdbe83a32010-07-19 01:19:43 -03001058 cx23885_irq_remove(dev, PCI_MSK_IR);
Andy Wallsf59ad612009-09-27 19:51:50 -03001059 cx23888_ir_remove(dev);
1060 dev->sd_ir = NULL;
1061 break;
Andy Walls98d109f2010-07-19 00:41:41 -03001062 case CX23885_BOARD_TEVII_S470:
1063 case CX23885_BOARD_HAUPPAUGE_HVR1250:
Andy Wallsdbe83a32010-07-19 01:19:43 -03001064 cx23885_irq_remove(dev, PCI_MSK_AV_CORE);
Andy Walls98d109f2010-07-19 00:41:41 -03001065 /* sd_ir is a duplicate pointer to the AV Core, just clear it */
1066 dev->sd_ir = NULL;
1067 break;
Andy Wallsf59ad612009-09-27 19:51:50 -03001068 }
1069}
1070
1071void cx23885_ir_pci_int_enable(struct cx23885_dev *dev)
1072{
1073 switch (dev->board) {
1074 case CX23885_BOARD_HAUPPAUGE_HVR1850:
Michael Krufky7fec6fe2009-11-11 15:46:09 -03001075 case CX23885_BOARD_HAUPPAUGE_HVR1290:
Andy Wallsdbe83a32010-07-19 01:19:43 -03001076 if (dev->sd_ir)
1077 cx23885_irq_add_enable(dev, PCI_MSK_IR);
Andy Wallsf59ad612009-09-27 19:51:50 -03001078 break;
Andy Walls98d109f2010-07-19 00:41:41 -03001079 case CX23885_BOARD_TEVII_S470:
1080 case CX23885_BOARD_HAUPPAUGE_HVR1250:
Andy Wallsdbe83a32010-07-19 01:19:43 -03001081 if (dev->sd_ir)
1082 cx23885_irq_add_enable(dev, PCI_MSK_AV_CORE);
Andy Walls98d109f2010-07-19 00:41:41 -03001083 break;
Andy Wallsf59ad612009-09-27 19:51:50 -03001084 }
1085}
1086
Steven Tothd19770e2007-03-11 20:44:05 -03001087void cx23885_card_setup(struct cx23885_dev *dev)
1088{
Steven Totha6a3f142007-09-08 21:31:56 -03001089 struct cx23885_tsport *ts1 = &dev->ts1;
1090 struct cx23885_tsport *ts2 = &dev->ts2;
1091
Steven Tothd19770e2007-03-11 20:44:05 -03001092 static u8 eeprom[256];
1093
1094 if (dev->i2c_bus[0].i2c_rc == 0) {
1095 dev->i2c_bus[0].i2c_client.addr = 0xa0 >> 1;
Michael Krufky44a64812007-03-20 23:00:18 -03001096 tveeprom_read(&dev->i2c_bus[0].i2c_client,
1097 eeprom, sizeof(eeprom));
Steven Tothd19770e2007-03-11 20:44:05 -03001098 }
1099
1100 switch (dev->board) {
Steven Totha77743b2007-08-22 21:01:20 -03001101 case CX23885_BOARD_HAUPPAUGE_HVR1250:
Andy Wallsebbeb462010-07-18 17:35:00 -03001102 if (dev->i2c_bus[0].i2c_rc == 0) {
1103 if (eeprom[0x80] != 0x84)
1104 hauppauge_eeprom(dev, eeprom+0xc0);
1105 else
1106 hauppauge_eeprom(dev, eeprom+0x80);
1107 }
1108 break;
Michael Krufky07b4a832007-12-18 01:09:11 -03001109 case CX23885_BOARD_HAUPPAUGE_HVR1500:
Steven Tothd1987d52007-12-18 01:57:06 -03001110 case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
Steven Toth66762372008-04-22 15:38:26 -03001111 case CX23885_BOARD_HAUPPAUGE_HVR1400:
Steven Tothc88133e2008-03-29 17:36:09 -03001112 if (dev->i2c_bus[0].i2c_rc == 0)
1113 hauppauge_eeprom(dev, eeprom+0x80);
1114 break;
Steven Tothd19770e2007-03-11 20:44:05 -03001115 case CX23885_BOARD_HAUPPAUGE_HVR1800:
1116 case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
Steven Tothb3ea0162008-04-19 01:14:19 -03001117 case CX23885_BOARD_HAUPPAUGE_HVR1200:
Steven Totha780a312008-04-19 01:25:52 -03001118 case CX23885_BOARD_HAUPPAUGE_HVR1700:
Steven Toth2074dff2009-05-02 11:39:46 -03001119 case CX23885_BOARD_HAUPPAUGE_HVR1270:
Michael Krufkyd099bec2009-05-08 22:39:24 -03001120 case CX23885_BOARD_HAUPPAUGE_HVR1275:
Michael Krufky19bc5792009-05-08 16:05:29 -03001121 case CX23885_BOARD_HAUPPAUGE_HVR1255:
Michael Krufky6b926ec2009-05-12 17:32:17 -03001122 case CX23885_BOARD_HAUPPAUGE_HVR1210:
Steven Toth136973802009-07-20 15:37:25 -03001123 case CX23885_BOARD_HAUPPAUGE_HVR1850:
Michael Krufkyaee0b242009-11-11 01:52:45 -03001124 case CX23885_BOARD_HAUPPAUGE_HVR1290:
Steven Tothd19770e2007-03-11 20:44:05 -03001125 if (dev->i2c_bus[0].i2c_rc == 0)
Steven Tothc88133e2008-03-29 17:36:09 -03001126 hauppauge_eeprom(dev, eeprom+0xc0);
Steven Tothd19770e2007-03-11 20:44:05 -03001127 break;
1128 }
Steven Totha6a3f142007-09-08 21:31:56 -03001129
1130 switch (dev->board) {
Michael Krufky335377b2008-05-07 01:43:10 -03001131 case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
Steven Tothaef2d182008-08-04 21:39:53 -03001132 case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
Michael Krufky335377b2008-05-07 01:43:10 -03001133 ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
1134 ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1135 ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1136 /* break omitted intentionally */
Steven Totha6a3f142007-09-08 21:31:56 -03001137 case CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP:
1138 ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
1139 ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1140 ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1141 break;
Steven Totha589b662008-01-13 23:44:47 -03001142 case CX23885_BOARD_HAUPPAUGE_HVR1800:
1143 /* Defaults for VID B - Analog encoder */
1144 /* DREQ_POL, SMODE, PUNC_CLK, MCLK_POL Serial bus + punc clk */
1145 ts1->gen_ctrl_val = 0x10e;
1146 ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1147 ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1148
1149 /* APB_TSVALERR_POL (active low)*/
1150 ts1->vld_misc_val = 0x2000;
1151 ts1->hw_sop_ctrl_val = (0x47 << 16 | 188 << 4 | 0xc);
1152
1153 /* Defaults for VID C */
1154 ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
1155 ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1156 ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1157 break;
Igor M. Liplianin96318d02009-01-17 12:11:20 -03001158 case CX23885_BOARD_TBS_6920:
Igor M. Liplianin09ea33e2009-11-24 20:16:04 -03001159 ts1->gen_ctrl_val = 0x4; /* Parallel */
1160 ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1161 ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1162 break;
1163 case CX23885_BOARD_TEVII_S470:
Igor M. Liplianinc9b8b042009-01-17 12:23:31 -03001164 case CX23885_BOARD_DVBWORLD_2005:
Igor M. Liplianin96318d02009-01-17 12:11:20 -03001165 ts1->gen_ctrl_val = 0x5; /* Parallel */
1166 ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1167 ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1168 break;
Igor M. Liplianin5a23b072009-03-03 12:06:09 -03001169 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
1170 ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
1171 ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1172 ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1173 ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
1174 ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1175 ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1176 break;
David Wong493b7122009-05-18 05:25:49 -03001177 case CX23885_BOARD_MYGICA_X8506:
David Wong2365b2d2009-06-17 01:38:12 -03001178 case CX23885_BOARD_MAGICPRO_PROHDTVE2:
David Wong493b7122009-05-18 05:25:49 -03001179 ts1->gen_ctrl_val = 0x5; /* Parallel */
1180 ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1181 ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1182 break;
David T. L. Wongea5697f2009-10-26 08:54:04 -03001183 case CX23885_BOARD_MYGICA_X8558PRO:
1184 ts1->gen_ctrl_val = 0x5; /* Parallel */
1185 ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1186 ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1187 ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
1188 ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1189 ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1190 break;
Steven Totha6a3f142007-09-08 21:31:56 -03001191 case CX23885_BOARD_HAUPPAUGE_HVR1250:
Michael Krufky07b4a832007-12-18 01:09:11 -03001192 case CX23885_BOARD_HAUPPAUGE_HVR1500:
Steven Tothd1987d52007-12-18 01:57:06 -03001193 case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
Steven Totha6a3f142007-09-08 21:31:56 -03001194 case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
Steven Tothb3ea0162008-04-19 01:14:19 -03001195 case CX23885_BOARD_HAUPPAUGE_HVR1200:
Steven Totha780a312008-04-19 01:25:52 -03001196 case CX23885_BOARD_HAUPPAUGE_HVR1700:
Steven Toth66762372008-04-22 15:38:26 -03001197 case CX23885_BOARD_HAUPPAUGE_HVR1400:
Steven Toth4c56b042008-08-12 13:30:03 -03001198 case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
Igor M. Liplianin9bb1b7e2008-11-23 14:11:16 -03001199 case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
Steven Toth2074dff2009-05-02 11:39:46 -03001200 case CX23885_BOARD_HAUPPAUGE_HVR1270:
Michael Krufkyd099bec2009-05-08 22:39:24 -03001201 case CX23885_BOARD_HAUPPAUGE_HVR1275:
Michael Krufky19bc5792009-05-08 16:05:29 -03001202 case CX23885_BOARD_HAUPPAUGE_HVR1255:
Michael Krufky6b926ec2009-05-12 17:32:17 -03001203 case CX23885_BOARD_HAUPPAUGE_HVR1210:
Steven Toth136973802009-07-20 15:37:25 -03001204 case CX23885_BOARD_HAUPPAUGE_HVR1850:
Vladimir Geroy34e383d2009-09-18 18:55:47 -03001205 case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
Michael Krufkyaee0b242009-11-11 01:52:45 -03001206 case CX23885_BOARD_HAUPPAUGE_HVR1290:
Steven Totha6a3f142007-09-08 21:31:56 -03001207 default:
1208 ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
1209 ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
1210 ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
1211 }
1212
Steven Tothce89cfb2008-04-19 01:36:06 -03001213 /* Certain boards support analog, or require the avcore to be
1214 * loaded, ensure this happens.
1215 */
1216 switch (dev->board) {
1217 case CX23885_BOARD_HAUPPAUGE_HVR1800:
1218 case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
1219 case CX23885_BOARD_HAUPPAUGE_HVR1700:
Steven Toth4c56b042008-08-12 13:30:03 -03001220 case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
Igor M. Liplianin9bb1b7e2008-11-23 14:11:16 -03001221 case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
Igor M. Liplianin5a23b072009-03-03 12:06:09 -03001222 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
Vladimir Geroy34e383d2009-09-18 18:55:47 -03001223 case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
Andy Wallsc6b70532009-09-27 00:14:33 -03001224 case CX23885_BOARD_HAUPPAUGE_HVR1850:
David T.L. Wongbc1548a2009-10-21 11:09:28 -03001225 case CX23885_BOARD_MYGICA_X8506:
1226 case CX23885_BOARD_MAGICPRO_PROHDTVE2:
Michael Krufkyaee0b242009-11-11 01:52:45 -03001227 case CX23885_BOARD_HAUPPAUGE_HVR1290:
Kusanagi Kouichi0b32d652010-01-22 04:55:28 -03001228 case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
Andy Walls98d109f2010-07-19 00:41:41 -03001229 case CX23885_BOARD_TEVII_S470:
1230 case CX23885_BOARD_HAUPPAUGE_HVR1250:
Hans Verkuile6574f22009-04-01 03:57:53 -03001231 dev->sd_cx25840 = v4l2_i2c_new_subdev(&dev->v4l2_dev,
1232 &dev->i2c_bus[2].i2c_adap,
Hans Verkuil53dacb12009-08-10 02:49:08 -03001233 "cx25840", "cx25840", 0x88 >> 1, NULL);
Andy Wallsd6b18502010-07-18 23:26:29 -03001234 if (dev->sd_cx25840) {
1235 dev->sd_cx25840->grp_id = CX23885_HW_AV_CORE;
1236 v4l2_subdev_call(dev->sd_cx25840, core, load_fw);
1237 }
Steven Tothce89cfb2008-04-19 01:36:06 -03001238 break;
1239 }
Igor M. Liplianin5a23b072009-03-03 12:06:09 -03001240
1241 /* AUX-PLL 27MHz CLK */
1242 switch (dev->board) {
1243 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
1244 netup_initialize(dev);
1245 break;
1246 }
Steven Tothd19770e2007-03-11 20:44:05 -03001247}
1248
1249/* ------------------------------------------------------------------ */