blob: 64ce3fcf2ec4d217486415776e6f35e590bcb7a8 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
Felipe Balbia72e6582011-09-05 13:37:28 +030039#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030040#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/interrupt.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
Felipe Balbi99624442011-09-01 22:26:25 +030045#include <linux/platform_data/dwc3-omap.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030046#include <linux/dma-mapping.h>
47#include <linux/ioport.h>
48#include <linux/io.h>
49
50#include "io.h"
51
52/*
53 * All these registers belong to OMAP's Wrapper around the
54 * DesignWare USB3 Core.
55 */
56
57#define USBOTGSS_REVISION 0x0000
58#define USBOTGSS_SYSCONFIG 0x0010
59#define USBOTGSS_IRQ_EOI 0x0020
60#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
61#define USBOTGSS_IRQSTATUS_0 0x0028
62#define USBOTGSS_IRQENABLE_SET_0 0x002c
63#define USBOTGSS_IRQENABLE_CLR_0 0x0030
64#define USBOTGSS_IRQSTATUS_RAW_1 0x0034
65#define USBOTGSS_IRQSTATUS_1 0x0038
66#define USBOTGSS_IRQENABLE_SET_1 0x003c
67#define USBOTGSS_IRQENABLE_CLR_1 0x0040
68#define USBOTGSS_UTMI_OTG_CTRL 0x0080
69#define USBOTGSS_UTMI_OTG_STATUS 0x0084
70#define USBOTGSS_MMRAM_OFFSET 0x0100
71#define USBOTGSS_FLADJ 0x0104
72#define USBOTGSS_DEBUG_CFG 0x0108
73#define USBOTGSS_DEBUG_DATA 0x010c
74
75/* SYSCONFIG REGISTER */
76#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
77#define USBOTGSS_SYSCONFIG_STANDBYMODE(x) ((x) << 4)
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +030078
79#define USBOTGSS_STANDBYMODE_FORCE_STANDBY 0
80#define USBOTGSS_STANDBYMODE_NO_STANDBY 1
81#define USBOTGSS_STANDBYMODE_SMART_STANDBY 2
82#define USBOTGSS_STANDBYMODE_SMART_WAKEUP 3
83
84#define USBOTGSS_STANDBYMODE_MASK (0x03 << 4)
85
Felipe Balbi72246da2011-08-19 18:10:58 +030086#define USBOTGSS_SYSCONFIG_IDLEMODE(x) ((x) << 2)
87
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +030088#define USBOTGSS_IDLEMODE_FORCE_IDLE 0
89#define USBOTGSS_IDLEMODE_NO_IDLE 1
90#define USBOTGSS_IDLEMODE_SMART_IDLE 2
91#define USBOTGSS_IDLEMODE_SMART_WAKEUP 3
92
93#define USBOTGSS_IDLEMODE_MASK (0x03 << 2)
94
Felipe Balbi72246da2011-08-19 18:10:58 +030095/* IRQ_EOI REGISTER */
96#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
97
98/* IRQS0 BITS */
99#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
100
101/* IRQ1 BITS */
102#define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
103#define USBOTGSS_IRQ1_OEVT (1 << 16)
104#define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
105#define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
106#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
107#define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
108#define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
109#define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
110#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
111#define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
112
113/* UTMI_OTG_CTRL REGISTER */
114#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
115#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
116#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
117#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
118
119/* UTMI_OTG_STATUS REGISTER */
120#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
121#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
122#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
123#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
124#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
125#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
126#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
127
128struct dwc3_omap {
129 /* device lock */
130 spinlock_t lock;
131
132 struct platform_device *dwc3;
133 struct device *dev;
134
135 int irq;
136 void __iomem *base;
137
138 void *context;
139 u32 resource_size;
140
141 u32 dma_status:1;
142};
143
Felipe Balbi72246da2011-08-19 18:10:58 +0300144static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
145{
146 struct dwc3_omap *omap = _omap;
147 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300148
149 spin_lock(&omap->lock);
150
151 reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300152
153 if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300154 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300155 omap->dma_status = false;
156 }
157
158 if (reg & USBOTGSS_IRQ1_OEVT)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300159 dev_dbg(omap->dev, "OTG Event\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
Felipe Balbi42077b02011-09-06 12:00:39 +0300161 if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300162 dev_dbg(omap->dev, "DRVVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300163
Felipe Balbi42077b02011-09-06 12:00:39 +0300164 if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300165 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300166
Felipe Balbi42077b02011-09-06 12:00:39 +0300167 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300168 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300169
Felipe Balbi42077b02011-09-06 12:00:39 +0300170 if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300171 dev_dbg(omap->dev, "IDPULLUP Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300172
Felipe Balbi42077b02011-09-06 12:00:39 +0300173 if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300174 dev_dbg(omap->dev, "DRVVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300175
Felipe Balbi42077b02011-09-06 12:00:39 +0300176 if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300177 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbi42077b02011-09-06 12:00:39 +0300179 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300180 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
Felipe Balbi42077b02011-09-06 12:00:39 +0300182 if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300183 dev_dbg(omap->dev, "IDPULLUP Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300184
Felipe Balbi42077b02011-09-06 12:00:39 +0300185 dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
186
187 reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_0);
188 dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300189
190 spin_unlock(&omap->lock);
191
192 return IRQ_HANDLED;
193}
194
195static int __devinit dwc3_omap_probe(struct platform_device *pdev)
196{
Felipe Balbi99624442011-09-01 22:26:25 +0300197 struct dwc3_omap_data *pdata = pdev->dev.platform_data;
Felipe Balbi72246da2011-08-19 18:10:58 +0300198 struct platform_device *dwc3;
199 struct dwc3_omap *omap;
200 struct resource *res;
201
202 int ret = -ENOMEM;
203 int irq;
204
205 u32 reg;
206
207 void __iomem *base;
208 void *context;
209
210 omap = kzalloc(sizeof(*omap), GFP_KERNEL);
211 if (!omap) {
212 dev_err(&pdev->dev, "not enough memory\n");
213 goto err0;
214 }
215
216 platform_set_drvdata(pdev, omap);
217
218 irq = platform_get_irq(pdev, 1);
219 if (irq < 0) {
220 dev_err(&pdev->dev, "missing IRQ resource\n");
221 ret = -EINVAL;
222 goto err1;
223 }
224
225 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
226 if (!res) {
227 dev_err(&pdev->dev, "missing memory base resource\n");
228 ret = -EINVAL;
229 goto err1;
230 }
231
232 base = ioremap_nocache(res->start, resource_size(res));
233 if (!base) {
234 dev_err(&pdev->dev, "ioremap failed\n");
235 goto err1;
236 }
237
238 dwc3 = platform_device_alloc("dwc3-omap", -1);
239 if (!dwc3) {
240 dev_err(&pdev->dev, "couldn't allocate dwc3 device\n");
241 goto err2;
242 }
243
244 context = kzalloc(resource_size(res), GFP_KERNEL);
245 if (!context) {
246 dev_err(&pdev->dev, "couldn't allocate dwc3 context memory\n");
247 goto err3;
248 }
249
250 spin_lock_init(&omap->lock);
251 dma_set_coherent_mask(&dwc3->dev, pdev->dev.coherent_dma_mask);
252
253 dwc3->dev.parent = &pdev->dev;
254 dwc3->dev.dma_mask = pdev->dev.dma_mask;
255 dwc3->dev.dma_parms = pdev->dev.dma_parms;
256 omap->resource_size = resource_size(res);
257 omap->context = context;
258 omap->dev = &pdev->dev;
259 omap->irq = irq;
260 omap->base = base;
261 omap->dwc3 = dwc3;
262
Felipe Balbi99624442011-09-01 22:26:25 +0300263 reg = dwc3_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
264
265 if (!pdata) {
266 dev_dbg(&pdev->dev, "missing platform data\n");
267 } else {
268 switch (pdata->utmi_mode) {
269 case DWC3_OMAP_UTMI_MODE_SW:
270 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
271 break;
272 case DWC3_OMAP_UTMI_MODE_HW:
273 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
274 break;
275 default:
276 dev_dbg(&pdev->dev, "UNKNOWN utmi mode %d\n",
277 pdata->utmi_mode);
278 }
279 }
280
281 dwc3_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
282
Felipe Balbi72246da2011-08-19 18:10:58 +0300283 /* check the DMA Status */
284 reg = dwc3_readl(omap->base, USBOTGSS_SYSCONFIG);
285 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
286
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +0300287 /* Set No-Idle and No-Standby */
288 reg &= ~(USBOTGSS_STANDBYMODE_MASK
289 | USBOTGSS_IDLEMODE_MASK);
290
291 reg |= (USBOTGSS_SYSCONFIG_STANDBYMODE(USBOTGSS_STANDBYMODE_NO_STANDBY)
292 | USBOTGSS_SYSCONFIG_IDLEMODE(USBOTGSS_IDLEMODE_NO_IDLE));
293
294 dwc3_writel(omap->base, USBOTGSS_SYSCONFIG, reg);
295
Felipe Balbi72246da2011-08-19 18:10:58 +0300296 ret = request_irq(omap->irq, dwc3_omap_interrupt, 0,
Felipe Balbidd17a6b2011-09-06 10:57:41 +0300297 "dwc3-omap", omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300298 if (ret) {
299 dev_err(&pdev->dev, "failed to request IRQ #%d --> %d\n",
300 omap->irq, ret);
301 goto err4;
302 }
303
304 /* enable all IRQs */
Felipe Balbidf01c612011-09-01 18:22:01 +0300305 reg = USBOTGSS_IRQO_COREIRQ_ST;
306 dwc3_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300307
Felipe Balbi324e5482011-09-01 14:52:52 +0300308 reg = (USBOTGSS_IRQ1_OEVT |
Felipe Balbi72246da2011-08-19 18:10:58 +0300309 USBOTGSS_IRQ1_DRVVBUS_RISE |
310 USBOTGSS_IRQ1_CHRGVBUS_RISE |
311 USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
312 USBOTGSS_IRQ1_IDPULLUP_RISE |
313 USBOTGSS_IRQ1_DRVVBUS_FALL |
314 USBOTGSS_IRQ1_CHRGVBUS_FALL |
315 USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
316 USBOTGSS_IRQ1_IDPULLUP_FALL);
317
318 dwc3_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
319
320 ret = platform_device_add_resources(dwc3, pdev->resource,
321 pdev->num_resources);
322 if (ret) {
323 dev_err(&pdev->dev, "couldn't add resources to dwc3 device\n");
324 goto err5;
325 }
326
327 ret = platform_device_add(dwc3);
328 if (ret) {
329 dev_err(&pdev->dev, "failed to register dwc3 device\n");
330 goto err5;
331 }
332
333 return 0;
334
335err5:
336 free_irq(omap->irq, omap);
337
338err4:
339 kfree(omap->context);
340
341err3:
342 platform_device_put(dwc3);
343
344err2:
345 iounmap(base);
346
347err1:
348 kfree(omap);
349
350err0:
351 return ret;
352}
353
354static int __devexit dwc3_omap_remove(struct platform_device *pdev)
355{
356 struct dwc3_omap *omap = platform_get_drvdata(pdev);
357
358 platform_device_unregister(omap->dwc3);
359
360 free_irq(omap->irq, omap);
361 iounmap(omap->base);
362
363 kfree(omap->context);
364 kfree(omap);
365
366 return 0;
367}
368
369static const struct of_device_id of_dwc3_matach[] = {
370 {
371 "ti,dwc3",
372 },
373 { },
374};
375MODULE_DEVICE_TABLE(of, of_dwc3_matach);
376
377static struct platform_driver dwc3_omap_driver = {
378 .probe = dwc3_omap_probe,
379 .remove = __devexit_p(dwc3_omap_remove),
380 .driver = {
381 .name = "omap-dwc3",
Felipe Balbi72246da2011-08-19 18:10:58 +0300382 .of_match_table = of_dwc3_matach,
383 },
384};
385
386MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
387MODULE_LICENSE("Dual BSD/GPL");
388MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");
389
390static int __devinit dwc3_omap_init(void)
391{
392 return platform_driver_register(&dwc3_omap_driver);
393}
394module_init(dwc3_omap_init);
395
396static void __exit dwc3_omap_exit(void)
397{
398 platform_driver_unregister(&dwc3_omap_driver);
399}
400module_exit(dwc3_omap_exit);