blob: 91434acfe4b883741d2cf201fbedc792497268ff [file] [log] [blame]
Alex Deucherdc50ba72013-06-26 00:33:35 -04001/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24
25#include "drmP.h"
26#include "radeon.h"
27#include "evergreend.h"
28#include "r600_dpm.h"
29#include "cypress_dpm.h"
30#include "atom.h"
31
32#define SMC_RAM_END 0x8000
33
34#define MC_CG_ARB_FREQ_F0 0x0a
35#define MC_CG_ARB_FREQ_F1 0x0b
36#define MC_CG_ARB_FREQ_F2 0x0c
37#define MC_CG_ARB_FREQ_F3 0x0d
38
39#define MC_CG_SEQ_DRAMCONF_S0 0x05
40#define MC_CG_SEQ_DRAMCONF_S1 0x06
41#define MC_CG_SEQ_YCLK_SUSPEND 0x04
42#define MC_CG_SEQ_YCLK_RESUME 0x0a
43
44struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
45struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
46struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
47
48static u8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
49 u32 memory_clock, bool strobe_mode);
50
51static void cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
52 bool enable)
53{
54 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
55 u32 tmp, bif;
56
57 tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
58 if (enable) {
59 if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
60 (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
61 if (!pi->boot_in_gen2) {
62 bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
63 bif |= CG_CLIENT_REQ(0xd);
64 WREG32(CG_BIF_REQ_AND_RSP, bif);
65
66 tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
67 tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
68 tmp |= LC_GEN2_EN_STRAP;
69
70 tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
71 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
72 udelay(10);
73 tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
74 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
75 }
76 }
77 } else {
78 if (!pi->boot_in_gen2) {
79 tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
80 tmp &= ~LC_GEN2_EN_STRAP;
81 }
82 if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
83 (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
84 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
85 }
86}
87
88static void cypress_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
89 bool enable)
90{
91 cypress_enable_bif_dynamic_pcie_gen2(rdev, enable);
92
93 if (enable)
94 WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
95 else
96 WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
97}
98
99#if 0
100static int cypress_enter_ulp_state(struct radeon_device *rdev)
101{
102 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
103
104 if (pi->gfx_clock_gating) {
105 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
106 WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
107 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
108
109 RREG32(GB_ADDR_CONFIG);
110 }
111
112 WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
113 ~HOST_SMC_MSG_MASK);
114
115 udelay(7000);
116
117 return 0;
118}
119#endif
120
121static void cypress_gfx_clock_gating_enable(struct radeon_device *rdev,
122 bool enable)
123{
124 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
125
126 if (enable) {
127 if (eg_pi->light_sleep) {
128 WREG32(GRBM_GFX_INDEX, 0xC0000000);
129
130 WREG32_CG(CG_CGLS_TILE_0, 0xFFFFFFFF);
131 WREG32_CG(CG_CGLS_TILE_1, 0xFFFFFFFF);
132 WREG32_CG(CG_CGLS_TILE_2, 0xFFFFFFFF);
133 WREG32_CG(CG_CGLS_TILE_3, 0xFFFFFFFF);
134 WREG32_CG(CG_CGLS_TILE_4, 0xFFFFFFFF);
135 WREG32_CG(CG_CGLS_TILE_5, 0xFFFFFFFF);
136 WREG32_CG(CG_CGLS_TILE_6, 0xFFFFFFFF);
137 WREG32_CG(CG_CGLS_TILE_7, 0xFFFFFFFF);
138 WREG32_CG(CG_CGLS_TILE_8, 0xFFFFFFFF);
139 WREG32_CG(CG_CGLS_TILE_9, 0xFFFFFFFF);
140 WREG32_CG(CG_CGLS_TILE_10, 0xFFFFFFFF);
141 WREG32_CG(CG_CGLS_TILE_11, 0xFFFFFFFF);
142
143 WREG32_P(SCLK_PWRMGT_CNTL, DYN_LIGHT_SLEEP_EN, ~DYN_LIGHT_SLEEP_EN);
144 }
145 WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
146 } else {
147 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
148 WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
149 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
150 RREG32(GB_ADDR_CONFIG);
151
152 if (eg_pi->light_sleep) {
153 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_LIGHT_SLEEP_EN);
154
155 WREG32(GRBM_GFX_INDEX, 0xC0000000);
156
157 WREG32_CG(CG_CGLS_TILE_0, 0);
158 WREG32_CG(CG_CGLS_TILE_1, 0);
159 WREG32_CG(CG_CGLS_TILE_2, 0);
160 WREG32_CG(CG_CGLS_TILE_3, 0);
161 WREG32_CG(CG_CGLS_TILE_4, 0);
162 WREG32_CG(CG_CGLS_TILE_5, 0);
163 WREG32_CG(CG_CGLS_TILE_6, 0);
164 WREG32_CG(CG_CGLS_TILE_7, 0);
165 WREG32_CG(CG_CGLS_TILE_8, 0);
166 WREG32_CG(CG_CGLS_TILE_9, 0);
167 WREG32_CG(CG_CGLS_TILE_10, 0);
168 WREG32_CG(CG_CGLS_TILE_11, 0);
169 }
170 }
171}
172
173static void cypress_mg_clock_gating_enable(struct radeon_device *rdev,
174 bool enable)
175{
176 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
177 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
178
179 if (enable) {
180 u32 cgts_sm_ctrl_reg;
181
182 if (rdev->family == CHIP_CEDAR)
183 cgts_sm_ctrl_reg = CEDAR_MGCGCGTSSMCTRL_DFLT;
184 else if (rdev->family == CHIP_REDWOOD)
185 cgts_sm_ctrl_reg = REDWOOD_MGCGCGTSSMCTRL_DFLT;
186 else
187 cgts_sm_ctrl_reg = CYPRESS_MGCGCGTSSMCTRL_DFLT;
188
189 WREG32(GRBM_GFX_INDEX, 0xC0000000);
190
191 WREG32_CG(CG_CGTT_LOCAL_0, CYPRESS_MGCGTTLOCAL0_DFLT);
192 WREG32_CG(CG_CGTT_LOCAL_1, CYPRESS_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF);
193 WREG32_CG(CG_CGTT_LOCAL_2, CYPRESS_MGCGTTLOCAL2_DFLT);
194 WREG32_CG(CG_CGTT_LOCAL_3, CYPRESS_MGCGTTLOCAL3_DFLT);
195
196 if (pi->mgcgtssm)
197 WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
198
199 if (eg_pi->mcls) {
200 WREG32_P(MC_CITF_MISC_RD_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
201 WREG32_P(MC_CITF_MISC_WR_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
202 WREG32_P(MC_CITF_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
203 WREG32_P(MC_HUB_MISC_HUB_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
204 WREG32_P(MC_HUB_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
205 WREG32_P(MC_HUB_MISC_SIP_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
206 WREG32_P(MC_XPB_CLK_GAT, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
207 WREG32_P(VM_L2_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
208 }
209 } else {
210 WREG32(GRBM_GFX_INDEX, 0xC0000000);
211
212 WREG32_CG(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
213 WREG32_CG(CG_CGTT_LOCAL_1, 0xFFFFFFFF);
214 WREG32_CG(CG_CGTT_LOCAL_2, 0xFFFFFFFF);
215 WREG32_CG(CG_CGTT_LOCAL_3, 0xFFFFFFFF);
216
217 if (pi->mgcgtssm)
218 WREG32(CGTS_SM_CTRL_REG, 0x81f44bc0);
219 }
220}
221
222void cypress_enable_spread_spectrum(struct radeon_device *rdev,
223 bool enable)
224{
225 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
226
227 if (enable) {
228 if (pi->sclk_ss)
229 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
230
231 if (pi->mclk_ss)
232 WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
233 } else {
234 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
235 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
236 WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
237 WREG32_P(MPLL_CNTL_MODE, 0, ~SS_DSMODE_EN);
238 }
239}
240
241void cypress_start_dpm(struct radeon_device *rdev)
242{
243 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
244}
245
246void cypress_enable_sclk_control(struct radeon_device *rdev,
247 bool enable)
248{
249 if (enable)
250 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
251 else
252 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
253}
254
255void cypress_enable_mclk_control(struct radeon_device *rdev,
256 bool enable)
257{
258 if (enable)
259 WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
260 else
261 WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
262}
263
264int cypress_notify_smc_display_change(struct radeon_device *rdev,
265 bool has_display)
266{
267 PPSMC_Msg msg = has_display ?
268 (PPSMC_Msg)PPSMC_MSG_HasDisplay : (PPSMC_Msg)PPSMC_MSG_NoDisplay;
269
270 if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
271 return -EINVAL;
272
273 return 0;
274}
275
276void cypress_program_response_times(struct radeon_device *rdev)
277{
278 u32 reference_clock;
279 u32 mclk_switch_limit;
280
281 reference_clock = radeon_get_xclk(rdev);
282 mclk_switch_limit = (460 * reference_clock) / 100;
283
284 rv770_write_smc_soft_register(rdev,
285 RV770_SMC_SOFT_REGISTER_mclk_switch_lim,
286 mclk_switch_limit);
287
288 rv770_write_smc_soft_register(rdev,
289 RV770_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
290
291 rv770_write_smc_soft_register(rdev,
292 RV770_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
293
294 rv770_program_response_times(rdev);
295
296 if (ASIC_IS_LOMBOK(rdev))
297 rv770_write_smc_soft_register(rdev,
298 RV770_SMC_SOFT_REGISTER_is_asic_lombok, 1);
299
300}
301
302static int cypress_pcie_performance_request(struct radeon_device *rdev,
303 u8 perf_req, bool advertise)
304{
305 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
306 u32 tmp;
307
308 udelay(10);
309 tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
310 if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) && (tmp & LC_CURRENT_DATA_RATE))
311 return 0;
312
313#if defined(CONFIG_ACPI)
314 if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
315 (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
316 eg_pi->pcie_performance_request_registered = true;
317 return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
318 } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
319 eg_pi->pcie_performance_request_registered) {
320 eg_pi->pcie_performance_request_registered = false;
321 return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
322 }
323#endif
324
325 return 0;
326}
327
328void cypress_advertise_gen2_capability(struct radeon_device *rdev)
329{
330 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
331 u32 tmp;
332
333#if defined(CONFIG_ACPI)
334 radeon_acpi_pcie_notify_device_ready(rdev);
335#endif
336
337 tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
338
339 if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
340 (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
341 pi->pcie_gen2 = true;
342 else
343 pi->pcie_gen2 = false;
344
345 if (!pi->pcie_gen2)
346 cypress_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
347
348}
349
350static u32 cypress_get_maximum_link_speed(struct radeon_ps *radeon_state)
351{
352 struct rv7xx_ps *state = rv770_get_ps(radeon_state);
353
354 if (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
355 return 1;
356 return 0;
357}
358
359void cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev)
360{
361 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
362 struct radeon_ps *radeon_current_state = rdev->pm.dpm.current_ps;
363 u32 pcie_link_speed_target = cypress_get_maximum_link_speed(radeon_new_state);
364 u32 pcie_link_speed_current = cypress_get_maximum_link_speed(radeon_current_state);
365 u8 request;
366
367 if (pcie_link_speed_target < pcie_link_speed_current) {
368 if (pcie_link_speed_target == 0)
369 request = PCIE_PERF_REQ_PECI_GEN1;
370 else if (pcie_link_speed_target == 1)
371 request = PCIE_PERF_REQ_PECI_GEN2;
372 else
373 request = PCIE_PERF_REQ_PECI_GEN3;
374
375 cypress_pcie_performance_request(rdev, request, false);
376 }
377}
378
379void cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev)
380{
381 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
382 struct radeon_ps *radeon_current_state = rdev->pm.dpm.current_ps;
383 u32 pcie_link_speed_target = cypress_get_maximum_link_speed(radeon_new_state);
384 u32 pcie_link_speed_current = cypress_get_maximum_link_speed(radeon_current_state);
385 u8 request;
386
387 if (pcie_link_speed_target > pcie_link_speed_current) {
388 if (pcie_link_speed_target == 0)
389 request = PCIE_PERF_REQ_PECI_GEN1;
390 else if (pcie_link_speed_target == 1)
391 request = PCIE_PERF_REQ_PECI_GEN2;
392 else
393 request = PCIE_PERF_REQ_PECI_GEN3;
394
395 cypress_pcie_performance_request(rdev, request, false);
396 }
397}
398
399static int cypress_populate_voltage_value(struct radeon_device *rdev,
400 struct atom_voltage_table *table,
401 u16 value, RV770_SMC_VOLTAGE_VALUE *voltage)
402{
403 unsigned int i;
404
405 for (i = 0; i < table->count; i++) {
406 if (value <= table->entries[i].value) {
407 voltage->index = (u8)i;
408 voltage->value = cpu_to_be16(table->entries[i].value);
409 break;
410 }
411 }
412
413 if (i == table->count)
414 return -EINVAL;
415
416 return 0;
417}
418
419static u8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
420{
421 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
422 u8 result = 0;
423 bool strobe_mode = false;
424
425 if (pi->mem_gddr5) {
426 if (mclk <= pi->mclk_strobe_mode_threshold)
427 strobe_mode = true;
428 result = cypress_get_mclk_frequency_ratio(rdev, mclk, strobe_mode);
429
430 if (strobe_mode)
431 result |= SMC_STROBE_ENABLE;
432 }
433
434 return result;
435}
436
437static u32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
438{
439 u32 ref_clk = rdev->clock.mpll.reference_freq;
440 u32 vco = clkf * ref_clk;
441
442 /* 100 Mhz ref clk */
443 if (ref_clk == 10000) {
444 if (vco > 500000)
445 return 0xC6;
446 if (vco > 400000)
447 return 0x9D;
448 if (vco > 330000)
449 return 0x6C;
450 if (vco > 250000)
451 return 0x2B;
452 if (vco > 160000)
453 return 0x5B;
454 if (vco > 120000)
455 return 0x0A;
456 return 0x4B;
457 }
458
459 /* 27 Mhz ref clk */
460 if (vco > 250000)
461 return 0x8B;
462 if (vco > 200000)
463 return 0xCC;
464 if (vco > 150000)
465 return 0x9B;
466 return 0x6B;
467}
468
469static int cypress_populate_mclk_value(struct radeon_device *rdev,
470 u32 engine_clock, u32 memory_clock,
471 RV7XX_SMC_MCLK_VALUE *mclk,
472 bool strobe_mode, bool dll_state_on)
473{
474 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
475
476 u32 mpll_ad_func_cntl =
477 pi->clk_regs.rv770.mpll_ad_func_cntl;
478 u32 mpll_ad_func_cntl_2 =
479 pi->clk_regs.rv770.mpll_ad_func_cntl_2;
480 u32 mpll_dq_func_cntl =
481 pi->clk_regs.rv770.mpll_dq_func_cntl;
482 u32 mpll_dq_func_cntl_2 =
483 pi->clk_regs.rv770.mpll_dq_func_cntl_2;
484 u32 mclk_pwrmgt_cntl =
485 pi->clk_regs.rv770.mclk_pwrmgt_cntl;
486 u32 dll_cntl =
487 pi->clk_regs.rv770.dll_cntl;
488 u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
489 u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
490 struct atom_clock_dividers dividers;
491 u32 ibias;
492 u32 dll_speed;
493 int ret;
494 u32 mc_seq_misc7;
495
496 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
497 memory_clock, strobe_mode, &dividers);
498 if (ret)
499 return ret;
500
501 if (!strobe_mode) {
502 mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
503
504 if(mc_seq_misc7 & 0x8000000)
505 dividers.post_div = 1;
506 }
507
508 ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
509
510 mpll_ad_func_cntl &= ~(CLKR_MASK |
511 YCLK_POST_DIV_MASK |
512 CLKF_MASK |
513 CLKFRAC_MASK |
514 IBIAS_MASK);
515 mpll_ad_func_cntl |= CLKR(dividers.ref_div);
516 mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
517 mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
518 mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
519 mpll_ad_func_cntl |= IBIAS(ibias);
520
521 if (dividers.vco_mode)
522 mpll_ad_func_cntl_2 |= VCO_MODE;
523 else
524 mpll_ad_func_cntl_2 &= ~VCO_MODE;
525
526 if (pi->mem_gddr5) {
527 mpll_dq_func_cntl &= ~(CLKR_MASK |
528 YCLK_POST_DIV_MASK |
529 CLKF_MASK |
530 CLKFRAC_MASK |
531 IBIAS_MASK);
532 mpll_dq_func_cntl |= CLKR(dividers.ref_div);
533 mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
534 mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
535 mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
536 mpll_dq_func_cntl |= IBIAS(ibias);
537
538 if (strobe_mode)
539 mpll_dq_func_cntl &= ~PDNB;
540 else
541 mpll_dq_func_cntl |= PDNB;
542
543 if (dividers.vco_mode)
544 mpll_dq_func_cntl_2 |= VCO_MODE;
545 else
546 mpll_dq_func_cntl_2 &= ~VCO_MODE;
547 }
548
549 if (pi->mclk_ss) {
550 struct radeon_atom_ss ss;
551 u32 vco_freq = memory_clock * dividers.post_div;
552
553 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
554 ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
555 u32 reference_clock = rdev->clock.mpll.reference_freq;
556 u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
557 u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
558 u32 clk_v = ss.percentage *
559 (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
560
561 mpll_ss1 &= ~CLKV_MASK;
562 mpll_ss1 |= CLKV(clk_v);
563
564 mpll_ss2 &= ~CLKS_MASK;
565 mpll_ss2 |= CLKS(clk_s);
566 }
567 }
568
569 dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
570 memory_clock);
571
572 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
573 mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
574 if (dll_state_on)
575 mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
576 MRDCKA1_PDNB |
577 MRDCKB0_PDNB |
578 MRDCKB1_PDNB |
579 MRDCKC0_PDNB |
580 MRDCKC1_PDNB |
581 MRDCKD0_PDNB |
582 MRDCKD1_PDNB);
583 else
584 mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
585 MRDCKA1_PDNB |
586 MRDCKB0_PDNB |
587 MRDCKB1_PDNB |
588 MRDCKC0_PDNB |
589 MRDCKC1_PDNB |
590 MRDCKD0_PDNB |
591 MRDCKD1_PDNB);
592
593 mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
594 mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
595 mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
596 mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
597 mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
598 mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
599 mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
600 mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
601 mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
602
603 return 0;
604}
605
606static u8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
607 u32 memory_clock, bool strobe_mode)
608{
609 u8 mc_para_index;
610
611 if (rdev->family >= CHIP_BARTS) {
612 if (strobe_mode) {
613 if (memory_clock < 10000)
614 mc_para_index = 0x00;
615 else if (memory_clock > 47500)
616 mc_para_index = 0x0f;
617 else
618 mc_para_index = (u8)((memory_clock - 10000) / 2500);
619 } else {
620 if (memory_clock < 65000)
621 mc_para_index = 0x00;
622 else if (memory_clock > 135000)
623 mc_para_index = 0x0f;
624 else
625 mc_para_index = (u8)((memory_clock - 60000) / 5000);
626 }
627 } else {
628 if (strobe_mode) {
629 if (memory_clock < 10000)
630 mc_para_index = 0x00;
631 else if (memory_clock > 47500)
632 mc_para_index = 0x0f;
633 else
634 mc_para_index = (u8)((memory_clock - 10000) / 2500);
635 } else {
636 if (memory_clock < 40000)
637 mc_para_index = 0x00;
638 else if (memory_clock > 115000)
639 mc_para_index = 0x0f;
640 else
641 mc_para_index = (u8)((memory_clock - 40000) / 5000);
642 }
643 }
644 return mc_para_index;
645}
646
647static int cypress_populate_mvdd_value(struct radeon_device *rdev,
648 u32 mclk,
649 RV770_SMC_VOLTAGE_VALUE *voltage)
650{
651 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
652 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
653
654 if (!pi->mvdd_control) {
655 voltage->index = eg_pi->mvdd_high_index;
656 voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
657 return 0;
658 }
659
660 if (mclk <= pi->mvdd_split_frequency) {
661 voltage->index = eg_pi->mvdd_low_index;
662 voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
663 } else {
664 voltage->index = eg_pi->mvdd_high_index;
665 voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
666 }
667
668 return 0;
669}
670
671int cypress_convert_power_level_to_smc(struct radeon_device *rdev,
672 struct rv7xx_pl *pl,
673 RV770_SMC_HW_PERFORMANCE_LEVEL *level,
674 u8 watermark_level)
675{
676 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
677 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
678 int ret;
679 bool dll_state_on;
680
681 level->gen2PCIE = pi->pcie_gen2 ?
682 ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
683 level->gen2XSP = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
684 level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
685 level->displayWatermark = watermark_level;
686
687 ret = rv740_populate_sclk_value(rdev, pl->sclk, &level->sclk);
688 if (ret)
689 return ret;
690
691 level->mcFlags = 0;
692 if (pi->mclk_stutter_mode_threshold &&
693 (pl->mclk <= pi->mclk_stutter_mode_threshold)) {
694 level->mcFlags |= SMC_MC_STUTTER_EN;
695 if (eg_pi->sclk_deep_sleep)
696 level->stateFlags |= PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
697 else
698 level->stateFlags &= ~PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
699 }
700
701 if (pi->mem_gddr5) {
702 if (pl->mclk > pi->mclk_edc_enable_threshold)
703 level->mcFlags |= SMC_MC_EDC_RD_FLAG;
704
705 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
706 level->mcFlags |= SMC_MC_EDC_WR_FLAG;
707
708 level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
709
710 if (level->strobeMode & SMC_STROBE_ENABLE) {
711 if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
712 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
713 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
714 else
715 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
716 } else
717 dll_state_on = eg_pi->dll_default_on;
718
719 ret = cypress_populate_mclk_value(rdev,
720 pl->sclk,
721 pl->mclk,
722 &level->mclk,
723 (level->strobeMode & SMC_STROBE_ENABLE) != 0,
724 dll_state_on);
725 } else {
726 ret = cypress_populate_mclk_value(rdev,
727 pl->sclk,
728 pl->mclk,
729 &level->mclk,
730 true,
731 true);
732 }
733 if (ret)
734 return ret;
735
736 ret = cypress_populate_voltage_value(rdev,
737 &eg_pi->vddc_voltage_table,
738 pl->vddc,
739 &level->vddc);
740 if (ret)
741 return ret;
742
743 if (eg_pi->vddci_control) {
744 ret = cypress_populate_voltage_value(rdev,
745 &eg_pi->vddci_voltage_table,
746 pl->vddci,
747 &level->vddci);
748 if (ret)
749 return ret;
750 }
751
752 ret = cypress_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
753
754 return ret;
755}
756
757static int cypress_convert_power_state_to_smc(struct radeon_device *rdev,
758 struct radeon_ps *radeon_state,
759 RV770_SMC_SWSTATE *smc_state)
760{
761 struct rv7xx_ps *state = rv770_get_ps(radeon_state);
762 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
763 int ret;
764
765 if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
766 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
767
768 ret = cypress_convert_power_level_to_smc(rdev,
769 &state->low,
770 &smc_state->levels[0],
771 PPSMC_DISPLAY_WATERMARK_LOW);
772 if (ret)
773 return ret;
774
775 ret = cypress_convert_power_level_to_smc(rdev,
776 &state->medium,
777 &smc_state->levels[1],
778 PPSMC_DISPLAY_WATERMARK_LOW);
779 if (ret)
780 return ret;
781
782 ret = cypress_convert_power_level_to_smc(rdev,
783 &state->high,
784 &smc_state->levels[2],
785 PPSMC_DISPLAY_WATERMARK_HIGH);
786 if (ret)
787 return ret;
788
789 smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
790 smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
791 smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
792
793 if (eg_pi->dynamic_ac_timing) {
794 smc_state->levels[0].ACIndex = 2;
795 smc_state->levels[1].ACIndex = 3;
796 smc_state->levels[2].ACIndex = 4;
797 } else {
798 smc_state->levels[0].ACIndex = 0;
799 smc_state->levels[1].ACIndex = 0;
800 smc_state->levels[2].ACIndex = 0;
801 }
802
803 rv770_populate_smc_sp(rdev, radeon_state, smc_state);
804
805 return rv770_populate_smc_t(rdev, radeon_state, smc_state);
806}
807
808static void cypress_convert_mc_registers(struct evergreen_mc_reg_entry *entry,
809 SMC_Evergreen_MCRegisterSet *data,
810 u32 num_entries, u32 valid_flag)
811{
812 u32 i, j;
813
814 for (i = 0, j = 0; j < num_entries; j++) {
815 if (valid_flag & (1 << j)) {
816 data->value[i] = cpu_to_be32(entry->mc_data[j]);
817 i++;
818 }
819 }
820}
821
822static void cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
823 struct rv7xx_pl *pl,
824 SMC_Evergreen_MCRegisterSet *mc_reg_table_data)
825{
826 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
827 u32 i = 0;
828
829 for (i = 0; i < eg_pi->mc_reg_table.num_entries; i++) {
830 if (pl->mclk <=
831 eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
832 break;
833 }
834
835 if ((i == eg_pi->mc_reg_table.num_entries) && (i > 0))
836 --i;
837
838 cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[i],
839 mc_reg_table_data,
840 eg_pi->mc_reg_table.last,
841 eg_pi->mc_reg_table.valid_flag);
842}
843
844static void cypress_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
845 struct radeon_ps *radeon_state,
846 SMC_Evergreen_MCRegisters *mc_reg_table)
847{
848 struct rv7xx_ps *state = rv770_get_ps(radeon_state);
849
850 cypress_convert_mc_reg_table_entry_to_smc(rdev,
851 &state->low,
852 &mc_reg_table->data[2]);
853 cypress_convert_mc_reg_table_entry_to_smc(rdev,
854 &state->medium,
855 &mc_reg_table->data[3]);
856 cypress_convert_mc_reg_table_entry_to_smc(rdev,
857 &state->high,
858 &mc_reg_table->data[4]);
859}
860
861int cypress_upload_sw_state(struct radeon_device *rdev)
862{
863 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
864 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
865 u16 address = pi->state_table_start +
866 offsetof(RV770_SMC_STATETABLE, driverState);
867 RV770_SMC_SWSTATE state = { 0 };
868 int ret;
869
870 ret = cypress_convert_power_state_to_smc(rdev, radeon_new_state, &state);
871 if (ret)
872 return ret;
873
874 return rv770_copy_bytes_to_smc(rdev, address, (u8 *)&state,
875 sizeof(RV770_SMC_SWSTATE),
876 pi->sram_end);
877}
878
879int cypress_upload_mc_reg_table(struct radeon_device *rdev)
880{
881 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
882 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
883 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
884 SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
885 u16 address;
886
887 cypress_convert_mc_reg_table_to_smc(rdev, radeon_new_state, &mc_reg_table);
888
889 address = eg_pi->mc_reg_table_start +
890 (u16)offsetof(SMC_Evergreen_MCRegisters, data[2]);
891
892 return rv770_copy_bytes_to_smc(rdev, address,
893 (u8 *)&mc_reg_table.data[2],
894 sizeof(SMC_Evergreen_MCRegisterSet) * 3,
895 pi->sram_end);
896}
897
898u32 cypress_calculate_burst_time(struct radeon_device *rdev,
899 u32 engine_clock, u32 memory_clock)
900{
901 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
902 u32 multiplier = pi->mem_gddr5 ? 1 : 2;
903 u32 result = (4 * multiplier * engine_clock) / (memory_clock / 2);
904 u32 burst_time;
905
906 if (result <= 4)
907 burst_time = 0;
908 else if (result < 8)
909 burst_time = result - 4;
910 else {
911 burst_time = result / 2 ;
912 if (burst_time > 18)
913 burst_time = 18;
914 }
915
916 return burst_time;
917}
918
919void cypress_program_memory_timing_parameters(struct radeon_device *rdev)
920{
921 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
922 struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
923 u32 mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
924
925 mc_arb_burst_time &= ~(STATE1_MASK | STATE2_MASK | STATE3_MASK);
926
927 mc_arb_burst_time |= STATE1(cypress_calculate_burst_time(rdev,
928 new_state->low.sclk,
929 new_state->low.mclk));
930 mc_arb_burst_time |= STATE2(cypress_calculate_burst_time(rdev,
931 new_state->medium.sclk,
932 new_state->medium.mclk));
933 mc_arb_burst_time |= STATE3(cypress_calculate_burst_time(rdev,
934 new_state->high.sclk,
935 new_state->high.mclk));
936
937 rv730_program_memory_timing_parameters(rdev, radeon_new_state);
938
939 WREG32(MC_ARB_BURST_TIME, mc_arb_burst_time);
940}
941
942static void cypress_populate_mc_reg_addresses(struct radeon_device *rdev,
943 SMC_Evergreen_MCRegisters *mc_reg_table)
944{
945 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
946 u32 i, j;
947
948 for (i = 0, j = 0; j < eg_pi->mc_reg_table.last; j++) {
949 if (eg_pi->mc_reg_table.valid_flag & (1 << j)) {
950 mc_reg_table->address[i].s0 =
951 cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s0);
952 mc_reg_table->address[i].s1 =
953 cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s1);
954 i++;
955 }
956 }
957
958 mc_reg_table->last = (u8)i;
959}
960
961static void cypress_set_mc_reg_address_table(struct radeon_device *rdev)
962{
963 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
964 u32 i = 0;
965
966 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RAS_TIMING_LP >> 2;
967 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RAS_TIMING >> 2;
968 i++;
969
970 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2;
971 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_CAS_TIMING >> 2;
972 i++;
973
974 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING_LP >> 2;
975 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING >> 2;
976 i++;
977
978 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING2_LP >> 2;
979 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING2 >> 2;
980 i++;
981
982 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D0_LP >> 2;
983 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D0 >> 2;
984 i++;
985
986 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2;
987 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2;
988 i++;
989
990 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D0_LP >> 2;
991 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D0 >> 2;
992 i++;
993
994 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D1_LP >> 2;
995 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D1 >> 2;
996 i++;
997
998 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
999 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_EMRS >> 2;
1000 i++;
1001
1002 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
1003 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS >> 2;
1004 i++;
1005
1006 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
1007 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS1 >> 2;
1008 i++;
1009
1010 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC1 >> 2;
1011 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC1 >> 2;
1012 i++;
1013
1014 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RESERVE_M >> 2;
1015 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RESERVE_M >> 2;
1016 i++;
1017
1018 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC3 >> 2;
1019 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC3 >> 2;
1020 i++;
1021
1022 eg_pi->mc_reg_table.last = (u8)i;
1023}
1024
1025static void cypress_retrieve_ac_timing_for_one_entry(struct radeon_device *rdev,
1026 struct evergreen_mc_reg_entry *entry)
1027{
1028 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1029 u32 i;
1030
1031 for (i = 0; i < eg_pi->mc_reg_table.last; i++)
1032 entry->mc_data[i] =
1033 RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
1034
1035}
1036
1037static void cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device *rdev,
1038 struct atom_memory_clock_range_table *range_table)
1039{
1040 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1041 u32 i, j;
1042
1043 for (i = 0; i < range_table->num_entries; i++) {
1044 eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max =
1045 range_table->mclk[i];
1046 radeon_atom_set_ac_timing(rdev, range_table->mclk[i]);
1047 cypress_retrieve_ac_timing_for_one_entry(rdev,
1048 &eg_pi->mc_reg_table.mc_reg_table_entry[i]);
1049 }
1050
1051 eg_pi->mc_reg_table.num_entries = range_table->num_entries;
1052 eg_pi->mc_reg_table.valid_flag = 0;
1053
1054 for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
1055 for (j = 1; j < range_table->num_entries; j++) {
1056 if (eg_pi->mc_reg_table.mc_reg_table_entry[j-1].mc_data[i] !=
1057 eg_pi->mc_reg_table.mc_reg_table_entry[j].mc_data[i]) {
1058 eg_pi->mc_reg_table.valid_flag |= (1 << i);
1059 break;
1060 }
1061 }
1062 }
1063}
1064
1065static int cypress_initialize_mc_reg_table(struct radeon_device *rdev)
1066{
1067 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1068 u8 module_index = rv770_get_memory_module_index(rdev);
1069 struct atom_memory_clock_range_table range_table = { 0 };
1070 int ret;
1071
1072 ret = radeon_atom_get_mclk_range_table(rdev,
1073 pi->mem_gddr5,
1074 module_index, &range_table);
1075 if (ret)
1076 return ret;
1077
1078 cypress_retrieve_ac_timing_for_all_ranges(rdev, &range_table);
1079
1080 return 0;
1081}
1082
1083static void cypress_wait_for_mc_sequencer(struct radeon_device *rdev, u8 value)
1084{
1085 u32 i, j;
1086 u32 channels = 2;
1087
1088 if ((rdev->family == CHIP_CYPRESS) ||
1089 (rdev->family == CHIP_HEMLOCK))
1090 channels = 4;
1091 else if (rdev->family == CHIP_CEDAR)
1092 channels = 1;
1093
1094 for (i = 0; i < channels; i++) {
1095 if ((rdev->family == CHIP_CYPRESS) ||
1096 (rdev->family == CHIP_HEMLOCK)) {
1097 WREG32_P(MC_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
1098 WREG32_P(MC_CG_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
1099 } else {
1100 WREG32_P(MC_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
1101 WREG32_P(MC_CG_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
1102 }
1103 for (j = 0; j < rdev->usec_timeout; j++) {
1104 if (((RREG32(MC_SEQ_CG) & CG_SEQ_RESP_MASK) >> CG_SEQ_RESP_SHIFT) == value)
1105 break;
1106 udelay(1);
1107 }
1108 }
1109}
1110
1111static void cypress_force_mc_use_s1(struct radeon_device *rdev)
1112{
1113 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
1114 struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
1115 u32 strobe_mode;
1116 u32 mc_seq_cg;
1117 int i;
1118
1119 if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
1120 return;
1121
1122 radeon_atom_set_ac_timing(rdev, boot_state->low.mclk);
1123 radeon_mc_wait_for_idle(rdev);
1124
1125 if ((rdev->family == CHIP_CYPRESS) ||
1126 (rdev->family == CHIP_HEMLOCK)) {
1127 WREG32(MC_CONFIG_MCD, 0xf);
1128 WREG32(MC_CG_CONFIG_MCD, 0xf);
1129 } else {
1130 WREG32(MC_CONFIG, 0xf);
1131 WREG32(MC_CG_CONFIG, 0xf);
1132 }
1133
1134 for (i = 0; i < rdev->num_crtc; i++)
1135 radeon_wait_for_vblank(rdev, i);
1136
1137 WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
1138 cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
1139
1140 strobe_mode = cypress_get_strobe_mode_settings(rdev,
1141 boot_state->low.mclk);
1142
1143 mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S1);
1144 mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
1145 WREG32(MC_SEQ_CG, mc_seq_cg);
1146
1147 for (i = 0; i < rdev->usec_timeout; i++) {
1148 if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
1149 break;
1150 udelay(1);
1151 }
1152
1153 mc_seq_cg &= ~CG_SEQ_REQ_MASK;
1154 mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
1155 WREG32(MC_SEQ_CG, mc_seq_cg);
1156
1157 cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
1158}
1159
1160static void cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device *rdev)
1161{
1162 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1163 u32 value;
1164 u32 i;
1165
1166 for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
1167 value = RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
1168 WREG32(eg_pi->mc_reg_table.mc_reg_address[i].s0 << 2, value);
1169 }
1170}
1171
1172static void cypress_force_mc_use_s0(struct radeon_device *rdev)
1173{
1174 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
1175 struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
1176 u32 strobe_mode;
1177 u32 mc_seq_cg;
1178 int i;
1179
1180 cypress_copy_ac_timing_from_s1_to_s0(rdev);
1181 radeon_mc_wait_for_idle(rdev);
1182
1183 if ((rdev->family == CHIP_CYPRESS) ||
1184 (rdev->family == CHIP_HEMLOCK)) {
1185 WREG32(MC_CONFIG_MCD, 0xf);
1186 WREG32(MC_CG_CONFIG_MCD, 0xf);
1187 } else {
1188 WREG32(MC_CONFIG, 0xf);
1189 WREG32(MC_CG_CONFIG, 0xf);
1190 }
1191
1192 for (i = 0; i < rdev->num_crtc; i++)
1193 radeon_wait_for_vblank(rdev, i);
1194
1195 WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
1196 cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
1197
1198 strobe_mode = cypress_get_strobe_mode_settings(rdev,
1199 boot_state->low.mclk);
1200
1201 mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S0);
1202 mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
1203 WREG32(MC_SEQ_CG, mc_seq_cg);
1204
1205 for (i = 0; i < rdev->usec_timeout; i++) {
1206 if (!(RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE))
1207 break;
1208 udelay(1);
1209 }
1210
1211 mc_seq_cg &= ~CG_SEQ_REQ_MASK;
1212 mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
1213 WREG32(MC_SEQ_CG, mc_seq_cg);
1214
1215 cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
1216}
1217
1218static int cypress_populate_initial_mvdd_value(struct radeon_device *rdev,
1219 RV770_SMC_VOLTAGE_VALUE *voltage)
1220{
1221 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1222
1223 voltage->index = eg_pi->mvdd_high_index;
1224 voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
1225
1226 return 0;
1227}
1228
1229int cypress_populate_smc_initial_state(struct radeon_device *rdev,
1230 struct radeon_ps *radeon_initial_state,
1231 RV770_SMC_STATETABLE *table)
1232{
1233 struct rv7xx_ps *initial_state = rv770_get_ps(radeon_initial_state);
1234 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1235 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1236 u32 a_t;
1237
1238 table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
1239 cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
1240 table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
1241 cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
1242 table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
1243 cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
1244 table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
1245 cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
1246 table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
1247 cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
1248 table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
1249 cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
1250
1251 table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
1252 cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
1253 table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
1254 cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
1255
1256 table->initialState.levels[0].mclk.mclk770.mclk_value =
1257 cpu_to_be32(initial_state->low.mclk);
1258
1259 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
1260 cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
1261 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
1262 cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
1263 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
1264 cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
1265 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
1266 cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
1267 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
1268 cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
1269
1270 table->initialState.levels[0].sclk.sclk_value =
1271 cpu_to_be32(initial_state->low.sclk);
1272
1273 table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
1274
1275 table->initialState.levels[0].ACIndex = 0;
1276
1277 cypress_populate_voltage_value(rdev,
1278 &eg_pi->vddc_voltage_table,
1279 initial_state->low.vddc,
1280 &table->initialState.levels[0].vddc);
1281
1282 if (eg_pi->vddci_control)
1283 cypress_populate_voltage_value(rdev,
1284 &eg_pi->vddci_voltage_table,
1285 initial_state->low.vddci,
1286 &table->initialState.levels[0].vddci);
1287
1288 cypress_populate_initial_mvdd_value(rdev,
1289 &table->initialState.levels[0].mvdd);
1290
1291 a_t = CG_R(0xffff) | CG_L(0);
1292 table->initialState.levels[0].aT = cpu_to_be32(a_t);
1293
1294 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
1295
1296
1297 if (pi->boot_in_gen2)
1298 table->initialState.levels[0].gen2PCIE = 1;
1299 else
1300 table->initialState.levels[0].gen2PCIE = 0;
1301 if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
1302 table->initialState.levels[0].gen2XSP = 1;
1303 else
1304 table->initialState.levels[0].gen2XSP = 0;
1305
1306 if (pi->mem_gddr5) {
1307 table->initialState.levels[0].strobeMode =
1308 cypress_get_strobe_mode_settings(rdev,
1309 initial_state->low.mclk);
1310
1311 if (initial_state->low.mclk > pi->mclk_edc_enable_threshold)
1312 table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
1313 else
1314 table->initialState.levels[0].mcFlags = 0;
1315 }
1316
1317 table->initialState.levels[1] = table->initialState.levels[0];
1318 table->initialState.levels[2] = table->initialState.levels[0];
1319
1320 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
1321
1322 return 0;
1323}
1324
1325int cypress_populate_smc_acpi_state(struct radeon_device *rdev,
1326 RV770_SMC_STATETABLE *table)
1327{
1328 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1329 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1330 u32 mpll_ad_func_cntl =
1331 pi->clk_regs.rv770.mpll_ad_func_cntl;
1332 u32 mpll_ad_func_cntl_2 =
1333 pi->clk_regs.rv770.mpll_ad_func_cntl_2;
1334 u32 mpll_dq_func_cntl =
1335 pi->clk_regs.rv770.mpll_dq_func_cntl;
1336 u32 mpll_dq_func_cntl_2 =
1337 pi->clk_regs.rv770.mpll_dq_func_cntl_2;
1338 u32 spll_func_cntl =
1339 pi->clk_regs.rv770.cg_spll_func_cntl;
1340 u32 spll_func_cntl_2 =
1341 pi->clk_regs.rv770.cg_spll_func_cntl_2;
1342 u32 spll_func_cntl_3 =
1343 pi->clk_regs.rv770.cg_spll_func_cntl_3;
1344 u32 mclk_pwrmgt_cntl =
1345 pi->clk_regs.rv770.mclk_pwrmgt_cntl;
1346 u32 dll_cntl =
1347 pi->clk_regs.rv770.dll_cntl;
1348
1349 table->ACPIState = table->initialState;
1350
1351 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
1352
1353 if (pi->acpi_vddc) {
1354 cypress_populate_voltage_value(rdev,
1355 &eg_pi->vddc_voltage_table,
1356 pi->acpi_vddc,
1357 &table->ACPIState.levels[0].vddc);
1358 if (pi->pcie_gen2) {
1359 if (pi->acpi_pcie_gen2)
1360 table->ACPIState.levels[0].gen2PCIE = 1;
1361 else
1362 table->ACPIState.levels[0].gen2PCIE = 0;
1363 } else
1364 table->ACPIState.levels[0].gen2PCIE = 0;
1365 if (pi->acpi_pcie_gen2)
1366 table->ACPIState.levels[0].gen2XSP = 1;
1367 else
1368 table->ACPIState.levels[0].gen2XSP = 0;
1369 } else {
1370 cypress_populate_voltage_value(rdev,
1371 &eg_pi->vddc_voltage_table,
1372 pi->min_vddc_in_table,
1373 &table->ACPIState.levels[0].vddc);
1374 table->ACPIState.levels[0].gen2PCIE = 0;
1375 }
1376
1377 if (eg_pi->acpi_vddci) {
1378 if (eg_pi->vddci_control) {
1379 cypress_populate_voltage_value(rdev,
1380 &eg_pi->vddci_voltage_table,
1381 eg_pi->acpi_vddci,
1382 &table->ACPIState.levels[0].vddci);
1383 }
1384 }
1385
1386 mpll_ad_func_cntl &= ~PDNB;
1387
1388 mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
1389
1390 if (pi->mem_gddr5)
1391 mpll_dq_func_cntl &= ~PDNB;
1392 mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
1393
1394 mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
1395 MRDCKA1_RESET |
1396 MRDCKB0_RESET |
1397 MRDCKB1_RESET |
1398 MRDCKC0_RESET |
1399 MRDCKC1_RESET |
1400 MRDCKD0_RESET |
1401 MRDCKD1_RESET);
1402
1403 mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
1404 MRDCKA1_PDNB |
1405 MRDCKB0_PDNB |
1406 MRDCKB1_PDNB |
1407 MRDCKC0_PDNB |
1408 MRDCKC1_PDNB |
1409 MRDCKD0_PDNB |
1410 MRDCKD1_PDNB);
1411
1412 dll_cntl |= (MRDCKA0_BYPASS |
1413 MRDCKA1_BYPASS |
1414 MRDCKB0_BYPASS |
1415 MRDCKB1_BYPASS |
1416 MRDCKC0_BYPASS |
1417 MRDCKC1_BYPASS |
1418 MRDCKD0_BYPASS |
1419 MRDCKD1_BYPASS);
1420
1421 /* evergreen only */
1422 if (rdev->family <= CHIP_HEMLOCK)
1423 spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
1424
1425 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
1426 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
1427
1428 table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
1429 cpu_to_be32(mpll_ad_func_cntl);
1430 table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
1431 cpu_to_be32(mpll_ad_func_cntl_2);
1432 table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
1433 cpu_to_be32(mpll_dq_func_cntl);
1434 table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
1435 cpu_to_be32(mpll_dq_func_cntl_2);
1436 table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
1437 cpu_to_be32(mclk_pwrmgt_cntl);
1438 table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
1439
1440 table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
1441
1442 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
1443 cpu_to_be32(spll_func_cntl);
1444 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
1445 cpu_to_be32(spll_func_cntl_2);
1446 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
1447 cpu_to_be32(spll_func_cntl_3);
1448
1449 table->ACPIState.levels[0].sclk.sclk_value = 0;
1450
1451 cypress_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
1452
1453 if (eg_pi->dynamic_ac_timing)
1454 table->ACPIState.levels[0].ACIndex = 1;
1455
1456 table->ACPIState.levels[1] = table->ACPIState.levels[0];
1457 table->ACPIState.levels[2] = table->ACPIState.levels[0];
1458
1459 return 0;
1460}
1461
1462static void cypress_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
1463 struct atom_voltage_table *voltage_table)
1464{
1465 unsigned int i, diff;
1466
1467 if (voltage_table->count <= MAX_NO_VREG_STEPS)
1468 return;
1469
1470 diff = voltage_table->count - MAX_NO_VREG_STEPS;
1471
1472 for (i= 0; i < MAX_NO_VREG_STEPS; i++)
1473 voltage_table->entries[i] = voltage_table->entries[i + diff];
1474
1475 voltage_table->count = MAX_NO_VREG_STEPS;
1476}
1477
1478int cypress_construct_voltage_tables(struct radeon_device *rdev)
1479{
1480 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1481 int ret;
1482
1483 ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
1484 &eg_pi->vddc_voltage_table);
1485 if (ret)
1486 return ret;
1487
1488 if (eg_pi->vddc_voltage_table.count > MAX_NO_VREG_STEPS)
1489 cypress_trim_voltage_table_to_fit_state_table(rdev,
1490 &eg_pi->vddc_voltage_table);
1491
1492 if (eg_pi->vddci_control) {
1493 ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
1494 &eg_pi->vddci_voltage_table);
1495 if (ret)
1496 return ret;
1497
1498 if (eg_pi->vddci_voltage_table.count > MAX_NO_VREG_STEPS)
1499 cypress_trim_voltage_table_to_fit_state_table(rdev,
1500 &eg_pi->vddci_voltage_table);
1501 }
1502
1503 return 0;
1504}
1505
1506static void cypress_populate_smc_voltage_table(struct radeon_device *rdev,
1507 struct atom_voltage_table *voltage_table,
1508 RV770_SMC_STATETABLE *table)
1509{
1510 unsigned int i;
1511
1512 for (i = 0; i < voltage_table->count; i++) {
1513 table->highSMIO[i] = 0;
1514 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
1515 }
1516}
1517
1518int cypress_populate_smc_voltage_tables(struct radeon_device *rdev,
1519 RV770_SMC_STATETABLE *table)
1520{
1521 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1522 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1523 unsigned char i;
1524
1525 if (eg_pi->vddc_voltage_table.count) {
1526 cypress_populate_smc_voltage_table(rdev,
1527 &eg_pi->vddc_voltage_table,
1528 table);
1529
1530 table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
1531 table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
1532 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
1533
1534 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
1535 if (pi->max_vddc_in_table <=
1536 eg_pi->vddc_voltage_table.entries[i].value) {
1537 table->maxVDDCIndexInPPTable = i;
1538 break;
1539 }
1540 }
1541 }
1542
1543 if (eg_pi->vddci_voltage_table.count) {
1544 cypress_populate_smc_voltage_table(rdev,
1545 &eg_pi->vddci_voltage_table,
1546 table);
1547
1548 table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDCI] = 0;
1549 table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDCI] =
1550 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
1551 }
1552
1553 return 0;
1554}
1555
1556static u32 cypress_get_mclk_split_point(struct atom_memory_info *memory_info)
1557{
1558 if ((memory_info->mem_type == MEM_TYPE_GDDR3) ||
1559 (memory_info->mem_type == MEM_TYPE_DDR3))
1560 return 30000;
1561
1562 return 0;
1563}
1564
1565int cypress_get_mvdd_configuration(struct radeon_device *rdev)
1566{
1567 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1568 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1569 u8 module_index;
1570 struct atom_memory_info memory_info;
1571 u32 tmp = RREG32(GENERAL_PWRMGT);
1572
1573 if (!(tmp & BACKBIAS_PAD_EN)) {
1574 eg_pi->mvdd_high_index = 0;
1575 eg_pi->mvdd_low_index = 1;
1576 pi->mvdd_control = false;
1577 return 0;
1578 }
1579
1580 if (tmp & BACKBIAS_VALUE)
1581 eg_pi->mvdd_high_index = 1;
1582 else
1583 eg_pi->mvdd_high_index = 0;
1584
1585 eg_pi->mvdd_low_index =
1586 (eg_pi->mvdd_high_index == 0) ? 1 : 0;
1587
1588 module_index = rv770_get_memory_module_index(rdev);
1589
1590 if (radeon_atom_get_memory_info(rdev, module_index, &memory_info)) {
1591 pi->mvdd_control = false;
1592 return 0;
1593 }
1594
1595 pi->mvdd_split_frequency =
1596 cypress_get_mclk_split_point(&memory_info);
1597
1598 if (pi->mvdd_split_frequency == 0) {
1599 pi->mvdd_control = false;
1600 return 0;
1601 }
1602
1603 return 0;
1604}
1605
1606static int cypress_init_smc_table(struct radeon_device *rdev)
1607{
1608 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1609 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
1610 RV770_SMC_STATETABLE *table = &pi->smc_statetable;
1611 int ret;
1612
1613 memset(table, 0, sizeof(RV770_SMC_STATETABLE));
1614
1615 cypress_populate_smc_voltage_tables(rdev, table);
1616
1617 switch (rdev->pm.int_thermal_type) {
1618 case THERMAL_TYPE_EVERGREEN:
1619 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
1620 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
1621 break;
1622 case THERMAL_TYPE_NONE:
1623 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
1624 break;
1625 default:
1626 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
1627 break;
1628 }
1629
1630 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
1631 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
1632
1633 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
1634 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
1635
1636 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
1637 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
1638
1639 if (pi->mem_gddr5)
1640 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
1641
1642 ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
1643 if (ret)
1644 return ret;
1645
1646 ret = cypress_populate_smc_acpi_state(rdev, table);
1647 if (ret)
1648 return ret;
1649
1650 table->driverState = table->initialState;
1651
1652 return rv770_copy_bytes_to_smc(rdev,
1653 pi->state_table_start,
1654 (u8 *)table, sizeof(RV770_SMC_STATETABLE),
1655 pi->sram_end);
1656}
1657
1658int cypress_populate_mc_reg_table(struct radeon_device *rdev)
1659{
1660 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1661 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1662 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
1663 struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
1664 SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
1665
1666 rv770_write_smc_soft_register(rdev,
1667 RV770_SMC_SOFT_REGISTER_seq_index, 1);
1668
1669 cypress_populate_mc_reg_addresses(rdev, &mc_reg_table);
1670
1671 cypress_convert_mc_reg_table_entry_to_smc(rdev,
1672 &boot_state->low,
1673 &mc_reg_table.data[0]);
1674
1675 cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[0],
1676 &mc_reg_table.data[1], eg_pi->mc_reg_table.last,
1677 eg_pi->mc_reg_table.valid_flag);
1678
1679 cypress_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, &mc_reg_table);
1680
1681 return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
1682 (u8 *)&mc_reg_table, sizeof(SMC_Evergreen_MCRegisters),
1683 pi->sram_end);
1684}
1685
1686int cypress_get_table_locations(struct radeon_device *rdev)
1687{
1688 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1689 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1690 u32 tmp;
1691 int ret;
1692
1693 ret = rv770_read_smc_sram_dword(rdev,
1694 EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
1695 EVERGREEN_SMC_FIRMWARE_HEADER_stateTable,
1696 &tmp, pi->sram_end);
1697 if (ret)
1698 return ret;
1699
1700 pi->state_table_start = (u16)tmp;
1701
1702 ret = rv770_read_smc_sram_dword(rdev,
1703 EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
1704 EVERGREEN_SMC_FIRMWARE_HEADER_softRegisters,
1705 &tmp, pi->sram_end);
1706 if (ret)
1707 return ret;
1708
1709 pi->soft_regs_start = (u16)tmp;
1710
1711 ret = rv770_read_smc_sram_dword(rdev,
1712 EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
1713 EVERGREEN_SMC_FIRMWARE_HEADER_mcRegisterTable,
1714 &tmp, pi->sram_end);
1715 if (ret)
1716 return ret;
1717
1718 eg_pi->mc_reg_table_start = (u16)tmp;
1719
1720 return 0;
1721}
1722
1723void cypress_enable_display_gap(struct radeon_device *rdev)
1724{
1725 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
1726
1727 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
1728 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
1729 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
1730
1731 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
1732 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
1733 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
1734 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
1735}
1736
1737static void cypress_program_display_gap(struct radeon_device *rdev)
1738{
1739 u32 tmp, pipe;
1740 int i;
1741
1742 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
1743 if (rdev->pm.dpm.new_active_crtc_count > 0)
1744 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
1745 else
1746 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
1747
1748 if (rdev->pm.dpm.new_active_crtc_count > 1)
1749 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
1750 else
1751 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
1752
1753 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
1754
1755 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
1756 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
1757
1758 if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
1759 (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
1760 /* find the first active crtc */
1761 for (i = 0; i < rdev->num_crtc; i++) {
1762 if (rdev->pm.dpm.new_active_crtcs & (1 << i))
1763 break;
1764 }
1765 if (i == rdev->num_crtc)
1766 pipe = 0;
1767 else
1768 pipe = i;
1769
1770 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
1771 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
1772 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
1773 }
1774
1775 cypress_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
1776}
1777
1778void cypress_dpm_setup_asic(struct radeon_device *rdev)
1779{
1780 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1781
1782 rv740_read_clock_registers(rdev);
1783 rv770_read_voltage_smio_registers(rdev);
1784 rv770_get_max_vddc(rdev);
1785 rv770_get_memory_type(rdev);
1786
1787 if (eg_pi->pcie_performance_request)
1788 eg_pi->pcie_performance_request_registered = false;
1789
1790 if (eg_pi->pcie_performance_request)
1791 cypress_advertise_gen2_capability(rdev);
1792
1793 rv770_get_pcie_gen2_status(rdev);
1794
1795 rv770_enable_acpi_pm(rdev);
1796}
1797
1798int cypress_dpm_enable(struct radeon_device *rdev)
1799{
1800 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1801 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1802
1803 if (pi->gfx_clock_gating)
1804 rv770_restore_cgcg(rdev);
1805
1806 if (rv770_dpm_enabled(rdev))
1807 return -EINVAL;
1808
1809 if (pi->voltage_control) {
1810 rv770_enable_voltage_control(rdev, true);
1811 cypress_construct_voltage_tables(rdev);
1812 }
1813
1814 if (pi->mvdd_control)
1815 cypress_get_mvdd_configuration(rdev);
1816
1817 if (eg_pi->dynamic_ac_timing) {
1818 cypress_set_mc_reg_address_table(rdev);
1819 cypress_force_mc_use_s0(rdev);
1820 cypress_initialize_mc_reg_table(rdev);
1821 cypress_force_mc_use_s1(rdev);
1822 }
1823
1824 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1825 rv770_enable_backbias(rdev, true);
1826
1827 if (pi->dynamic_ss)
1828 cypress_enable_spread_spectrum(rdev, true);
1829
1830 if (pi->thermal_protection)
1831 rv770_enable_thermal_protection(rdev, true);
1832
1833 rv770_setup_bsp(rdev);
1834 rv770_program_git(rdev);
1835 rv770_program_tp(rdev);
1836 rv770_program_tpp(rdev);
1837 rv770_program_sstp(rdev);
1838 rv770_program_engine_speed_parameters(rdev);
1839 cypress_enable_display_gap(rdev);
1840 rv770_program_vc(rdev);
1841
1842 if (pi->dynamic_pcie_gen2)
1843 cypress_enable_dynamic_pcie_gen2(rdev, true);
1844
1845 if (rv770_upload_firmware(rdev))
1846 return -EINVAL;
1847
1848 cypress_get_table_locations(rdev);
1849
1850 if (cypress_init_smc_table(rdev))
1851 return -EINVAL;
1852
1853 if (eg_pi->dynamic_ac_timing)
1854 cypress_populate_mc_reg_table(rdev);
1855
1856 cypress_program_response_times(rdev);
1857
1858 r7xx_start_smc(rdev);
1859
1860 cypress_notify_smc_display_change(rdev, false);
1861
1862 cypress_enable_sclk_control(rdev, true);
1863
1864 if (eg_pi->memory_transition)
1865 cypress_enable_mclk_control(rdev, true);
1866
1867 cypress_start_dpm(rdev);
1868
1869 if (pi->gfx_clock_gating)
1870 cypress_gfx_clock_gating_enable(rdev, true);
1871
1872 if (pi->mg_clock_gating)
1873 cypress_mg_clock_gating_enable(rdev, true);
1874
1875 if (rdev->irq.installed &&
1876 r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1877 PPSMC_Result result;
1878
1879 rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1880 rdev->irq.dpm_thermal = true;
1881 radeon_irq_set(rdev);
1882 result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
1883
1884 if (result != PPSMC_Result_OK)
1885 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
1886 }
1887
1888 rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
1889
1890 return 0;
1891}
1892
1893void cypress_dpm_disable(struct radeon_device *rdev)
1894{
1895 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1896 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1897
1898 if (!rv770_dpm_enabled(rdev))
1899 return;
1900
1901 rv770_clear_vc(rdev);
1902
1903 if (pi->thermal_protection)
1904 rv770_enable_thermal_protection(rdev, false);
1905
1906 if (pi->dynamic_pcie_gen2)
1907 cypress_enable_dynamic_pcie_gen2(rdev, false);
1908
1909 if (rdev->irq.installed &&
1910 r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1911 rdev->irq.dpm_thermal = false;
1912 radeon_irq_set(rdev);
1913 }
1914
1915 if (pi->gfx_clock_gating)
1916 cypress_gfx_clock_gating_enable(rdev, false);
1917
1918 if (pi->mg_clock_gating)
1919 cypress_mg_clock_gating_enable(rdev, false);
1920
1921 rv770_stop_dpm(rdev);
1922 r7xx_stop_smc(rdev);
1923
1924 cypress_enable_spread_spectrum(rdev, false);
1925
1926 if (eg_pi->dynamic_ac_timing)
1927 cypress_force_mc_use_s1(rdev);
1928
1929 rv770_reset_smio_status(rdev);
1930}
1931
1932int cypress_dpm_set_power_state(struct radeon_device *rdev)
1933{
1934 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1935
1936 rv770_restrict_performance_levels_before_switch(rdev);
1937
1938 if (eg_pi->pcie_performance_request)
1939 cypress_notify_link_speed_change_before_state_change(rdev);
1940
1941 rv770_halt_smc(rdev);
1942 cypress_upload_sw_state(rdev);
1943
1944 if (eg_pi->dynamic_ac_timing)
1945 cypress_upload_mc_reg_table(rdev);
1946
1947 cypress_program_memory_timing_parameters(rdev);
1948
1949 rv770_resume_smc(rdev);
1950 rv770_set_sw_state(rdev);
1951
1952 if (eg_pi->pcie_performance_request)
1953 cypress_notify_link_speed_change_after_state_change(rdev);
1954
1955 rv770_unrestrict_performance_levels_after_switch(rdev);
1956
1957 return 0;
1958}
1959
1960void cypress_dpm_reset_asic(struct radeon_device *rdev)
1961{
1962 rv770_restrict_performance_levels_before_switch(rdev);
1963 rv770_set_boot_state(rdev);
1964}
1965
1966void cypress_dpm_display_configuration_changed(struct radeon_device *rdev)
1967{
1968 cypress_program_display_gap(rdev);
1969}
1970
1971int cypress_dpm_init(struct radeon_device *rdev)
1972{
1973 struct rv7xx_power_info *pi;
1974 struct evergreen_power_info *eg_pi;
1975 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
1976 uint16_t data_offset, size;
1977 uint8_t frev, crev;
1978 struct atom_clock_dividers dividers;
1979 int ret;
1980
1981 eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
1982 if (eg_pi == NULL)
1983 return -ENOMEM;
1984 rdev->pm.dpm.priv = eg_pi;
1985 pi = &eg_pi->rv7xx;
1986
1987 rv770_get_max_vddc(rdev);
1988
1989 eg_pi->ulv.supported = false;
1990 pi->acpi_vddc = 0;
1991 eg_pi->acpi_vddci = 0;
1992 pi->min_vddc_in_table = 0;
1993 pi->max_vddc_in_table = 0;
1994
1995 ret = rv7xx_parse_power_table(rdev);
1996 if (ret)
1997 return ret;
1998
1999 if (rdev->pm.dpm.voltage_response_time == 0)
2000 rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
2001 if (rdev->pm.dpm.backbias_response_time == 0)
2002 rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
2003
2004 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
2005 0, false, &dividers);
2006 if (ret)
2007 pi->ref_div = dividers.ref_div + 1;
2008 else
2009 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
2010
2011 pi->mclk_strobe_mode_threshold = 40000;
2012 pi->mclk_edc_enable_threshold = 40000;
2013 eg_pi->mclk_edc_wr_enable_threshold = 40000;
2014
2015 pi->voltage_control =
2016 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC);
2017
2018 pi->mvdd_control =
2019 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC);
2020
2021 eg_pi->vddci_control =
2022 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI);
2023
2024 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
2025 &frev, &crev, &data_offset)) {
2026 pi->sclk_ss = true;
2027 pi->mclk_ss = true;
2028 pi->dynamic_ss = true;
2029 } else {
2030 pi->sclk_ss = false;
2031 pi->mclk_ss = false;
2032 pi->dynamic_ss = true;
2033 }
2034
2035 pi->asi = RV770_ASI_DFLT;
2036 pi->pasi = CYPRESS_HASI_DFLT;
2037 pi->vrc = CYPRESS_VRC_DFLT;
2038
2039 pi->power_gating = false;
2040
2041 if ((rdev->family == CHIP_CYPRESS) ||
2042 (rdev->family == CHIP_HEMLOCK))
2043 pi->gfx_clock_gating = false;
2044 else
2045 pi->gfx_clock_gating = true;
2046
2047 pi->mg_clock_gating = true;
2048 pi->mgcgtssm = true;
2049 eg_pi->ls_clock_gating = false;
2050 eg_pi->sclk_deep_sleep = false;
2051
2052 pi->dynamic_pcie_gen2 = true;
2053
2054 if (pi->gfx_clock_gating &&
2055 (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
2056 pi->thermal_protection = true;
2057 else
2058 pi->thermal_protection = false;
2059
2060 pi->display_gap = true;
2061
2062 if (rdev->flags & RADEON_IS_MOBILITY)
2063 pi->dcodt = true;
2064 else
2065 pi->dcodt = false;
2066
2067 pi->ulps = true;
2068
2069 eg_pi->dynamic_ac_timing = true;
2070 eg_pi->abm = true;
2071 eg_pi->mcls = true;
2072 eg_pi->light_sleep = true;
2073 eg_pi->memory_transition = true;
2074#if defined(CONFIG_ACPI)
2075 eg_pi->pcie_performance_request =
2076 radeon_acpi_is_pcie_performance_request_supported(rdev);
2077#else
2078 eg_pi->pcie_performance_request = false;
2079#endif
2080
2081 if ((rdev->family == CHIP_CYPRESS) ||
2082 (rdev->family == CHIP_HEMLOCK) ||
2083 (rdev->family == CHIP_JUNIPER))
2084 eg_pi->dll_default_on = true;
2085 else
2086 eg_pi->dll_default_on = false;
2087
2088 eg_pi->sclk_deep_sleep = false;
2089 pi->mclk_stutter_mode_threshold = 0;
2090
2091 pi->sram_end = SMC_RAM_END;
2092
2093 return 0;
2094}
2095
2096void cypress_dpm_fini(struct radeon_device *rdev)
2097{
2098 int i;
2099
2100 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2101 kfree(rdev->pm.dpm.ps[i].ps_priv);
2102 }
2103 kfree(rdev->pm.dpm.ps);
2104 kfree(rdev->pm.dpm.priv);
2105}