blob: 84f118280a0e818937579c069bb8b9ffb4f8beba [file] [log] [blame]
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001/*
2 * DM81xx hwmod data.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc. - http://www.ti.com/
5 * Copyright (C) 2013 SKTB SKiT, http://www.skitlab.ru/
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation version 2.
10 *
11 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12 * kind, whether express or implied; without even the implied warranty
13 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/platform_data/gpio-omap.h>
19#include <linux/platform_data/hsmmc-omap.h>
20#include <linux/platform_data/spi-omap2-mcspi.h>
21#include <plat/dmtimer.h>
22
23#include "omap_hwmod_common_data.h"
24#include "cm81xx.h"
25#include "ti81xx.h"
26#include "wd_timer.h"
27
28/*
29 * DM816X hardware modules integration data
30 *
31 * Note: This is incomplete and at present, not generated from h/w database.
32 */
33
34/*
Tony Lindgren7e1b11d2015-07-16 01:55:58 -070035 * Common alwon .clkctrl_offs from dm814x TRM "Table 2-278. CM_ALWON REGISTERS"
36 * also dm816x TRM 18.7.17 CM_ALWON device register values minus 0x1400.
Tony Lindgren4d38bd12015-01-26 09:26:32 -080037 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -070038#define DM81XX_CM_ALWON_MCASP0_CLKCTRL 0x140
39#define DM81XX_CM_ALWON_MCASP1_CLKCTRL 0x144
40#define DM81XX_CM_ALWON_MCASP2_CLKCTRL 0x148
41#define DM81XX_CM_ALWON_MCBSP_CLKCTRL 0x14c
42#define DM81XX_CM_ALWON_UART_0_CLKCTRL 0x150
43#define DM81XX_CM_ALWON_UART_1_CLKCTRL 0x154
44#define DM81XX_CM_ALWON_UART_2_CLKCTRL 0x158
45#define DM81XX_CM_ALWON_GPIO_0_CLKCTRL 0x15c
46#define DM81XX_CM_ALWON_GPIO_1_CLKCTRL 0x160
47#define DM81XX_CM_ALWON_I2C_0_CLKCTRL 0x164
48#define DM81XX_CM_ALWON_I2C_1_CLKCTRL 0x168
49#define DM81XX_CM_ALWON_WDTIMER_CLKCTRL 0x18c
50#define DM81XX_CM_ALWON_SPI_CLKCTRL 0x190
51#define DM81XX_CM_ALWON_MAILBOX_CLKCTRL 0x194
52#define DM81XX_CM_ALWON_SPINBOX_CLKCTRL 0x198
53#define DM81XX_CM_ALWON_MMUDATA_CLKCTRL 0x19c
54#define DM81XX_CM_ALWON_MMUCFG_CLKCTRL 0x1a8
55#define DM81XX_CM_ALWON_CONTROL_CLKCTRL 0x1c4
56#define DM81XX_CM_ALWON_GPMC_CLKCTRL 0x1d0
57#define DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL 0x1d4
58#define DM81XX_CM_ALWON_L3_CLKCTRL 0x1e4
59#define DM81XX_CM_ALWON_L4HS_CLKCTRL 0x1e8
60#define DM81XX_CM_ALWON_L4LS_CLKCTRL 0x1ec
61#define DM81XX_CM_ALWON_RTC_CLKCTRL 0x1f0
62#define DM81XX_CM_ALWON_TPCC_CLKCTRL 0x1f4
63#define DM81XX_CM_ALWON_TPTC0_CLKCTRL 0x1f8
64#define DM81XX_CM_ALWON_TPTC1_CLKCTRL 0x1fc
65#define DM81XX_CM_ALWON_TPTC2_CLKCTRL 0x200
66#define DM81XX_CM_ALWON_TPTC3_CLKCTRL 0x204
67
68/* Registers specific to dm814x */
69#define DM814X_CM_ALWON_MCASP_3_4_5_CLKCTRL 0x16c
70#define DM814X_CM_ALWON_ATL_CLKCTRL 0x170
71#define DM814X_CM_ALWON_MLB_CLKCTRL 0x174
72#define DM814X_CM_ALWON_PATA_CLKCTRL 0x178
73#define DM814X_CM_ALWON_UART_3_CLKCTRL 0x180
74#define DM814X_CM_ALWON_UART_4_CLKCTRL 0x184
75#define DM814X_CM_ALWON_UART_5_CLKCTRL 0x188
76#define DM814X_CM_ALWON_OCM_0_CLKCTRL 0x1b4
77#define DM814X_CM_ALWON_VCP_CLKCTRL 0x1b8
78#define DM814X_CM_ALWON_MPU_CLKCTRL 0x1dc
79#define DM814X_CM_ALWON_DEBUGSS_CLKCTRL 0x1e0
80#define DM814X_CM_ALWON_DCAN_0_1_CLKCTRL 0x218
81#define DM814X_CM_ALWON_MMCHS_0_CLKCTRL 0x21c
82#define DM814X_CM_ALWON_MMCHS_1_CLKCTRL 0x220
83#define DM814X_CM_ALWON_MMCHS_2_CLKCTRL 0x224
84#define DM814X_CM_ALWON_CUST_EFUSE_CLKCTRL 0x228
85
86/* Registers specific to dm816x */
Tony Lindgren4d38bd12015-01-26 09:26:32 -080087#define DM816X_DM_ALWON_BASE 0x1400
Tony Lindgren4d38bd12015-01-26 09:26:32 -080088#define DM816X_CM_ALWON_TIMER_1_CLKCTRL (0x1570 - DM816X_DM_ALWON_BASE)
89#define DM816X_CM_ALWON_TIMER_2_CLKCTRL (0x1574 - DM816X_DM_ALWON_BASE)
90#define DM816X_CM_ALWON_TIMER_3_CLKCTRL (0x1578 - DM816X_DM_ALWON_BASE)
91#define DM816X_CM_ALWON_TIMER_4_CLKCTRL (0x157c - DM816X_DM_ALWON_BASE)
92#define DM816X_CM_ALWON_TIMER_5_CLKCTRL (0x1580 - DM816X_DM_ALWON_BASE)
93#define DM816X_CM_ALWON_TIMER_6_CLKCTRL (0x1584 - DM816X_DM_ALWON_BASE)
94#define DM816X_CM_ALWON_TIMER_7_CLKCTRL (0x1588 - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -080095#define DM816X_CM_ALWON_SDIO_CLKCTRL (0x15b0 - DM816X_DM_ALWON_BASE)
96#define DM816X_CM_ALWON_OCMC_0_CLKCTRL (0x15b4 - DM816X_DM_ALWON_BASE)
97#define DM816X_CM_ALWON_OCMC_1_CLKCTRL (0x15b8 - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -080098#define DM816X_CM_ALWON_ETHERNET_1_CLKCTRL (0x15d8 - DM816X_DM_ALWON_BASE)
99#define DM816X_CM_ALWON_MPU_CLKCTRL (0x15dc - DM816X_DM_ALWON_BASE)
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800100#define DM816X_CM_ALWON_SR_0_CLKCTRL (0x1608 - DM816X_DM_ALWON_BASE)
101#define DM816X_CM_ALWON_SR_1_CLKCTRL (0x160c - DM816X_DM_ALWON_BASE)
102
103/*
104 * The default .clkctrl_offs field is offset from CM_DEFAULT, that's
105 * TRM 18.7.6 CM_DEFAULT device register values minus 0x500
106 */
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800107#define DM81XX_CM_DEFAULT_OFFSET 0x500
108#define DM81XX_CM_DEFAULT_USB_CLKCTRL (0x558 - DM81XX_CM_DEFAULT_OFFSET)
Kevin Hilman49e9e612017-03-14 12:14:12 +0100109#define DM81XX_CM_DEFAULT_SATA_CLKCTRL (0x560 - DM81XX_CM_DEFAULT_OFFSET)
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800110
111/* L3 Interconnect entries clocked at 125, 250 and 500MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700112static struct omap_hwmod dm81xx_alwon_l3_slow_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800113 .name = "alwon_l3_slow",
114 .clkdm_name = "alwon_l3s_clkdm",
115 .class = &l3_hwmod_class,
116 .flags = HWMOD_NO_IDLEST,
117};
118
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700119static struct omap_hwmod dm81xx_default_l3_slow_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800120 .name = "default_l3_slow",
121 .clkdm_name = "default_l3_slow_clkdm",
122 .class = &l3_hwmod_class,
123 .flags = HWMOD_NO_IDLEST,
124};
125
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700126static struct omap_hwmod dm81xx_alwon_l3_med_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800127 .name = "l3_med",
128 .clkdm_name = "alwon_l3_med_clkdm",
129 .class = &l3_hwmod_class,
130 .flags = HWMOD_NO_IDLEST,
131};
132
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700133static struct omap_hwmod dm81xx_alwon_l3_fast_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800134 .name = "l3_fast",
135 .clkdm_name = "alwon_l3_fast_clkdm",
136 .class = &l3_hwmod_class,
137 .flags = HWMOD_NO_IDLEST,
138};
139
140/*
141 * L4 standard peripherals, see TRM table 1-12 for devices using this.
142 * See TRM table 1-73 for devices using the 125MHz SYSCLK6 clock.
143 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700144static struct omap_hwmod dm81xx_l4_ls_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800145 .name = "l4_ls",
146 .clkdm_name = "alwon_l3s_clkdm",
147 .class = &l4_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100148 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800149};
150
151/*
152 * L4 high-speed peripherals. For devices using this, please see the TRM
153 * table 1-13. On dm816x, only EMAC, MDIO and SATA use this. See also TRM
154 * table 1-73 for devices using 250MHz SYSCLK5 clock.
155 */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700156static struct omap_hwmod dm81xx_l4_hs_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800157 .name = "l4_hs",
158 .clkdm_name = "alwon_l3_med_clkdm",
159 .class = &l4_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100160 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800161};
162
163/* L3 slow -> L4 ls peripheral interface running at 125MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700164static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_ls = {
165 .master = &dm81xx_alwon_l3_slow_hwmod,
166 .slave = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800167 .user = OCP_USER_MPU,
168};
169
170/* L3 med -> L4 fast peripheral interface running at 250MHz */
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700171static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_hs = {
172 .master = &dm81xx_alwon_l3_med_hwmod,
173 .slave = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800174 .user = OCP_USER_MPU,
175};
176
177/* MPU */
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700178static struct omap_hwmod dm814x_mpu_hwmod = {
179 .name = "mpu",
180 .clkdm_name = "alwon_l3s_clkdm",
181 .class = &mpu_hwmod_class,
182 .flags = HWMOD_INIT_NO_IDLE,
183 .main_clk = "mpu_ck",
184 .prcm = {
185 .omap4 = {
186 .clkctrl_offs = DM814X_CM_ALWON_MPU_CLKCTRL,
187 .modulemode = MODULEMODE_SWCTRL,
188 },
189 },
190};
191
192static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_slow = {
193 .master = &dm814x_mpu_hwmod,
194 .slave = &dm81xx_alwon_l3_slow_hwmod,
195 .user = OCP_USER_MPU,
196};
197
198/* L3 med peripheral interface running at 200MHz */
199static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_med = {
200 .master = &dm814x_mpu_hwmod,
201 .slave = &dm81xx_alwon_l3_med_hwmod,
202 .user = OCP_USER_MPU,
203};
204
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800205static struct omap_hwmod dm816x_mpu_hwmod = {
206 .name = "mpu",
207 .clkdm_name = "alwon_mpu_clkdm",
208 .class = &mpu_hwmod_class,
209 .flags = HWMOD_INIT_NO_IDLE,
210 .main_clk = "mpu_ck",
211 .prcm = {
212 .omap4 = {
213 .clkctrl_offs = DM816X_CM_ALWON_MPU_CLKCTRL,
214 .modulemode = MODULEMODE_SWCTRL,
215 },
216 },
217};
218
219static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_slow = {
220 .master = &dm816x_mpu_hwmod,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700221 .slave = &dm81xx_alwon_l3_slow_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800222 .user = OCP_USER_MPU,
223};
224
225/* L3 med peripheral interface running at 250MHz */
226static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_med = {
227 .master = &dm816x_mpu_hwmod,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700228 .slave = &dm81xx_alwon_l3_med_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800229 .user = OCP_USER_MPU,
230};
231
Tony Lindgrenc5803242016-02-26 11:00:22 -0800232/* RTC */
233static struct omap_hwmod_class_sysconfig ti81xx_rtc_sysc = {
234 .rev_offs = 0x74,
235 .sysc_offs = 0x78,
236 .sysc_flags = SYSC_HAS_SIDLEMODE,
237 .idlemodes = SIDLE_FORCE | SIDLE_NO |
238 SIDLE_SMART | SIDLE_SMART_WKUP,
239 .sysc_fields = &omap_hwmod_sysc_type3,
240};
241
242static struct omap_hwmod_class ti81xx_rtc_hwmod_class = {
243 .name = "rtc",
244 .sysc = &ti81xx_rtc_sysc,
245};
246
Ben Dooks41dc5482016-06-21 13:47:16 +0100247static struct omap_hwmod ti81xx_rtc_hwmod = {
Tony Lindgrenc5803242016-02-26 11:00:22 -0800248 .name = "rtc",
249 .class = &ti81xx_rtc_hwmod_class,
250 .clkdm_name = "alwon_l3s_clkdm",
251 .flags = HWMOD_NO_IDLEST,
252 .main_clk = "sysclk18_ck",
253 .prcm = {
254 .omap4 = {
255 .clkctrl_offs = DM81XX_CM_ALWON_RTC_CLKCTRL,
256 .modulemode = MODULEMODE_SWCTRL,
257 },
258 },
259};
260
261static struct omap_hwmod_ocp_if ti81xx_l4_ls__rtc = {
262 .master = &dm81xx_l4_ls_hwmod,
263 .slave = &ti81xx_rtc_hwmod,
264 .clk = "sysclk6_ck",
265 .user = OCP_USER_MPU,
266};
267
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800268/* UART common */
269static struct omap_hwmod_class_sysconfig uart_sysc = {
270 .rev_offs = 0x50,
271 .sysc_offs = 0x54,
272 .syss_offs = 0x58,
273 .sysc_flags = SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
274 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
275 SYSS_HAS_RESET_STATUS,
276 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
277 MSTANDBY_SMART_WKUP,
278 .sysc_fields = &omap_hwmod_sysc_type1,
279};
280
281static struct omap_hwmod_class uart_class = {
282 .name = "uart",
283 .sysc = &uart_sysc,
284};
285
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700286static struct omap_hwmod dm81xx_uart1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800287 .name = "uart1",
288 .clkdm_name = "alwon_l3s_clkdm",
289 .main_clk = "sysclk10_ck",
290 .prcm = {
291 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700292 .clkctrl_offs = DM81XX_CM_ALWON_UART_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800293 .modulemode = MODULEMODE_SWCTRL,
294 },
295 },
296 .class = &uart_class,
297 .flags = DEBUG_TI81XXUART1_FLAGS,
298};
299
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700300static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart1 = {
301 .master = &dm81xx_l4_ls_hwmod,
302 .slave = &dm81xx_uart1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800303 .clk = "sysclk6_ck",
304 .user = OCP_USER_MPU,
305};
306
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700307static struct omap_hwmod dm81xx_uart2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800308 .name = "uart2",
309 .clkdm_name = "alwon_l3s_clkdm",
310 .main_clk = "sysclk10_ck",
311 .prcm = {
312 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700313 .clkctrl_offs = DM81XX_CM_ALWON_UART_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800314 .modulemode = MODULEMODE_SWCTRL,
315 },
316 },
317 .class = &uart_class,
318 .flags = DEBUG_TI81XXUART2_FLAGS,
319};
320
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700321static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart2 = {
322 .master = &dm81xx_l4_ls_hwmod,
323 .slave = &dm81xx_uart2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800324 .clk = "sysclk6_ck",
325 .user = OCP_USER_MPU,
326};
327
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700328static struct omap_hwmod dm81xx_uart3_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800329 .name = "uart3",
330 .clkdm_name = "alwon_l3s_clkdm",
331 .main_clk = "sysclk10_ck",
332 .prcm = {
333 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700334 .clkctrl_offs = DM81XX_CM_ALWON_UART_2_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800335 .modulemode = MODULEMODE_SWCTRL,
336 },
337 },
338 .class = &uart_class,
339 .flags = DEBUG_TI81XXUART3_FLAGS,
340};
341
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700342static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart3 = {
343 .master = &dm81xx_l4_ls_hwmod,
344 .slave = &dm81xx_uart3_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800345 .clk = "sysclk6_ck",
346 .user = OCP_USER_MPU,
347};
348
349static struct omap_hwmod_class_sysconfig wd_timer_sysc = {
350 .rev_offs = 0x0,
351 .sysc_offs = 0x10,
352 .syss_offs = 0x14,
353 .sysc_flags = SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
354 SYSS_HAS_RESET_STATUS,
355 .sysc_fields = &omap_hwmod_sysc_type1,
356};
357
358static struct omap_hwmod_class wd_timer_class = {
359 .name = "wd_timer",
360 .sysc = &wd_timer_sysc,
361 .pre_shutdown = &omap2_wd_timer_disable,
362 .reset = &omap2_wd_timer_reset,
363};
364
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700365static struct omap_hwmod dm81xx_wd_timer_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800366 .name = "wd_timer",
367 .clkdm_name = "alwon_l3s_clkdm",
368 .main_clk = "sysclk18_ck",
369 .flags = HWMOD_NO_IDLEST,
370 .prcm = {
371 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700372 .clkctrl_offs = DM81XX_CM_ALWON_WDTIMER_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800373 .modulemode = MODULEMODE_SWCTRL,
374 },
375 },
376 .class = &wd_timer_class,
377};
378
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700379static struct omap_hwmod_ocp_if dm81xx_l4_ls__wd_timer1 = {
380 .master = &dm81xx_l4_ls_hwmod,
381 .slave = &dm81xx_wd_timer_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800382 .clk = "sysclk6_ck",
383 .user = OCP_USER_MPU,
384};
385
386/* I2C common */
387static struct omap_hwmod_class_sysconfig i2c_sysc = {
388 .rev_offs = 0x0,
389 .sysc_offs = 0x10,
390 .syss_offs = 0x90,
391 .sysc_flags = SYSC_HAS_SIDLEMODE |
392 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
393 SYSC_HAS_AUTOIDLE,
394 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
395 .sysc_fields = &omap_hwmod_sysc_type1,
396};
397
398static struct omap_hwmod_class i2c_class = {
399 .name = "i2c",
400 .sysc = &i2c_sysc,
401};
402
403static struct omap_hwmod dm81xx_i2c1_hwmod = {
404 .name = "i2c1",
405 .clkdm_name = "alwon_l3s_clkdm",
406 .main_clk = "sysclk10_ck",
407 .prcm = {
408 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700409 .clkctrl_offs = DM81XX_CM_ALWON_I2C_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800410 .modulemode = MODULEMODE_SWCTRL,
411 },
412 },
413 .class = &i2c_class,
414};
415
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700416static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c1 = {
417 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800418 .slave = &dm81xx_i2c1_hwmod,
419 .clk = "sysclk6_ck",
420 .user = OCP_USER_MPU,
421};
422
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700423static struct omap_hwmod dm81xx_i2c2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800424 .name = "i2c2",
425 .clkdm_name = "alwon_l3s_clkdm",
426 .main_clk = "sysclk10_ck",
427 .prcm = {
428 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700429 .clkctrl_offs = DM81XX_CM_ALWON_I2C_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800430 .modulemode = MODULEMODE_SWCTRL,
431 },
432 },
433 .class = &i2c_class,
434};
435
436static struct omap_hwmod_class_sysconfig dm81xx_elm_sysc = {
437 .rev_offs = 0x0000,
438 .sysc_offs = 0x0010,
439 .syss_offs = 0x0014,
440 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
441 SYSC_HAS_SOFTRESET |
442 SYSS_HAS_RESET_STATUS,
443 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
444 .sysc_fields = &omap_hwmod_sysc_type1,
445};
446
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700447static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c2 = {
448 .master = &dm81xx_l4_ls_hwmod,
449 .slave = &dm81xx_i2c2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800450 .clk = "sysclk6_ck",
451 .user = OCP_USER_MPU,
452};
453
454static struct omap_hwmod_class dm81xx_elm_hwmod_class = {
455 .name = "elm",
456 .sysc = &dm81xx_elm_sysc,
457};
458
459static struct omap_hwmod dm81xx_elm_hwmod = {
460 .name = "elm",
461 .clkdm_name = "alwon_l3s_clkdm",
462 .class = &dm81xx_elm_hwmod_class,
463 .main_clk = "sysclk6_ck",
464};
465
466static struct omap_hwmod_ocp_if dm81xx_l4_ls__elm = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700467 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800468 .slave = &dm81xx_elm_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800469 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800470 .user = OCP_USER_MPU,
471};
472
473static struct omap_hwmod_class_sysconfig dm81xx_gpio_sysc = {
474 .rev_offs = 0x0000,
475 .sysc_offs = 0x0010,
476 .syss_offs = 0x0114,
477 .sysc_flags = SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
478 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
479 SYSS_HAS_RESET_STATUS,
480 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
481 SIDLE_SMART_WKUP,
482 .sysc_fields = &omap_hwmod_sysc_type1,
483};
484
485static struct omap_hwmod_class dm81xx_gpio_hwmod_class = {
486 .name = "gpio",
487 .sysc = &dm81xx_gpio_sysc,
488 .rev = 2,
489};
490
491static struct omap_gpio_dev_attr gpio_dev_attr = {
492 .bank_width = 32,
493 .dbck_flag = true,
494};
495
496static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
497 { .role = "dbclk", .clk = "sysclk18_ck" },
498};
499
500static struct omap_hwmod dm81xx_gpio1_hwmod = {
501 .name = "gpio1",
502 .clkdm_name = "alwon_l3s_clkdm",
503 .class = &dm81xx_gpio_hwmod_class,
504 .main_clk = "sysclk6_ck",
505 .prcm = {
506 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700507 .clkctrl_offs = DM81XX_CM_ALWON_GPIO_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800508 .modulemode = MODULEMODE_SWCTRL,
509 },
510 },
511 .opt_clks = gpio1_opt_clks,
512 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
513 .dev_attr = &gpio_dev_attr,
514};
515
516static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700517 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800518 .slave = &dm81xx_gpio1_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800519 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800520 .user = OCP_USER_MPU,
521};
522
523static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
524 { .role = "dbclk", .clk = "sysclk18_ck" },
525};
526
527static struct omap_hwmod dm81xx_gpio2_hwmod = {
528 .name = "gpio2",
529 .clkdm_name = "alwon_l3s_clkdm",
530 .class = &dm81xx_gpio_hwmod_class,
531 .main_clk = "sysclk6_ck",
532 .prcm = {
533 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700534 .clkctrl_offs = DM81XX_CM_ALWON_GPIO_1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800535 .modulemode = MODULEMODE_SWCTRL,
536 },
537 },
538 .opt_clks = gpio2_opt_clks,
539 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
540 .dev_attr = &gpio_dev_attr,
541};
542
543static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700544 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800545 .slave = &dm81xx_gpio2_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800546 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800547 .user = OCP_USER_MPU,
548};
549
550static struct omap_hwmod_class_sysconfig dm81xx_gpmc_sysc = {
551 .rev_offs = 0x0,
552 .sysc_offs = 0x10,
553 .syss_offs = 0x14,
554 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
555 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
556 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
557 .sysc_fields = &omap_hwmod_sysc_type1,
558};
559
560static struct omap_hwmod_class dm81xx_gpmc_hwmod_class = {
561 .name = "gpmc",
562 .sysc = &dm81xx_gpmc_sysc,
563};
564
565static struct omap_hwmod dm81xx_gpmc_hwmod = {
566 .name = "gpmc",
567 .clkdm_name = "alwon_l3s_clkdm",
568 .class = &dm81xx_gpmc_hwmod_class,
569 .main_clk = "sysclk6_ck",
Tony Lindgren63aa9452015-06-01 19:22:10 -0600570 /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
571 .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800572 .prcm = {
573 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700574 .clkctrl_offs = DM81XX_CM_ALWON_GPMC_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800575 .modulemode = MODULEMODE_SWCTRL,
576 },
577 },
578};
579
Sekhar Norif734a9b2015-07-11 20:29:15 +0530580static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__gpmc = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700581 .master = &dm81xx_alwon_l3_slow_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800582 .slave = &dm81xx_gpmc_hwmod,
583 .user = OCP_USER_MPU,
584};
585
Tony Lindgrenebf24412016-03-02 07:29:29 -0800586/* USB needs udelay 1 after reset at least on hp t410, use 2 for margin */
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800587static struct omap_hwmod_class_sysconfig dm81xx_usbhsotg_sysc = {
588 .rev_offs = 0x0,
589 .sysc_offs = 0x10,
Tony Lindgrenebf24412016-03-02 07:29:29 -0800590 .srst_udelay = 2,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800591 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
592 SYSC_HAS_SOFTRESET,
593 .idlemodes = SIDLE_SMART | MSTANDBY_FORCE | MSTANDBY_SMART,
594 .sysc_fields = &omap_hwmod_sysc_type2,
595};
596
597static struct omap_hwmod_class dm81xx_usbotg_class = {
598 .name = "usbotg",
599 .sysc = &dm81xx_usbhsotg_sysc,
600};
601
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800602static struct omap_hwmod dm814x_usbss_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800603 .name = "usb_otg_hs",
604 .clkdm_name = "default_l3_slow_clkdm",
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800605 .main_clk = "pll260dcoclkldo", /* 481c5260.adpll.dcoclkldo */
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800606 .prcm = {
607 .omap4 = {
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800608 .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800609 .modulemode = MODULEMODE_SWCTRL,
610 },
611 },
612 .class = &dm81xx_usbotg_class,
613};
614
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800615static struct omap_hwmod_ocp_if dm814x_default_l3_slow__usbss = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700616 .master = &dm81xx_default_l3_slow_hwmod,
Tony Lindgrenf53850b2015-12-22 15:40:01 -0800617 .slave = &dm814x_usbss_hwmod,
618 .clk = "sysclk6_ck",
619 .user = OCP_USER_MPU,
620};
621
622static struct omap_hwmod dm816x_usbss_hwmod = {
623 .name = "usb_otg_hs",
624 .clkdm_name = "default_l3_slow_clkdm",
625 .main_clk = "sysclk6_ck",
626 .prcm = {
627 .omap4 = {
628 .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL,
629 .modulemode = MODULEMODE_SWCTRL,
630 },
631 },
632 .class = &dm81xx_usbotg_class,
633};
634
635static struct omap_hwmod_ocp_if dm816x_default_l3_slow__usbss = {
636 .master = &dm81xx_default_l3_slow_hwmod,
637 .slave = &dm816x_usbss_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800638 .clk = "sysclk6_ck",
639 .user = OCP_USER_MPU,
640};
641
642static struct omap_hwmod_class_sysconfig dm816x_timer_sysc = {
643 .rev_offs = 0x0000,
644 .sysc_offs = 0x0010,
645 .syss_offs = 0x0014,
646 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET,
647 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
648 SIDLE_SMART_WKUP,
649 .sysc_fields = &omap_hwmod_sysc_type2,
650};
651
652static struct omap_hwmod_class dm816x_timer_hwmod_class = {
653 .name = "timer",
654 .sysc = &dm816x_timer_sysc,
655};
656
657static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
658 .timer_capability = OMAP_TIMER_ALWON,
659};
660
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700661static struct omap_hwmod dm814x_timer1_hwmod = {
662 .name = "timer1",
663 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrencb4db032015-12-03 12:02:31 -0800664 .main_clk = "timer1_fck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700665 .dev_attr = &capability_alwon_dev_attr,
666 .class = &dm816x_timer_hwmod_class,
667 .flags = HWMOD_NO_IDLEST,
668};
669
670static struct omap_hwmod_ocp_if dm814x_l4_ls__timer1 = {
671 .master = &dm81xx_l4_ls_hwmod,
672 .slave = &dm814x_timer1_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800673 .clk = "sysclk6_ck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700674 .user = OCP_USER_MPU,
675};
676
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800677static struct omap_hwmod dm816x_timer1_hwmod = {
678 .name = "timer1",
679 .clkdm_name = "alwon_l3s_clkdm",
680 .main_clk = "timer1_fck",
681 .prcm = {
682 .omap4 = {
683 .clkctrl_offs = DM816X_CM_ALWON_TIMER_1_CLKCTRL,
684 .modulemode = MODULEMODE_SWCTRL,
685 },
686 },
687 .dev_attr = &capability_alwon_dev_attr,
688 .class = &dm816x_timer_hwmod_class,
689};
690
691static struct omap_hwmod_ocp_if dm816x_l4_ls__timer1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700692 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800693 .slave = &dm816x_timer1_hwmod,
694 .clk = "sysclk6_ck",
695 .user = OCP_USER_MPU,
696};
697
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700698static struct omap_hwmod dm814x_timer2_hwmod = {
699 .name = "timer2",
700 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrencb4db032015-12-03 12:02:31 -0800701 .main_clk = "timer2_fck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700702 .dev_attr = &capability_alwon_dev_attr,
703 .class = &dm816x_timer_hwmod_class,
704 .flags = HWMOD_NO_IDLEST,
705};
706
707static struct omap_hwmod_ocp_if dm814x_l4_ls__timer2 = {
708 .master = &dm81xx_l4_ls_hwmod,
709 .slave = &dm814x_timer2_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -0800710 .clk = "sysclk6_ck",
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700711 .user = OCP_USER_MPU,
712};
713
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800714static struct omap_hwmod dm816x_timer2_hwmod = {
715 .name = "timer2",
716 .clkdm_name = "alwon_l3s_clkdm",
717 .main_clk = "timer2_fck",
718 .prcm = {
719 .omap4 = {
720 .clkctrl_offs = DM816X_CM_ALWON_TIMER_2_CLKCTRL,
721 .modulemode = MODULEMODE_SWCTRL,
722 },
723 },
724 .dev_attr = &capability_alwon_dev_attr,
725 .class = &dm816x_timer_hwmod_class,
726};
727
728static struct omap_hwmod_ocp_if dm816x_l4_ls__timer2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700729 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800730 .slave = &dm816x_timer2_hwmod,
731 .clk = "sysclk6_ck",
732 .user = OCP_USER_MPU,
733};
734
735static struct omap_hwmod dm816x_timer3_hwmod = {
736 .name = "timer3",
737 .clkdm_name = "alwon_l3s_clkdm",
738 .main_clk = "timer3_fck",
739 .prcm = {
740 .omap4 = {
741 .clkctrl_offs = DM816X_CM_ALWON_TIMER_3_CLKCTRL,
742 .modulemode = MODULEMODE_SWCTRL,
743 },
744 },
745 .dev_attr = &capability_alwon_dev_attr,
746 .class = &dm816x_timer_hwmod_class,
747};
748
749static struct omap_hwmod_ocp_if dm816x_l4_ls__timer3 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700750 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800751 .slave = &dm816x_timer3_hwmod,
752 .clk = "sysclk6_ck",
753 .user = OCP_USER_MPU,
754};
755
756static struct omap_hwmod dm816x_timer4_hwmod = {
757 .name = "timer4",
758 .clkdm_name = "alwon_l3s_clkdm",
759 .main_clk = "timer4_fck",
760 .prcm = {
761 .omap4 = {
762 .clkctrl_offs = DM816X_CM_ALWON_TIMER_4_CLKCTRL,
763 .modulemode = MODULEMODE_SWCTRL,
764 },
765 },
766 .dev_attr = &capability_alwon_dev_attr,
767 .class = &dm816x_timer_hwmod_class,
768};
769
770static struct omap_hwmod_ocp_if dm816x_l4_ls__timer4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700771 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800772 .slave = &dm816x_timer4_hwmod,
773 .clk = "sysclk6_ck",
774 .user = OCP_USER_MPU,
775};
776
777static struct omap_hwmod dm816x_timer5_hwmod = {
778 .name = "timer5",
779 .clkdm_name = "alwon_l3s_clkdm",
780 .main_clk = "timer5_fck",
781 .prcm = {
782 .omap4 = {
783 .clkctrl_offs = DM816X_CM_ALWON_TIMER_5_CLKCTRL,
784 .modulemode = MODULEMODE_SWCTRL,
785 },
786 },
787 .dev_attr = &capability_alwon_dev_attr,
788 .class = &dm816x_timer_hwmod_class,
789};
790
791static struct omap_hwmod_ocp_if dm816x_l4_ls__timer5 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700792 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800793 .slave = &dm816x_timer5_hwmod,
794 .clk = "sysclk6_ck",
795 .user = OCP_USER_MPU,
796};
797
798static struct omap_hwmod dm816x_timer6_hwmod = {
799 .name = "timer6",
800 .clkdm_name = "alwon_l3s_clkdm",
801 .main_clk = "timer6_fck",
802 .prcm = {
803 .omap4 = {
804 .clkctrl_offs = DM816X_CM_ALWON_TIMER_6_CLKCTRL,
805 .modulemode = MODULEMODE_SWCTRL,
806 },
807 },
808 .dev_attr = &capability_alwon_dev_attr,
809 .class = &dm816x_timer_hwmod_class,
810};
811
812static struct omap_hwmod_ocp_if dm816x_l4_ls__timer6 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700813 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800814 .slave = &dm816x_timer6_hwmod,
815 .clk = "sysclk6_ck",
816 .user = OCP_USER_MPU,
817};
818
819static struct omap_hwmod dm816x_timer7_hwmod = {
820 .name = "timer7",
821 .clkdm_name = "alwon_l3s_clkdm",
822 .main_clk = "timer7_fck",
823 .prcm = {
824 .omap4 = {
825 .clkctrl_offs = DM816X_CM_ALWON_TIMER_7_CLKCTRL,
826 .modulemode = MODULEMODE_SWCTRL,
827 },
828 },
829 .dev_attr = &capability_alwon_dev_attr,
830 .class = &dm816x_timer_hwmod_class,
831};
832
833static struct omap_hwmod_ocp_if dm816x_l4_ls__timer7 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700834 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800835 .slave = &dm816x_timer7_hwmod,
836 .clk = "sysclk6_ck",
837 .user = OCP_USER_MPU,
838};
839
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700840/* CPSW on dm814x */
841static struct omap_hwmod_class_sysconfig dm814x_cpgmac_sysc = {
842 .rev_offs = 0x0,
843 .sysc_offs = 0x8,
844 .syss_offs = 0x4,
845 .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
846 SYSS_HAS_RESET_STATUS,
847 .idlemodes = SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
848 MSTANDBY_NO,
849 .sysc_fields = &omap_hwmod_sysc_type3,
850};
851
852static struct omap_hwmod_class dm814x_cpgmac0_hwmod_class = {
853 .name = "cpgmac0",
854 .sysc = &dm814x_cpgmac_sysc,
855};
856
Tony Lindgren24da7412015-07-23 21:59:18 -0700857static struct omap_hwmod dm814x_cpgmac0_hwmod = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700858 .name = "cpgmac0",
859 .class = &dm814x_cpgmac0_hwmod_class,
860 .clkdm_name = "alwon_ethernet_clkdm",
861 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
862 .main_clk = "cpsw_125mhz_gclk",
863 .prcm = {
864 .omap4 = {
865 .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
866 .modulemode = MODULEMODE_SWCTRL,
867 },
868 },
869};
870
871static struct omap_hwmod_class dm814x_mdio_hwmod_class = {
872 .name = "davinci_mdio",
873};
874
Tony Lindgren24da7412015-07-23 21:59:18 -0700875static struct omap_hwmod dm814x_mdio_hwmod = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700876 .name = "davinci_mdio",
877 .class = &dm814x_mdio_hwmod_class,
878 .clkdm_name = "alwon_ethernet_clkdm",
879 .main_clk = "cpsw_125mhz_gclk",
880};
881
882static struct omap_hwmod_ocp_if dm814x_l4_hs__cpgmac0 = {
883 .master = &dm81xx_l4_hs_hwmod,
884 .slave = &dm814x_cpgmac0_hwmod,
885 .clk = "cpsw_125mhz_gclk",
886 .user = OCP_USER_MPU,
887};
888
Tony Lindgren24da7412015-07-23 21:59:18 -0700889static struct omap_hwmod_ocp_if dm814x_cpgmac0__mdio = {
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700890 .master = &dm814x_cpgmac0_hwmod,
891 .slave = &dm814x_mdio_hwmod,
892 .user = OCP_USER_MPU,
893 .flags = HWMOD_NO_IDLEST,
894};
895
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800896/* EMAC Ethernet */
897static struct omap_hwmod_class_sysconfig dm816x_emac_sysc = {
898 .rev_offs = 0x0,
899 .sysc_offs = 0x4,
900 .sysc_flags = SYSC_HAS_SOFTRESET,
901 .sysc_fields = &omap_hwmod_sysc_type2,
902};
903
904static struct omap_hwmod_class dm816x_emac_hwmod_class = {
905 .name = "emac",
906 .sysc = &dm816x_emac_sysc,
907};
908
909/*
910 * On dm816x the MDIO is within EMAC0. As the MDIO driver is a separate
911 * driver probed before EMAC0, we let MDIO do the clock idling.
912 */
913static struct omap_hwmod dm816x_emac0_hwmod = {
914 .name = "emac0",
915 .clkdm_name = "alwon_ethernet_clkdm",
916 .class = &dm816x_emac_hwmod_class,
Neil Armstrong29f5b342015-11-13 17:29:53 +0100917 .flags = HWMOD_NO_IDLEST,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800918};
919
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700920static struct omap_hwmod_ocp_if dm81xx_l4_hs__emac0 = {
921 .master = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800922 .slave = &dm816x_emac0_hwmod,
923 .clk = "sysclk5_ck",
924 .user = OCP_USER_MPU,
925};
926
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700927static struct omap_hwmod_class dm81xx_mdio_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800928 .name = "davinci_mdio",
929 .sysc = &dm816x_emac_sysc,
930};
931
Tony Lindgren24da7412015-07-23 21:59:18 -0700932static struct omap_hwmod dm81xx_emac0_mdio_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800933 .name = "davinci_mdio",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700934 .class = &dm81xx_mdio_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800935 .clkdm_name = "alwon_ethernet_clkdm",
936 .main_clk = "sysclk24_ck",
937 .flags = HWMOD_NO_IDLEST,
938 /*
939 * REVISIT: This should be moved to the emac0_hwmod
940 * once we have a better way to handle device slaves.
941 */
942 .prcm = {
943 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700944 .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800945 .modulemode = MODULEMODE_SWCTRL,
946 },
947 },
948};
949
Tony Lindgren24da7412015-07-23 21:59:18 -0700950static struct omap_hwmod_ocp_if dm81xx_emac0__mdio = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700951 .master = &dm81xx_l4_hs_hwmod,
952 .slave = &dm81xx_emac0_mdio_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800953 .user = OCP_USER_MPU,
954};
955
956static struct omap_hwmod dm816x_emac1_hwmod = {
957 .name = "emac1",
958 .clkdm_name = "alwon_ethernet_clkdm",
959 .main_clk = "sysclk24_ck",
960 .flags = HWMOD_NO_IDLEST,
961 .prcm = {
962 .omap4 = {
963 .clkctrl_offs = DM816X_CM_ALWON_ETHERNET_1_CLKCTRL,
964 .modulemode = MODULEMODE_SWCTRL,
965 },
966 },
967 .class = &dm816x_emac_hwmod_class,
968};
969
970static struct omap_hwmod_ocp_if dm816x_l4_hs__emac1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -0700971 .master = &dm81xx_l4_hs_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800972 .slave = &dm816x_emac1_hwmod,
973 .clk = "sysclk5_ck",
974 .user = OCP_USER_MPU,
975};
976
Kevin Hilman49e9e612017-03-14 12:14:12 +0100977static struct omap_hwmod_class_sysconfig dm81xx_sata_sysc = {
978 .sysc_offs = 0x1100,
979 .sysc_flags = SYSC_HAS_SIDLEMODE,
980 .idlemodes = SIDLE_FORCE,
981 .sysc_fields = &omap_hwmod_sysc_type3,
982};
983
984static struct omap_hwmod_class dm81xx_sata_hwmod_class = {
985 .name = "sata",
986 .sysc = &dm81xx_sata_sysc,
987};
988
989static struct omap_hwmod dm81xx_sata_hwmod = {
990 .name = "sata",
Tero Kristo71d50392017-08-25 14:21:12 +0300991 .clkdm_name = "default_clkdm",
Kevin Hilman49e9e612017-03-14 12:14:12 +0100992 .flags = HWMOD_NO_IDLEST,
993 .prcm = {
994 .omap4 = {
995 .clkctrl_offs = DM81XX_CM_DEFAULT_SATA_CLKCTRL,
996 .modulemode = MODULEMODE_SWCTRL,
997 },
998 },
999 .class = &dm81xx_sata_hwmod_class,
1000};
1001
1002static struct omap_hwmod_ocp_if dm81xx_l4_hs__sata = {
1003 .master = &dm81xx_l4_hs_hwmod,
1004 .slave = &dm81xx_sata_hwmod,
1005 .clk = "sysclk5_ck",
1006 .user = OCP_USER_MPU,
1007};
1008
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001009static struct omap_hwmod_class_sysconfig dm81xx_mmc_sysc = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001010 .rev_offs = 0x0,
1011 .sysc_offs = 0x110,
1012 .syss_offs = 0x114,
1013 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1014 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1015 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
1016 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1017 .sysc_fields = &omap_hwmod_sysc_type1,
1018};
1019
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001020static struct omap_hwmod_class dm81xx_mmc_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001021 .name = "mmc",
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001022 .sysc = &dm81xx_mmc_sysc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001023};
1024
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001025static struct omap_hwmod_opt_clk dm81xx_mmc_opt_clks[] = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001026 { .role = "dbck", .clk = "sysclk18_ck", },
1027};
1028
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001029static struct omap_hsmmc_dev_attr mmc_dev_attr = {
1030};
1031
1032static struct omap_hwmod dm814x_mmc1_hwmod = {
1033 .name = "mmc1",
1034 .clkdm_name = "alwon_l3s_clkdm",
1035 .opt_clks = dm81xx_mmc_opt_clks,
1036 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
1037 .main_clk = "sysclk8_ck",
1038 .prcm = {
1039 .omap4 = {
1040 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_0_CLKCTRL,
1041 .modulemode = MODULEMODE_SWCTRL,
1042 },
1043 },
1044 .dev_attr = &mmc_dev_attr,
1045 .class = &dm81xx_mmc_class,
1046};
1047
1048static struct omap_hwmod_ocp_if dm814x_l4_ls__mmc1 = {
1049 .master = &dm81xx_l4_ls_hwmod,
1050 .slave = &dm814x_mmc1_hwmod,
1051 .clk = "sysclk6_ck",
1052 .user = OCP_USER_MPU,
1053 .flags = OMAP_FIREWALL_L4
1054};
1055
1056static struct omap_hwmod dm814x_mmc2_hwmod = {
1057 .name = "mmc2",
1058 .clkdm_name = "alwon_l3s_clkdm",
1059 .opt_clks = dm81xx_mmc_opt_clks,
1060 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
1061 .main_clk = "sysclk8_ck",
1062 .prcm = {
1063 .omap4 = {
1064 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_1_CLKCTRL,
1065 .modulemode = MODULEMODE_SWCTRL,
1066 },
1067 },
1068 .dev_attr = &mmc_dev_attr,
1069 .class = &dm81xx_mmc_class,
1070};
1071
1072static struct omap_hwmod_ocp_if dm814x_l4_ls__mmc2 = {
1073 .master = &dm81xx_l4_ls_hwmod,
1074 .slave = &dm814x_mmc2_hwmod,
1075 .clk = "sysclk6_ck",
1076 .user = OCP_USER_MPU,
1077 .flags = OMAP_FIREWALL_L4
1078};
1079
1080static struct omap_hwmod dm814x_mmc3_hwmod = {
1081 .name = "mmc3",
1082 .clkdm_name = "alwon_l3_med_clkdm",
1083 .opt_clks = dm81xx_mmc_opt_clks,
1084 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
1085 .main_clk = "sysclk8_ck",
1086 .prcm = {
1087 .omap4 = {
1088 .clkctrl_offs = DM814X_CM_ALWON_MMCHS_2_CLKCTRL,
1089 .modulemode = MODULEMODE_SWCTRL,
1090 },
1091 },
1092 .dev_attr = &mmc_dev_attr,
1093 .class = &dm81xx_mmc_class,
1094};
1095
1096static struct omap_hwmod_ocp_if dm814x_alwon_l3_med__mmc3 = {
1097 .master = &dm81xx_alwon_l3_med_hwmod,
1098 .slave = &dm814x_mmc3_hwmod,
1099 .clk = "sysclk4_ck",
1100 .user = OCP_USER_MPU,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001101};
1102
1103static struct omap_hwmod dm816x_mmc1_hwmod = {
1104 .name = "mmc1",
1105 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001106 .opt_clks = dm81xx_mmc_opt_clks,
1107 .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks),
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001108 .main_clk = "sysclk10_ck",
1109 .prcm = {
1110 .omap4 = {
1111 .clkctrl_offs = DM816X_CM_ALWON_SDIO_CLKCTRL,
1112 .modulemode = MODULEMODE_SWCTRL,
1113 },
1114 },
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001115 .dev_attr = &mmc_dev_attr,
1116 .class = &dm81xx_mmc_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001117};
1118
1119static struct omap_hwmod_ocp_if dm816x_l4_ls__mmc1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001120 .master = &dm81xx_l4_ls_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001121 .slave = &dm816x_mmc1_hwmod,
1122 .clk = "sysclk6_ck",
1123 .user = OCP_USER_MPU,
1124 .flags = OMAP_FIREWALL_L4
1125};
1126
1127static struct omap_hwmod_class_sysconfig dm816x_mcspi_sysc = {
1128 .rev_offs = 0x0,
1129 .sysc_offs = 0x110,
1130 .syss_offs = 0x114,
1131 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1132 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1133 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
1134 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1135 .sysc_fields = &omap_hwmod_sysc_type1,
1136};
1137
1138static struct omap_hwmod_class dm816x_mcspi_class = {
1139 .name = "mcspi",
1140 .sysc = &dm816x_mcspi_sysc,
1141 .rev = OMAP3_MCSPI_REV,
1142};
1143
1144static struct omap2_mcspi_dev_attr dm816x_mcspi1_dev_attr = {
1145 .num_chipselect = 4,
1146};
1147
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001148static struct omap_hwmod dm81xx_mcspi1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001149 .name = "mcspi1",
1150 .clkdm_name = "alwon_l3s_clkdm",
1151 .main_clk = "sysclk10_ck",
1152 .prcm = {
1153 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001154 .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001155 .modulemode = MODULEMODE_SWCTRL,
1156 },
1157 },
1158 .class = &dm816x_mcspi_class,
1159 .dev_attr = &dm816x_mcspi1_dev_attr,
1160};
1161
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001162static struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi1 = {
1163 .master = &dm81xx_l4_ls_hwmod,
1164 .slave = &dm81xx_mcspi1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001165 .clk = "sysclk6_ck",
1166 .user = OCP_USER_MPU,
1167};
1168
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001169static struct omap_hwmod_class_sysconfig dm81xx_mailbox_sysc = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001170 .rev_offs = 0x000,
1171 .sysc_offs = 0x010,
1172 .syss_offs = 0x014,
1173 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1174 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE,
1175 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1176 .sysc_fields = &omap_hwmod_sysc_type1,
1177};
1178
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001179static struct omap_hwmod_class dm81xx_mailbox_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001180 .name = "mailbox",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001181 .sysc = &dm81xx_mailbox_sysc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001182};
1183
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001184static struct omap_hwmod dm81xx_mailbox_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001185 .name = "mailbox",
1186 .clkdm_name = "alwon_l3s_clkdm",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001187 .class = &dm81xx_mailbox_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001188 .main_clk = "sysclk6_ck",
1189 .prcm = {
1190 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001191 .clkctrl_offs = DM81XX_CM_ALWON_MAILBOX_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001192 .modulemode = MODULEMODE_SWCTRL,
1193 },
1194 },
1195};
1196
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001197static struct omap_hwmod_ocp_if dm81xx_l4_ls__mailbox = {
1198 .master = &dm81xx_l4_ls_hwmod,
1199 .slave = &dm81xx_mailbox_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -08001200 .clk = "sysclk6_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001201 .user = OCP_USER_MPU,
1202};
1203
Neil Armstrong15395692015-10-22 11:18:59 +02001204static struct omap_hwmod_class_sysconfig dm81xx_spinbox_sysc = {
1205 .rev_offs = 0x000,
1206 .sysc_offs = 0x010,
1207 .syss_offs = 0x014,
1208 .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1209 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE,
1210 .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
1211 .sysc_fields = &omap_hwmod_sysc_type1,
1212};
1213
1214static struct omap_hwmod_class dm81xx_spinbox_hwmod_class = {
1215 .name = "spinbox",
1216 .sysc = &dm81xx_spinbox_sysc,
1217};
1218
1219static struct omap_hwmod dm81xx_spinbox_hwmod = {
1220 .name = "spinbox",
1221 .clkdm_name = "alwon_l3s_clkdm",
1222 .class = &dm81xx_spinbox_hwmod_class,
1223 .main_clk = "sysclk6_ck",
1224 .prcm = {
1225 .omap4 = {
1226 .clkctrl_offs = DM81XX_CM_ALWON_SPINBOX_CLKCTRL,
1227 .modulemode = MODULEMODE_SWCTRL,
1228 },
1229 },
1230};
1231
1232static struct omap_hwmod_ocp_if dm81xx_l4_ls__spinbox = {
1233 .master = &dm81xx_l4_ls_hwmod,
1234 .slave = &dm81xx_spinbox_hwmod,
Tony Lindgren4f5395f2016-02-26 11:03:07 -08001235 .clk = "sysclk6_ck",
Neil Armstrong15395692015-10-22 11:18:59 +02001236 .user = OCP_USER_MPU,
1237};
1238
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001239static struct omap_hwmod_class dm81xx_tpcc_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001240 .name = "tpcc",
1241};
1242
Tony Lindgren24da7412015-07-23 21:59:18 -07001243static struct omap_hwmod dm81xx_tpcc_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001244 .name = "tpcc",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001245 .class = &dm81xx_tpcc_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001246 .clkdm_name = "alwon_l3s_clkdm",
1247 .main_clk = "sysclk4_ck",
1248 .prcm = {
1249 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001250 .clkctrl_offs = DM81XX_CM_ALWON_TPCC_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001251 .modulemode = MODULEMODE_SWCTRL,
1252 },
1253 },
1254};
1255
Tony Lindgren24da7412015-07-23 21:59:18 -07001256static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tpcc = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001257 .master = &dm81xx_alwon_l3_fast_hwmod,
1258 .slave = &dm81xx_tpcc_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001259 .clk = "sysclk4_ck",
1260 .user = OCP_USER_MPU,
1261};
1262
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001263static struct omap_hwmod_class dm81xx_tptc0_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001264 .name = "tptc0",
1265};
1266
Tony Lindgren24da7412015-07-23 21:59:18 -07001267static struct omap_hwmod dm81xx_tptc0_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001268 .name = "tptc0",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001269 .class = &dm81xx_tptc0_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001270 .clkdm_name = "alwon_l3s_clkdm",
1271 .main_clk = "sysclk4_ck",
1272 .prcm = {
1273 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001274 .clkctrl_offs = DM81XX_CM_ALWON_TPTC0_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001275 .modulemode = MODULEMODE_SWCTRL,
1276 },
1277 },
1278};
1279
Tony Lindgren24da7412015-07-23 21:59:18 -07001280static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc0 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001281 .master = &dm81xx_alwon_l3_fast_hwmod,
1282 .slave = &dm81xx_tptc0_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001283 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001284 .user = OCP_USER_MPU,
1285};
1286
Tony Lindgren24da7412015-07-23 21:59:18 -07001287static struct omap_hwmod_ocp_if dm81xx_tptc0__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001288 .master = &dm81xx_tptc0_hwmod,
1289 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001290 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001291 .user = OCP_USER_MPU,
1292};
1293
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001294static struct omap_hwmod_class dm81xx_tptc1_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001295 .name = "tptc1",
1296};
1297
Tony Lindgren24da7412015-07-23 21:59:18 -07001298static struct omap_hwmod dm81xx_tptc1_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001299 .name = "tptc1",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001300 .class = &dm81xx_tptc1_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001301 .clkdm_name = "alwon_l3s_clkdm",
1302 .main_clk = "sysclk4_ck",
1303 .prcm = {
1304 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001305 .clkctrl_offs = DM81XX_CM_ALWON_TPTC1_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001306 .modulemode = MODULEMODE_SWCTRL,
1307 },
1308 },
1309};
1310
Tony Lindgren24da7412015-07-23 21:59:18 -07001311static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc1 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001312 .master = &dm81xx_alwon_l3_fast_hwmod,
1313 .slave = &dm81xx_tptc1_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001314 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001315 .user = OCP_USER_MPU,
1316};
1317
Tony Lindgren24da7412015-07-23 21:59:18 -07001318static struct omap_hwmod_ocp_if dm81xx_tptc1__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001319 .master = &dm81xx_tptc1_hwmod,
1320 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001321 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001322 .user = OCP_USER_MPU,
1323};
1324
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001325static struct omap_hwmod_class dm81xx_tptc2_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001326 .name = "tptc2",
1327};
1328
Tony Lindgren24da7412015-07-23 21:59:18 -07001329static struct omap_hwmod dm81xx_tptc2_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001330 .name = "tptc2",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001331 .class = &dm81xx_tptc2_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001332 .clkdm_name = "alwon_l3s_clkdm",
1333 .main_clk = "sysclk4_ck",
1334 .prcm = {
1335 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001336 .clkctrl_offs = DM81XX_CM_ALWON_TPTC2_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001337 .modulemode = MODULEMODE_SWCTRL,
1338 },
1339 },
1340};
1341
Tony Lindgren24da7412015-07-23 21:59:18 -07001342static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc2 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001343 .master = &dm81xx_alwon_l3_fast_hwmod,
1344 .slave = &dm81xx_tptc2_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001345 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001346 .user = OCP_USER_MPU,
1347};
1348
Tony Lindgren24da7412015-07-23 21:59:18 -07001349static struct omap_hwmod_ocp_if dm81xx_tptc2__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001350 .master = &dm81xx_tptc2_hwmod,
1351 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001352 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001353 .user = OCP_USER_MPU,
1354};
1355
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001356static struct omap_hwmod_class dm81xx_tptc3_hwmod_class = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001357 .name = "tptc3",
1358};
1359
Tony Lindgren24da7412015-07-23 21:59:18 -07001360static struct omap_hwmod dm81xx_tptc3_hwmod = {
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001361 .name = "tptc3",
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001362 .class = &dm81xx_tptc3_hwmod_class,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001363 .clkdm_name = "alwon_l3s_clkdm",
1364 .main_clk = "sysclk4_ck",
1365 .prcm = {
1366 .omap4 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001367 .clkctrl_offs = DM81XX_CM_ALWON_TPTC3_CLKCTRL,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001368 .modulemode = MODULEMODE_SWCTRL,
1369 },
1370 },
1371};
1372
Tony Lindgren24da7412015-07-23 21:59:18 -07001373static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc3 = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001374 .master = &dm81xx_alwon_l3_fast_hwmod,
1375 .slave = &dm81xx_tptc3_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001376 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001377 .user = OCP_USER_MPU,
1378};
1379
Tony Lindgren24da7412015-07-23 21:59:18 -07001380static struct omap_hwmod_ocp_if dm81xx_tptc3__alwon_l3_fast = {
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001381 .master = &dm81xx_tptc3_hwmod,
1382 .slave = &dm81xx_alwon_l3_fast_hwmod,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001383 .clk = "sysclk4_ck",
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001384 .user = OCP_USER_MPU,
1385};
1386
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001387/*
1388 * REVISIT: Test and enable the following once clocks work:
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001389 * dm81xx_l4_ls__mailbox
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001390 *
1391 * Also note that some devices share a single clkctrl_offs..
1392 * For example, i2c1 and 3 share one, and i2c2 and 4 share one.
1393 */
1394static struct omap_hwmod_ocp_if *dm814x_hwmod_ocp_ifs[] __initdata = {
1395 &dm814x_mpu__alwon_l3_slow,
1396 &dm814x_mpu__alwon_l3_med,
1397 &dm81xx_alwon_l3_slow__l4_ls,
1398 &dm81xx_alwon_l3_slow__l4_hs,
1399 &dm81xx_l4_ls__uart1,
1400 &dm81xx_l4_ls__uart2,
1401 &dm81xx_l4_ls__uart3,
1402 &dm81xx_l4_ls__wd_timer1,
1403 &dm81xx_l4_ls__i2c1,
1404 &dm81xx_l4_ls__i2c2,
Tony Lindgren3022b292015-12-03 12:02:32 -08001405 &dm81xx_l4_ls__gpio1,
1406 &dm81xx_l4_ls__gpio2,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001407 &dm81xx_l4_ls__elm,
1408 &dm81xx_l4_ls__mcspi1,
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001409 &dm814x_l4_ls__mmc1,
1410 &dm814x_l4_ls__mmc2,
Tony Lindgrenc5803242016-02-26 11:00:22 -08001411 &ti81xx_l4_ls__rtc,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001412 &dm81xx_alwon_l3_fast__tpcc,
1413 &dm81xx_alwon_l3_fast__tptc0,
1414 &dm81xx_alwon_l3_fast__tptc1,
1415 &dm81xx_alwon_l3_fast__tptc2,
1416 &dm81xx_alwon_l3_fast__tptc3,
1417 &dm81xx_tptc0__alwon_l3_fast,
1418 &dm81xx_tptc1__alwon_l3_fast,
1419 &dm81xx_tptc2__alwon_l3_fast,
1420 &dm81xx_tptc3__alwon_l3_fast,
1421 &dm814x_l4_ls__timer1,
1422 &dm814x_l4_ls__timer2,
1423 &dm814x_l4_hs__cpgmac0,
1424 &dm814x_cpgmac0__mdio,
Tony Lindgrenf53850b2015-12-22 15:40:01 -08001425 &dm81xx_alwon_l3_slow__gpmc,
1426 &dm814x_default_l3_slow__usbss,
Tony Lindgrenc757fda2015-12-22 15:39:41 -08001427 &dm814x_alwon_l3_med__mmc3,
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001428 NULL,
1429};
1430
1431int __init dm814x_hwmod_init(void)
1432{
1433 omap_hwmod_init();
1434 return omap_hwmod_register_links(dm814x_hwmod_ocp_ifs);
1435}
1436
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001437static struct omap_hwmod_ocp_if *dm816x_hwmod_ocp_ifs[] __initdata = {
1438 &dm816x_mpu__alwon_l3_slow,
1439 &dm816x_mpu__alwon_l3_med,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001440 &dm81xx_alwon_l3_slow__l4_ls,
1441 &dm81xx_alwon_l3_slow__l4_hs,
1442 &dm81xx_l4_ls__uart1,
1443 &dm81xx_l4_ls__uart2,
1444 &dm81xx_l4_ls__uart3,
1445 &dm81xx_l4_ls__wd_timer1,
1446 &dm81xx_l4_ls__i2c1,
1447 &dm81xx_l4_ls__i2c2,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001448 &dm81xx_l4_ls__gpio1,
1449 &dm81xx_l4_ls__gpio2,
1450 &dm81xx_l4_ls__elm,
Tony Lindgrenc5803242016-02-26 11:00:22 -08001451 &ti81xx_l4_ls__rtc,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001452 &dm816x_l4_ls__mmc1,
1453 &dm816x_l4_ls__timer1,
1454 &dm816x_l4_ls__timer2,
1455 &dm816x_l4_ls__timer3,
1456 &dm816x_l4_ls__timer4,
1457 &dm816x_l4_ls__timer5,
1458 &dm816x_l4_ls__timer6,
1459 &dm816x_l4_ls__timer7,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001460 &dm81xx_l4_ls__mcspi1,
1461 &dm81xx_l4_ls__mailbox,
Neil Armstrong15395692015-10-22 11:18:59 +02001462 &dm81xx_l4_ls__spinbox,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001463 &dm81xx_l4_hs__emac0,
1464 &dm81xx_emac0__mdio,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001465 &dm816x_l4_hs__emac1,
Kevin Hilman49e9e612017-03-14 12:14:12 +01001466 &dm81xx_l4_hs__sata,
Tony Lindgren7e1b11d2015-07-16 01:55:58 -07001467 &dm81xx_alwon_l3_fast__tpcc,
1468 &dm81xx_alwon_l3_fast__tptc0,
1469 &dm81xx_alwon_l3_fast__tptc1,
1470 &dm81xx_alwon_l3_fast__tptc2,
1471 &dm81xx_alwon_l3_fast__tptc3,
1472 &dm81xx_tptc0__alwon_l3_fast,
1473 &dm81xx_tptc1__alwon_l3_fast,
1474 &dm81xx_tptc2__alwon_l3_fast,
1475 &dm81xx_tptc3__alwon_l3_fast,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001476 &dm81xx_alwon_l3_slow__gpmc,
Tony Lindgrenf53850b2015-12-22 15:40:01 -08001477 &dm816x_default_l3_slow__usbss,
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001478 NULL,
1479};
1480
Tony Lindgren0f3ccb22015-07-16 01:55:58 -07001481int __init dm816x_hwmod_init(void)
Tony Lindgren4d38bd12015-01-26 09:26:32 -08001482{
1483 omap_hwmod_init();
1484 return omap_hwmod_register_links(dm816x_hwmod_ocp_ifs);
1485}