Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 1 | /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 5 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 6 | * |
| 7 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 8 | * copy of this software and associated documentation files (the |
| 9 | * "Software"), to deal in the Software without restriction, including |
| 10 | * without limitation the rights to use, copy, modify, merge, publish, |
| 11 | * distribute, sub license, and/or sell copies of the Software, and to |
| 12 | * permit persons to whom the Software is furnished to do so, subject to |
| 13 | * the following conditions: |
| 14 | * |
| 15 | * The above copyright notice and this permission notice (including the |
| 16 | * next paragraph) shall be included in all copies or substantial portions |
| 17 | * of the Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 20 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 21 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 22 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 23 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 24 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 25 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 26 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 27 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 29 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 30 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 31 | #include <linux/sysrq.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
| 34 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 36 | #include "i915_trace.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 39 | static const u32 hpd_ibx[] = { |
| 40 | [HPD_CRT] = SDE_CRT_HOTPLUG, |
| 41 | [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, |
| 42 | [HPD_PORT_B] = SDE_PORTB_HOTPLUG, |
| 43 | [HPD_PORT_C] = SDE_PORTC_HOTPLUG, |
| 44 | [HPD_PORT_D] = SDE_PORTD_HOTPLUG |
| 45 | }; |
| 46 | |
| 47 | static const u32 hpd_cpt[] = { |
| 48 | [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, |
Daniel Vetter | 73c352a | 2013-03-26 22:38:43 +0100 | [diff] [blame] | 49 | [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 50 | [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, |
| 51 | [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, |
| 52 | [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT |
| 53 | }; |
| 54 | |
| 55 | static const u32 hpd_mask_i915[] = { |
| 56 | [HPD_CRT] = CRT_HOTPLUG_INT_EN, |
| 57 | [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, |
| 58 | [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, |
| 59 | [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, |
| 60 | [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, |
| 61 | [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN |
| 62 | }; |
| 63 | |
| 64 | static const u32 hpd_status_gen4[] = { |
| 65 | [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, |
| 66 | [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, |
| 67 | [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, |
| 68 | [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, |
| 69 | [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, |
| 70 | [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS |
| 71 | }; |
| 72 | |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 73 | static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ |
| 74 | [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, |
| 75 | [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, |
| 76 | [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, |
| 77 | [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, |
| 78 | [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, |
| 79 | [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS |
| 80 | }; |
| 81 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 82 | /* For display hotplug interrupt */ |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 83 | static void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 84 | ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 85 | { |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 86 | assert_spin_locked(&dev_priv->irq_lock); |
| 87 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 88 | if ((dev_priv->irq_mask & mask) != 0) { |
| 89 | dev_priv->irq_mask &= ~mask; |
| 90 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 91 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 92 | } |
| 93 | } |
| 94 | |
Paulo Zanoni | 0ff9800 | 2013-02-22 17:05:31 -0300 | [diff] [blame] | 95 | static void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 96 | ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 97 | { |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 98 | assert_spin_locked(&dev_priv->irq_lock); |
| 99 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 100 | if ((dev_priv->irq_mask & mask) != mask) { |
| 101 | dev_priv->irq_mask |= mask; |
| 102 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 103 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 104 | } |
| 105 | } |
| 106 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 107 | static bool ivb_can_enable_err_int(struct drm_device *dev) |
| 108 | { |
| 109 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 110 | struct intel_crtc *crtc; |
| 111 | enum pipe pipe; |
| 112 | |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 113 | assert_spin_locked(&dev_priv->irq_lock); |
| 114 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 115 | for_each_pipe(pipe) { |
| 116 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); |
| 117 | |
| 118 | if (crtc->cpu_fifo_underrun_disabled) |
| 119 | return false; |
| 120 | } |
| 121 | |
| 122 | return true; |
| 123 | } |
| 124 | |
| 125 | static bool cpt_can_enable_serr_int(struct drm_device *dev) |
| 126 | { |
| 127 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 128 | enum pipe pipe; |
| 129 | struct intel_crtc *crtc; |
| 130 | |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 131 | assert_spin_locked(&dev_priv->irq_lock); |
| 132 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 133 | for_each_pipe(pipe) { |
| 134 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); |
| 135 | |
| 136 | if (crtc->pch_fifo_underrun_disabled) |
| 137 | return false; |
| 138 | } |
| 139 | |
| 140 | return true; |
| 141 | } |
| 142 | |
| 143 | static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, |
| 144 | enum pipe pipe, bool enable) |
| 145 | { |
| 146 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 147 | uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : |
| 148 | DE_PIPEB_FIFO_UNDERRUN; |
| 149 | |
| 150 | if (enable) |
| 151 | ironlake_enable_display_irq(dev_priv, bit); |
| 152 | else |
| 153 | ironlake_disable_display_irq(dev_priv, bit); |
| 154 | } |
| 155 | |
| 156 | static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, |
Daniel Vetter | 7336df6 | 2013-07-09 22:59:16 +0200 | [diff] [blame] | 157 | enum pipe pipe, bool enable) |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 158 | { |
| 159 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 160 | if (enable) { |
Daniel Vetter | 7336df6 | 2013-07-09 22:59:16 +0200 | [diff] [blame] | 161 | I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); |
| 162 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 163 | if (!ivb_can_enable_err_int(dev)) |
| 164 | return; |
| 165 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 166 | ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); |
| 167 | } else { |
Daniel Vetter | 7336df6 | 2013-07-09 22:59:16 +0200 | [diff] [blame] | 168 | bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); |
| 169 | |
| 170 | /* Change the state _after_ we've read out the current one. */ |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 171 | ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); |
Daniel Vetter | 7336df6 | 2013-07-09 22:59:16 +0200 | [diff] [blame] | 172 | |
| 173 | if (!was_enabled && |
| 174 | (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { |
| 175 | DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", |
| 176 | pipe_name(pipe)); |
| 177 | } |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 178 | } |
| 179 | } |
| 180 | |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 181 | /** |
| 182 | * ibx_display_interrupt_update - update SDEIMR |
| 183 | * @dev_priv: driver private |
| 184 | * @interrupt_mask: mask of interrupt bits to update |
| 185 | * @enabled_irq_mask: mask of interrupt bits to enable |
| 186 | */ |
| 187 | static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, |
| 188 | uint32_t interrupt_mask, |
| 189 | uint32_t enabled_irq_mask) |
| 190 | { |
| 191 | uint32_t sdeimr = I915_READ(SDEIMR); |
| 192 | sdeimr &= ~interrupt_mask; |
| 193 | sdeimr |= (~enabled_irq_mask & interrupt_mask); |
| 194 | |
| 195 | assert_spin_locked(&dev_priv->irq_lock); |
| 196 | |
| 197 | I915_WRITE(SDEIMR, sdeimr); |
| 198 | POSTING_READ(SDEIMR); |
| 199 | } |
| 200 | #define ibx_enable_display_interrupt(dev_priv, bits) \ |
| 201 | ibx_display_interrupt_update((dev_priv), (bits), (bits)) |
| 202 | #define ibx_disable_display_interrupt(dev_priv, bits) \ |
| 203 | ibx_display_interrupt_update((dev_priv), (bits), 0) |
| 204 | |
Daniel Vetter | de28075 | 2013-07-04 23:35:24 +0200 | [diff] [blame^] | 205 | static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, |
| 206 | enum transcoder pch_transcoder, |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 207 | bool enable) |
| 208 | { |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 209 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | de28075 | 2013-07-04 23:35:24 +0200 | [diff] [blame^] | 210 | uint32_t bit = (pch_transcoder == TRANSCODER_A) ? |
| 211 | SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 212 | |
| 213 | if (enable) |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 214 | ibx_enable_display_interrupt(dev_priv, bit); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 215 | else |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 216 | ibx_disable_display_interrupt(dev_priv, bit); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, |
| 220 | enum transcoder pch_transcoder, |
| 221 | bool enable) |
| 222 | { |
| 223 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 224 | |
| 225 | if (enable) { |
Daniel Vetter | 1dd246f | 2013-07-10 08:30:23 +0200 | [diff] [blame] | 226 | I915_WRITE(SERR_INT, |
| 227 | SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); |
| 228 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 229 | if (!cpt_can_enable_serr_int(dev)) |
| 230 | return; |
| 231 | |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 232 | ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 233 | } else { |
Daniel Vetter | 1dd246f | 2013-07-10 08:30:23 +0200 | [diff] [blame] | 234 | uint32_t tmp = I915_READ(SERR_INT); |
| 235 | bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); |
| 236 | |
| 237 | /* Change the state _after_ we've read out the current one. */ |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 238 | ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); |
Daniel Vetter | 1dd246f | 2013-07-10 08:30:23 +0200 | [diff] [blame] | 239 | |
| 240 | if (!was_enabled && |
| 241 | (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { |
| 242 | DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", |
| 243 | transcoder_name(pch_transcoder)); |
| 244 | } |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 245 | } |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 246 | } |
| 247 | |
| 248 | /** |
| 249 | * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages |
| 250 | * @dev: drm device |
| 251 | * @pipe: pipe |
| 252 | * @enable: true if we want to report FIFO underrun errors, false otherwise |
| 253 | * |
| 254 | * This function makes us disable or enable CPU fifo underruns for a specific |
| 255 | * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun |
| 256 | * reporting for one pipe may also disable all the other CPU error interruts for |
| 257 | * the other pipes, due to the fact that there's just one interrupt mask/enable |
| 258 | * bit for all the pipes. |
| 259 | * |
| 260 | * Returns the previous state of underrun reporting. |
| 261 | */ |
| 262 | bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, |
| 263 | enum pipe pipe, bool enable) |
| 264 | { |
| 265 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 266 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 267 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 268 | unsigned long flags; |
| 269 | bool ret; |
| 270 | |
| 271 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 272 | |
| 273 | ret = !intel_crtc->cpu_fifo_underrun_disabled; |
| 274 | |
| 275 | if (enable == ret) |
| 276 | goto done; |
| 277 | |
| 278 | intel_crtc->cpu_fifo_underrun_disabled = !enable; |
| 279 | |
| 280 | if (IS_GEN5(dev) || IS_GEN6(dev)) |
| 281 | ironlake_set_fifo_underrun_reporting(dev, pipe, enable); |
| 282 | else if (IS_GEN7(dev)) |
Daniel Vetter | 7336df6 | 2013-07-09 22:59:16 +0200 | [diff] [blame] | 283 | ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 284 | |
| 285 | done: |
| 286 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 287 | return ret; |
| 288 | } |
| 289 | |
| 290 | /** |
| 291 | * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages |
| 292 | * @dev: drm device |
| 293 | * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) |
| 294 | * @enable: true if we want to report FIFO underrun errors, false otherwise |
| 295 | * |
| 296 | * This function makes us disable or enable PCH fifo underruns for a specific |
| 297 | * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO |
| 298 | * underrun reporting for one transcoder may also disable all the other PCH |
| 299 | * error interruts for the other transcoders, due to the fact that there's just |
| 300 | * one interrupt mask/enable bit for all the transcoders. |
| 301 | * |
| 302 | * Returns the previous state of underrun reporting. |
| 303 | */ |
| 304 | bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, |
| 305 | enum transcoder pch_transcoder, |
| 306 | bool enable) |
| 307 | { |
| 308 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | de28075 | 2013-07-04 23:35:24 +0200 | [diff] [blame^] | 309 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; |
| 310 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 311 | unsigned long flags; |
| 312 | bool ret; |
| 313 | |
Daniel Vetter | de28075 | 2013-07-04 23:35:24 +0200 | [diff] [blame^] | 314 | /* |
| 315 | * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT |
| 316 | * has only one pch transcoder A that all pipes can use. To avoid racy |
| 317 | * pch transcoder -> pipe lookups from interrupt code simply store the |
| 318 | * underrun statistics in crtc A. Since we never expose this anywhere |
| 319 | * nor use it outside of the fifo underrun code here using the "wrong" |
| 320 | * crtc on LPT won't cause issues. |
| 321 | */ |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 322 | |
| 323 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 324 | |
| 325 | ret = !intel_crtc->pch_fifo_underrun_disabled; |
| 326 | |
| 327 | if (enable == ret) |
| 328 | goto done; |
| 329 | |
| 330 | intel_crtc->pch_fifo_underrun_disabled = !enable; |
| 331 | |
| 332 | if (HAS_PCH_IBX(dev)) |
Daniel Vetter | de28075 | 2013-07-04 23:35:24 +0200 | [diff] [blame^] | 333 | ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 334 | else |
| 335 | cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); |
| 336 | |
| 337 | done: |
| 338 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 339 | return ret; |
| 340 | } |
| 341 | |
| 342 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 343 | void |
| 344 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 345 | { |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame] | 346 | u32 reg = PIPESTAT(pipe); |
| 347 | u32 pipestat = I915_READ(reg) & 0x7fff0000; |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 348 | |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 349 | assert_spin_locked(&dev_priv->irq_lock); |
| 350 | |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame] | 351 | if ((pipestat & mask) == mask) |
| 352 | return; |
| 353 | |
| 354 | /* Enable the interrupt, clear any pending status */ |
| 355 | pipestat |= mask | (mask >> 16); |
| 356 | I915_WRITE(reg, pipestat); |
| 357 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 358 | } |
| 359 | |
| 360 | void |
| 361 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 362 | { |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame] | 363 | u32 reg = PIPESTAT(pipe); |
| 364 | u32 pipestat = I915_READ(reg) & 0x7fff0000; |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 365 | |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 366 | assert_spin_locked(&dev_priv->irq_lock); |
| 367 | |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame] | 368 | if ((pipestat & mask) == 0) |
| 369 | return; |
| 370 | |
| 371 | pipestat &= ~mask; |
| 372 | I915_WRITE(reg, pipestat); |
| 373 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 374 | } |
| 375 | |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 376 | /** |
Jani Nikula | f49e38d | 2013-04-29 13:02:54 +0300 | [diff] [blame] | 377 | * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 378 | */ |
Jani Nikula | f49e38d | 2013-04-29 13:02:54 +0300 | [diff] [blame] | 379 | static void i915_enable_asle_pipestat(struct drm_device *dev) |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 380 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 381 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 382 | unsigned long irqflags; |
| 383 | |
Jani Nikula | f49e38d | 2013-04-29 13:02:54 +0300 | [diff] [blame] | 384 | if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) |
| 385 | return; |
| 386 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 387 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 388 | |
Jani Nikula | f898780 | 2013-04-29 13:02:53 +0300 | [diff] [blame] | 389 | i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE); |
| 390 | if (INTEL_INFO(dev)->gen >= 4) |
| 391 | i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 392 | |
| 393 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 394 | } |
| 395 | |
| 396 | /** |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 397 | * i915_pipe_enabled - check if a pipe is enabled |
| 398 | * @dev: DRM device |
| 399 | * @pipe: pipe to check |
| 400 | * |
| 401 | * Reading certain registers when the pipe is disabled can hang the chip. |
| 402 | * Use this routine to make sure the PLL is running and the pipe is active |
| 403 | * before reading such registers if unsure. |
| 404 | */ |
| 405 | static int |
| 406 | i915_pipe_enabled(struct drm_device *dev, int pipe) |
| 407 | { |
| 408 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 409 | |
Daniel Vetter | a01025a | 2013-05-22 00:50:23 +0200 | [diff] [blame] | 410 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 411 | /* Locking is horribly broken here, but whatever. */ |
| 412 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 413 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Paulo Zanoni | 71f8ba6 | 2013-05-03 12:15:39 -0300 | [diff] [blame] | 414 | |
Daniel Vetter | a01025a | 2013-05-22 00:50:23 +0200 | [diff] [blame] | 415 | return intel_crtc->active; |
| 416 | } else { |
| 417 | return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; |
| 418 | } |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 419 | } |
| 420 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 421 | /* Called from drm generic code, passed a 'crtc', which |
| 422 | * we use as a pipe index |
| 423 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 424 | static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 425 | { |
| 426 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 427 | unsigned long high_frame; |
| 428 | unsigned long low_frame; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 429 | u32 high1, high2, low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 430 | |
| 431 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 432 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 433 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 434 | return 0; |
| 435 | } |
| 436 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 437 | high_frame = PIPEFRAME(pipe); |
| 438 | low_frame = PIPEFRAMEPIXEL(pipe); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 439 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 440 | /* |
| 441 | * High & low register fields aren't synchronized, so make sure |
| 442 | * we get a low value that's stable across two reads of the high |
| 443 | * register. |
| 444 | */ |
| 445 | do { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 446 | high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
| 447 | low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; |
| 448 | high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 449 | } while (high1 != high2); |
| 450 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 451 | high1 >>= PIPE_FRAME_HIGH_SHIFT; |
| 452 | low >>= PIPE_FRAME_LOW_SHIFT; |
| 453 | return (high1 << 8) | low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 454 | } |
| 455 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 456 | static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 457 | { |
| 458 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 459 | int reg = PIPE_FRMCOUNT_GM45(pipe); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 460 | |
| 461 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 462 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 463 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 464 | return 0; |
| 465 | } |
| 466 | |
| 467 | return I915_READ(reg); |
| 468 | } |
| 469 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 470 | static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 471 | int *vpos, int *hpos) |
| 472 | { |
| 473 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 474 | u32 vbl = 0, position = 0; |
| 475 | int vbl_start, vbl_end, htotal, vtotal; |
| 476 | bool in_vbl = true; |
| 477 | int ret = 0; |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 478 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 479 | pipe); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 480 | |
| 481 | if (!i915_pipe_enabled(dev, pipe)) { |
| 482 | DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 483 | "pipe %c\n", pipe_name(pipe)); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 484 | return 0; |
| 485 | } |
| 486 | |
| 487 | /* Get vtotal. */ |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 488 | vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 489 | |
| 490 | if (INTEL_INFO(dev)->gen >= 4) { |
| 491 | /* No obvious pixelcount register. Only query vertical |
| 492 | * scanout position from Display scan line register. |
| 493 | */ |
| 494 | position = I915_READ(PIPEDSL(pipe)); |
| 495 | |
| 496 | /* Decode into vertical scanout position. Don't have |
| 497 | * horizontal scanout position. |
| 498 | */ |
| 499 | *vpos = position & 0x1fff; |
| 500 | *hpos = 0; |
| 501 | } else { |
| 502 | /* Have access to pixelcount since start of frame. |
| 503 | * We can split this into vertical and horizontal |
| 504 | * scanout position. |
| 505 | */ |
| 506 | position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; |
| 507 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 508 | htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 509 | *vpos = position / htotal; |
| 510 | *hpos = position - (*vpos * htotal); |
| 511 | } |
| 512 | |
| 513 | /* Query vblank area. */ |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 514 | vbl = I915_READ(VBLANK(cpu_transcoder)); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 515 | |
| 516 | /* Test position against vblank region. */ |
| 517 | vbl_start = vbl & 0x1fff; |
| 518 | vbl_end = (vbl >> 16) & 0x1fff; |
| 519 | |
| 520 | if ((*vpos < vbl_start) || (*vpos > vbl_end)) |
| 521 | in_vbl = false; |
| 522 | |
| 523 | /* Inside "upper part" of vblank area? Apply corrective offset: */ |
| 524 | if (in_vbl && (*vpos >= vbl_start)) |
| 525 | *vpos = *vpos - vtotal; |
| 526 | |
| 527 | /* Readouts valid? */ |
| 528 | if (vbl > 0) |
| 529 | ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; |
| 530 | |
| 531 | /* In vblank? */ |
| 532 | if (in_vbl) |
| 533 | ret |= DRM_SCANOUTPOS_INVBL; |
| 534 | |
| 535 | return ret; |
| 536 | } |
| 537 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 538 | static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 539 | int *max_error, |
| 540 | struct timeval *vblank_time, |
| 541 | unsigned flags) |
| 542 | { |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 543 | struct drm_crtc *crtc; |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 544 | |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 545 | if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 546 | DRM_ERROR("Invalid crtc %d\n", pipe); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 547 | return -EINVAL; |
| 548 | } |
| 549 | |
| 550 | /* Get drm_crtc to timestamp: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 551 | crtc = intel_get_crtc_for_pipe(dev, pipe); |
| 552 | if (crtc == NULL) { |
| 553 | DRM_ERROR("Invalid crtc %d\n", pipe); |
| 554 | return -EINVAL; |
| 555 | } |
| 556 | |
| 557 | if (!crtc->enabled) { |
| 558 | DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); |
| 559 | return -EBUSY; |
| 560 | } |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 561 | |
| 562 | /* Helper routine in DRM core does all the work: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 563 | return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, |
| 564 | vblank_time, flags, |
| 565 | crtc); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 566 | } |
| 567 | |
Egbert Eich | 321a1b3 | 2013-04-11 16:00:26 +0200 | [diff] [blame] | 568 | static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector) |
| 569 | { |
| 570 | enum drm_connector_status old_status; |
| 571 | |
| 572 | WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); |
| 573 | old_status = connector->status; |
| 574 | |
| 575 | connector->status = connector->funcs->detect(connector, false); |
| 576 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n", |
| 577 | connector->base.id, |
| 578 | drm_get_connector_name(connector), |
| 579 | old_status, connector->status); |
| 580 | return (old_status != connector->status); |
| 581 | } |
| 582 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 583 | /* |
| 584 | * Handle hotplug events outside the interrupt handler proper. |
| 585 | */ |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 586 | #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) |
| 587 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 588 | static void i915_hotplug_work_func(struct work_struct *work) |
| 589 | { |
| 590 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
| 591 | hotplug_work); |
| 592 | struct drm_device *dev = dev_priv->dev; |
Keith Packard | c31c4ba | 2009-05-06 11:48:58 -0700 | [diff] [blame] | 593 | struct drm_mode_config *mode_config = &dev->mode_config; |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 594 | struct intel_connector *intel_connector; |
| 595 | struct intel_encoder *intel_encoder; |
| 596 | struct drm_connector *connector; |
| 597 | unsigned long irqflags; |
| 598 | bool hpd_disabled = false; |
Egbert Eich | 321a1b3 | 2013-04-11 16:00:26 +0200 | [diff] [blame] | 599 | bool changed = false; |
Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 600 | u32 hpd_event_bits; |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 601 | |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 602 | /* HPD irq before everything is fully set up. */ |
| 603 | if (!dev_priv->enable_hotplug_processing) |
| 604 | return; |
| 605 | |
Keith Packard | a65e34c | 2011-07-25 10:04:56 -0700 | [diff] [blame] | 606 | mutex_lock(&mode_config->mutex); |
Jesse Barnes | e67189ab | 2011-02-11 14:44:51 -0800 | [diff] [blame] | 607 | DRM_DEBUG_KMS("running encoder hotplug functions\n"); |
| 608 | |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 609 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 610 | |
| 611 | hpd_event_bits = dev_priv->hpd_event_bits; |
| 612 | dev_priv->hpd_event_bits = 0; |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 613 | list_for_each_entry(connector, &mode_config->connector_list, head) { |
| 614 | intel_connector = to_intel_connector(connector); |
| 615 | intel_encoder = intel_connector->encoder; |
| 616 | if (intel_encoder->hpd_pin > HPD_NONE && |
| 617 | dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && |
| 618 | connector->polled == DRM_CONNECTOR_POLL_HPD) { |
| 619 | DRM_INFO("HPD interrupt storm detected on connector %s: " |
| 620 | "switching from hotplug detection to polling\n", |
| 621 | drm_get_connector_name(connector)); |
| 622 | dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; |
| 623 | connector->polled = DRM_CONNECTOR_POLL_CONNECT |
| 624 | | DRM_CONNECTOR_POLL_DISCONNECT; |
| 625 | hpd_disabled = true; |
| 626 | } |
Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 627 | if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { |
| 628 | DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", |
| 629 | drm_get_connector_name(connector), intel_encoder->hpd_pin); |
| 630 | } |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 631 | } |
| 632 | /* if there were no outputs to poll, poll was disabled, |
| 633 | * therefore make sure it's enabled when disabling HPD on |
| 634 | * some connectors */ |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 635 | if (hpd_disabled) { |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 636 | drm_kms_helper_poll_enable(dev); |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 637 | mod_timer(&dev_priv->hotplug_reenable_timer, |
| 638 | jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); |
| 639 | } |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 640 | |
| 641 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 642 | |
Egbert Eich | 321a1b3 | 2013-04-11 16:00:26 +0200 | [diff] [blame] | 643 | list_for_each_entry(connector, &mode_config->connector_list, head) { |
| 644 | intel_connector = to_intel_connector(connector); |
| 645 | intel_encoder = intel_connector->encoder; |
| 646 | if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { |
| 647 | if (intel_encoder->hot_plug) |
| 648 | intel_encoder->hot_plug(intel_encoder); |
| 649 | if (intel_hpd_irq_event(dev, connector)) |
| 650 | changed = true; |
| 651 | } |
| 652 | } |
Keith Packard | 40ee338 | 2011-07-28 15:31:19 -0700 | [diff] [blame] | 653 | mutex_unlock(&mode_config->mutex); |
| 654 | |
Egbert Eich | 321a1b3 | 2013-04-11 16:00:26 +0200 | [diff] [blame] | 655 | if (changed) |
| 656 | drm_kms_helper_hotplug_event(dev); |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 657 | } |
| 658 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 659 | static void ironlake_handle_rps_change(struct drm_device *dev) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 660 | { |
| 661 | drm_i915_private_t *dev_priv = dev->dev_private; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 662 | u32 busy_up, busy_down, max_avg, min_avg; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 663 | u8 new_delay; |
| 664 | unsigned long flags; |
| 665 | |
| 666 | spin_lock_irqsave(&mchdev_lock, flags); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 667 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 668 | I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); |
| 669 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 670 | new_delay = dev_priv->ips.cur_delay; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 671 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 672 | I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 673 | busy_up = I915_READ(RCPREVBSYTUPAVG); |
| 674 | busy_down = I915_READ(RCPREVBSYTDNAVG); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 675 | max_avg = I915_READ(RCBMAXAVG); |
| 676 | min_avg = I915_READ(RCBMINAVG); |
| 677 | |
| 678 | /* Handle RCS change request from hw */ |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 679 | if (busy_up > max_avg) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 680 | if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) |
| 681 | new_delay = dev_priv->ips.cur_delay - 1; |
| 682 | if (new_delay < dev_priv->ips.max_delay) |
| 683 | new_delay = dev_priv->ips.max_delay; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 684 | } else if (busy_down < min_avg) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 685 | if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) |
| 686 | new_delay = dev_priv->ips.cur_delay + 1; |
| 687 | if (new_delay > dev_priv->ips.min_delay) |
| 688 | new_delay = dev_priv->ips.min_delay; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 689 | } |
| 690 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 691 | if (ironlake_set_drps(dev, new_delay)) |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 692 | dev_priv->ips.cur_delay = new_delay; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 693 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 694 | spin_unlock_irqrestore(&mchdev_lock, flags); |
| 695 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 696 | return; |
| 697 | } |
| 698 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 699 | static void notify_ring(struct drm_device *dev, |
| 700 | struct intel_ring_buffer *ring) |
| 701 | { |
| 702 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 703 | |
Chris Wilson | 475553d | 2011-01-20 09:52:56 +0000 | [diff] [blame] | 704 | if (ring->obj == NULL) |
| 705 | return; |
| 706 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 707 | trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 708 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 709 | wake_up_all(&ring->irq_queue); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 710 | if (i915_enable_hangcheck) { |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 711 | mod_timer(&dev_priv->gpu_error.hangcheck_timer, |
Chris Wilson | cecc21f | 2012-10-05 17:02:56 +0100 | [diff] [blame] | 712 | round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 713 | } |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 714 | } |
| 715 | |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 716 | static void gen6_pm_rps_work(struct work_struct *work) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 717 | { |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 718 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 719 | rps.work); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 720 | u32 pm_iir, pm_imr; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 721 | u8 new_delay; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 722 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 723 | spin_lock_irq(&dev_priv->rps.lock); |
| 724 | pm_iir = dev_priv->rps.pm_iir; |
| 725 | dev_priv->rps.pm_iir = 0; |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 726 | pm_imr = I915_READ(GEN6_PMIMR); |
Ben Widawsky | 4848405 | 2013-05-28 19:22:27 -0700 | [diff] [blame] | 727 | /* Make sure not to corrupt PMIMR state used by ringbuffer code */ |
| 728 | I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 729 | spin_unlock_irq(&dev_priv->rps.lock); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 730 | |
Ben Widawsky | 4848405 | 2013-05-28 19:22:27 -0700 | [diff] [blame] | 731 | if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 732 | return; |
| 733 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 734 | mutex_lock(&dev_priv->rps.hw_lock); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 735 | |
Ville Syrjälä | 7425034 | 2013-06-25 21:38:11 +0300 | [diff] [blame] | 736 | if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 737 | new_delay = dev_priv->rps.cur_delay + 1; |
Ville Syrjälä | 7425034 | 2013-06-25 21:38:11 +0300 | [diff] [blame] | 738 | |
| 739 | /* |
| 740 | * For better performance, jump directly |
| 741 | * to RPe if we're below it. |
| 742 | */ |
| 743 | if (IS_VALLEYVIEW(dev_priv->dev) && |
| 744 | dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay) |
| 745 | new_delay = dev_priv->rps.rpe_delay; |
| 746 | } else |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 747 | new_delay = dev_priv->rps.cur_delay - 1; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 748 | |
Ben Widawsky | 7924963 | 2012-09-07 19:43:42 -0700 | [diff] [blame] | 749 | /* sysfs frequency interfaces may have snuck in while servicing the |
| 750 | * interrupt |
| 751 | */ |
Ville Syrjälä | d8289c9 | 2013-06-25 19:21:05 +0300 | [diff] [blame] | 752 | if (new_delay >= dev_priv->rps.min_delay && |
| 753 | new_delay <= dev_priv->rps.max_delay) { |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 754 | if (IS_VALLEYVIEW(dev_priv->dev)) |
| 755 | valleyview_set_rps(dev_priv->dev, new_delay); |
| 756 | else |
| 757 | gen6_set_rps(dev_priv->dev, new_delay); |
Ben Widawsky | 7924963 | 2012-09-07 19:43:42 -0700 | [diff] [blame] | 758 | } |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 759 | |
Jesse Barnes | 52ceb90 | 2013-04-23 10:09:26 -0700 | [diff] [blame] | 760 | if (IS_VALLEYVIEW(dev_priv->dev)) { |
| 761 | /* |
| 762 | * On VLV, when we enter RC6 we may not be at the minimum |
| 763 | * voltage level, so arm a timer to check. It should only |
| 764 | * fire when there's activity or once after we've entered |
| 765 | * RC6, and then won't be re-armed until the next RPS interrupt. |
| 766 | */ |
| 767 | mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work, |
| 768 | msecs_to_jiffies(100)); |
| 769 | } |
| 770 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 771 | mutex_unlock(&dev_priv->rps.hw_lock); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 772 | } |
| 773 | |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 774 | |
| 775 | /** |
| 776 | * ivybridge_parity_work - Workqueue called when a parity error interrupt |
| 777 | * occurred. |
| 778 | * @work: workqueue struct |
| 779 | * |
| 780 | * Doesn't actually do anything except notify userspace. As a consequence of |
| 781 | * this event, userspace should try to remap the bad rows since statistically |
| 782 | * it is likely the same row is more likely to go bad again. |
| 783 | */ |
| 784 | static void ivybridge_parity_work(struct work_struct *work) |
| 785 | { |
| 786 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 787 | l3_parity.error_work); |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 788 | u32 error_status, row, bank, subbank; |
| 789 | char *parity_event[5]; |
| 790 | uint32_t misccpctl; |
| 791 | unsigned long flags; |
| 792 | |
| 793 | /* We must turn off DOP level clock gating to access the L3 registers. |
| 794 | * In order to prevent a get/put style interface, acquire struct mutex |
| 795 | * any time we access those registers. |
| 796 | */ |
| 797 | mutex_lock(&dev_priv->dev->struct_mutex); |
| 798 | |
| 799 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 800 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 801 | POSTING_READ(GEN7_MISCCPCTL); |
| 802 | |
| 803 | error_status = I915_READ(GEN7_L3CDERRST1); |
| 804 | row = GEN7_PARITY_ERROR_ROW(error_status); |
| 805 | bank = GEN7_PARITY_ERROR_BANK(error_status); |
| 806 | subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); |
| 807 | |
| 808 | I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | |
| 809 | GEN7_L3CDERRST1_ENABLE); |
| 810 | POSTING_READ(GEN7_L3CDERRST1); |
| 811 | |
| 812 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 813 | |
| 814 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 815 | dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 816 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 817 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 818 | |
| 819 | mutex_unlock(&dev_priv->dev->struct_mutex); |
| 820 | |
| 821 | parity_event[0] = "L3_PARITY_ERROR=1"; |
| 822 | parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); |
| 823 | parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); |
| 824 | parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); |
| 825 | parity_event[4] = NULL; |
| 826 | |
| 827 | kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, |
| 828 | KOBJ_CHANGE, parity_event); |
| 829 | |
| 830 | DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", |
| 831 | row, bank, subbank); |
| 832 | |
| 833 | kfree(parity_event[3]); |
| 834 | kfree(parity_event[2]); |
| 835 | kfree(parity_event[1]); |
| 836 | } |
| 837 | |
Daniel Vetter | d2ba847 | 2012-05-31 14:57:41 +0200 | [diff] [blame] | 838 | static void ivybridge_handle_parity_error(struct drm_device *dev) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 839 | { |
| 840 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 841 | unsigned long flags; |
| 842 | |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 843 | if (!HAS_L3_GPU_CACHE(dev)) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 844 | return; |
| 845 | |
| 846 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 847 | dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 848 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 849 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 850 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 851 | queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 852 | } |
| 853 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 854 | static void snb_gt_irq_handler(struct drm_device *dev, |
| 855 | struct drm_i915_private *dev_priv, |
| 856 | u32 gt_iir) |
| 857 | { |
| 858 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 859 | if (gt_iir & |
| 860 | (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 861 | notify_ring(dev, &dev_priv->ring[RCS]); |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 862 | if (gt_iir & GT_BSD_USER_INTERRUPT) |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 863 | notify_ring(dev, &dev_priv->ring[VCS]); |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 864 | if (gt_iir & GT_BLT_USER_INTERRUPT) |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 865 | notify_ring(dev, &dev_priv->ring[BCS]); |
| 866 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 867 | if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | |
| 868 | GT_BSD_CS_ERROR_INTERRUPT | |
| 869 | GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 870 | DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); |
| 871 | i915_handle_error(dev, false); |
| 872 | } |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 873 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 874 | if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 875 | ivybridge_handle_parity_error(dev); |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 876 | } |
| 877 | |
Ben Widawsky | baf02a1 | 2013-05-28 19:22:24 -0700 | [diff] [blame] | 878 | /* Legacy way of handling PM interrupts */ |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 879 | static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, |
| 880 | u32 pm_iir) |
| 881 | { |
| 882 | unsigned long flags; |
| 883 | |
| 884 | /* |
| 885 | * IIR bits should never already be set because IMR should |
| 886 | * prevent an interrupt from being shown in IIR. The warning |
| 887 | * displays a case where we've unsafely cleared |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 888 | * dev_priv->rps.pm_iir. Although missing an interrupt of the same |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 889 | * type is not a problem, it displays a problem in the logic. |
| 890 | * |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 891 | * The mask bit in IMR is cleared by dev_priv->rps.work. |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 892 | */ |
| 893 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 894 | spin_lock_irqsave(&dev_priv->rps.lock, flags); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 895 | dev_priv->rps.pm_iir |= pm_iir; |
| 896 | I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 897 | POSTING_READ(GEN6_PMIMR); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 898 | spin_unlock_irqrestore(&dev_priv->rps.lock, flags); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 899 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 900 | queue_work(dev_priv->wq, &dev_priv->rps.work); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 901 | } |
| 902 | |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 903 | #define HPD_STORM_DETECT_PERIOD 1000 |
| 904 | #define HPD_STORM_THRESHOLD 5 |
| 905 | |
Daniel Vetter | 10a504d | 2013-06-27 17:52:12 +0200 | [diff] [blame] | 906 | static inline void intel_hpd_irq_handler(struct drm_device *dev, |
Daniel Vetter | 22062db | 2013-06-27 17:52:11 +0200 | [diff] [blame] | 907 | u32 hotplug_trigger, |
| 908 | const u32 *hpd) |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 909 | { |
| 910 | drm_i915_private_t *dev_priv = dev->dev_private; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 911 | int i; |
Daniel Vetter | 10a504d | 2013-06-27 17:52:12 +0200 | [diff] [blame] | 912 | bool storm_detected = false; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 913 | |
Daniel Vetter | 91d131d | 2013-06-27 17:52:14 +0200 | [diff] [blame] | 914 | if (!hotplug_trigger) |
| 915 | return; |
| 916 | |
Daniel Vetter | b5ea2d5 | 2013-06-27 17:52:15 +0200 | [diff] [blame] | 917 | spin_lock(&dev_priv->irq_lock); |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 918 | for (i = 1; i < HPD_NUM_PINS; i++) { |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 919 | |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 920 | if (!(hpd[i] & hotplug_trigger) || |
| 921 | dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) |
| 922 | continue; |
| 923 | |
Jani Nikula | bc5ead8c | 2013-05-07 15:10:29 +0300 | [diff] [blame] | 924 | dev_priv->hpd_event_bits |= (1 << i); |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 925 | if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, |
| 926 | dev_priv->hpd_stats[i].hpd_last_jiffies |
| 927 | + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { |
| 928 | dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; |
| 929 | dev_priv->hpd_stats[i].hpd_cnt = 0; |
| 930 | } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { |
| 931 | dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; |
Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 932 | dev_priv->hpd_event_bits &= ~(1 << i); |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 933 | DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); |
Daniel Vetter | 10a504d | 2013-06-27 17:52:12 +0200 | [diff] [blame] | 934 | storm_detected = true; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 935 | } else { |
| 936 | dev_priv->hpd_stats[i].hpd_cnt++; |
| 937 | } |
| 938 | } |
| 939 | |
Daniel Vetter | 10a504d | 2013-06-27 17:52:12 +0200 | [diff] [blame] | 940 | if (storm_detected) |
| 941 | dev_priv->display.hpd_irq_setup(dev); |
Daniel Vetter | b5ea2d5 | 2013-06-27 17:52:15 +0200 | [diff] [blame] | 942 | spin_unlock(&dev_priv->irq_lock); |
Daniel Vetter | 5876fa0 | 2013-06-27 17:52:13 +0200 | [diff] [blame] | 943 | |
| 944 | queue_work(dev_priv->wq, |
| 945 | &dev_priv->hotplug_work); |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 946 | } |
| 947 | |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 948 | static void gmbus_irq_handler(struct drm_device *dev) |
| 949 | { |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 950 | struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 951 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 952 | wake_up_all(&dev_priv->gmbus_wait_queue); |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 953 | } |
| 954 | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 955 | static void dp_aux_irq_handler(struct drm_device *dev) |
| 956 | { |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 957 | struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 958 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 959 | wake_up_all(&dev_priv->gmbus_wait_queue); |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 960 | } |
| 961 | |
Ben Widawsky | baf02a1 | 2013-05-28 19:22:24 -0700 | [diff] [blame] | 962 | /* Unlike gen6_queue_rps_work() from which this function is originally derived, |
| 963 | * we must be able to deal with other PM interrupts. This is complicated because |
| 964 | * of the way in which we use the masks to defer the RPS work (which for |
| 965 | * posterity is necessary because of forcewake). |
| 966 | */ |
| 967 | static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv, |
| 968 | u32 pm_iir) |
| 969 | { |
| 970 | unsigned long flags; |
| 971 | |
| 972 | spin_lock_irqsave(&dev_priv->rps.lock, flags); |
Ben Widawsky | 4848405 | 2013-05-28 19:22:27 -0700 | [diff] [blame] | 973 | dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; |
Ben Widawsky | baf02a1 | 2013-05-28 19:22:24 -0700 | [diff] [blame] | 974 | if (dev_priv->rps.pm_iir) { |
| 975 | I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); |
| 976 | /* never want to mask useful interrupts. (also posting read) */ |
Ben Widawsky | 4848405 | 2013-05-28 19:22:27 -0700 | [diff] [blame] | 977 | WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS); |
Ben Widawsky | baf02a1 | 2013-05-28 19:22:24 -0700 | [diff] [blame] | 978 | /* TODO: if queue_work is slow, move it out of the spinlock */ |
| 979 | queue_work(dev_priv->wq, &dev_priv->rps.work); |
| 980 | } |
| 981 | spin_unlock_irqrestore(&dev_priv->rps.lock, flags); |
| 982 | |
Ben Widawsky | 12638c5 | 2013-05-28 19:22:31 -0700 | [diff] [blame] | 983 | if (pm_iir & ~GEN6_PM_RPS_EVENTS) { |
| 984 | if (pm_iir & PM_VEBOX_USER_INTERRUPT) |
| 985 | notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); |
| 986 | |
| 987 | if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { |
| 988 | DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); |
| 989 | i915_handle_error(dev_priv->dev, false); |
| 990 | } |
| 991 | } |
Ben Widawsky | baf02a1 | 2013-05-28 19:22:24 -0700 | [diff] [blame] | 992 | } |
| 993 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 994 | static irqreturn_t valleyview_irq_handler(int irq, void *arg) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 995 | { |
| 996 | struct drm_device *dev = (struct drm_device *) arg; |
| 997 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 998 | u32 iir, gt_iir, pm_iir; |
| 999 | irqreturn_t ret = IRQ_NONE; |
| 1000 | unsigned long irqflags; |
| 1001 | int pipe; |
| 1002 | u32 pipe_stats[I915_MAX_PIPES]; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1003 | |
| 1004 | atomic_inc(&dev_priv->irq_received); |
| 1005 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1006 | while (true) { |
| 1007 | iir = I915_READ(VLV_IIR); |
| 1008 | gt_iir = I915_READ(GTIIR); |
| 1009 | pm_iir = I915_READ(GEN6_PMIIR); |
| 1010 | |
| 1011 | if (gt_iir == 0 && pm_iir == 0 && iir == 0) |
| 1012 | goto out; |
| 1013 | |
| 1014 | ret = IRQ_HANDLED; |
| 1015 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 1016 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1017 | |
| 1018 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 1019 | for_each_pipe(pipe) { |
| 1020 | int reg = PIPESTAT(pipe); |
| 1021 | pipe_stats[pipe] = I915_READ(reg); |
| 1022 | |
| 1023 | /* |
| 1024 | * Clear the PIPE*STAT regs before the IIR |
| 1025 | */ |
| 1026 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 1027 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 1028 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 1029 | pipe_name(pipe)); |
| 1030 | I915_WRITE(reg, pipe_stats[pipe]); |
| 1031 | } |
| 1032 | } |
| 1033 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1034 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1035 | for_each_pipe(pipe) { |
| 1036 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) |
| 1037 | drm_handle_vblank(dev, pipe); |
| 1038 | |
| 1039 | if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { |
| 1040 | intel_prepare_page_flip(dev, pipe); |
| 1041 | intel_finish_page_flip(dev, pipe); |
| 1042 | } |
| 1043 | } |
| 1044 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1045 | /* Consume port. Then clear IIR or we'll miss events */ |
| 1046 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
| 1047 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 1048 | u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1049 | |
| 1050 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 1051 | hotplug_status); |
Daniel Vetter | 91d131d | 2013-06-27 17:52:14 +0200 | [diff] [blame] | 1052 | |
| 1053 | intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); |
| 1054 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1055 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 1056 | I915_READ(PORT_HOTPLUG_STAT); |
| 1057 | } |
| 1058 | |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 1059 | if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) |
| 1060 | gmbus_irq_handler(dev); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1061 | |
Ben Widawsky | 4848405 | 2013-05-28 19:22:27 -0700 | [diff] [blame] | 1062 | if (pm_iir & GEN6_PM_RPS_EVENTS) |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 1063 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1064 | |
| 1065 | I915_WRITE(GTIIR, gt_iir); |
| 1066 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 1067 | I915_WRITE(VLV_IIR, iir); |
| 1068 | } |
| 1069 | |
| 1070 | out: |
| 1071 | return ret; |
| 1072 | } |
| 1073 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1074 | static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1075 | { |
| 1076 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1077 | int pipe; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 1078 | u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1079 | |
Daniel Vetter | 91d131d | 2013-06-27 17:52:14 +0200 | [diff] [blame] | 1080 | intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); |
| 1081 | |
Ville Syrjälä | cfc33bf | 2013-04-17 17:48:48 +0300 | [diff] [blame] | 1082 | if (pch_iir & SDE_AUDIO_POWER_MASK) { |
| 1083 | int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> |
| 1084 | SDE_AUDIO_POWER_SHIFT); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1085 | DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", |
Ville Syrjälä | cfc33bf | 2013-04-17 17:48:48 +0300 | [diff] [blame] | 1086 | port_name(port)); |
| 1087 | } |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1088 | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 1089 | if (pch_iir & SDE_AUX_MASK) |
| 1090 | dp_aux_irq_handler(dev); |
| 1091 | |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1092 | if (pch_iir & SDE_GMBUS) |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 1093 | gmbus_irq_handler(dev); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1094 | |
| 1095 | if (pch_iir & SDE_AUDIO_HDCP_MASK) |
| 1096 | DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); |
| 1097 | |
| 1098 | if (pch_iir & SDE_AUDIO_TRANS_MASK) |
| 1099 | DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); |
| 1100 | |
| 1101 | if (pch_iir & SDE_POISON) |
| 1102 | DRM_ERROR("PCH poison interrupt\n"); |
| 1103 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1104 | if (pch_iir & SDE_FDI_MASK) |
| 1105 | for_each_pipe(pipe) |
| 1106 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 1107 | pipe_name(pipe), |
| 1108 | I915_READ(FDI_RX_IIR(pipe))); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1109 | |
| 1110 | if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) |
| 1111 | DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); |
| 1112 | |
| 1113 | if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) |
| 1114 | DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); |
| 1115 | |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1116 | if (pch_iir & SDE_TRANSA_FIFO_UNDER) |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1117 | if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, |
| 1118 | false)) |
| 1119 | DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); |
| 1120 | |
| 1121 | if (pch_iir & SDE_TRANSB_FIFO_UNDER) |
| 1122 | if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, |
| 1123 | false)) |
| 1124 | DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); |
| 1125 | } |
| 1126 | |
| 1127 | static void ivb_err_int_handler(struct drm_device *dev) |
| 1128 | { |
| 1129 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1130 | u32 err_int = I915_READ(GEN7_ERR_INT); |
| 1131 | |
Paulo Zanoni | de032bf | 2013-04-12 17:57:58 -0300 | [diff] [blame] | 1132 | if (err_int & ERR_INT_POISON) |
| 1133 | DRM_ERROR("Poison interrupt\n"); |
| 1134 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1135 | if (err_int & ERR_INT_FIFO_UNDERRUN_A) |
| 1136 | if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) |
| 1137 | DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); |
| 1138 | |
| 1139 | if (err_int & ERR_INT_FIFO_UNDERRUN_B) |
| 1140 | if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) |
| 1141 | DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); |
| 1142 | |
| 1143 | if (err_int & ERR_INT_FIFO_UNDERRUN_C) |
| 1144 | if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) |
| 1145 | DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); |
| 1146 | |
| 1147 | I915_WRITE(GEN7_ERR_INT, err_int); |
| 1148 | } |
| 1149 | |
| 1150 | static void cpt_serr_int_handler(struct drm_device *dev) |
| 1151 | { |
| 1152 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1153 | u32 serr_int = I915_READ(SERR_INT); |
| 1154 | |
Paulo Zanoni | de032bf | 2013-04-12 17:57:58 -0300 | [diff] [blame] | 1155 | if (serr_int & SERR_INT_POISON) |
| 1156 | DRM_ERROR("PCH poison interrupt\n"); |
| 1157 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1158 | if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) |
| 1159 | if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, |
| 1160 | false)) |
| 1161 | DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); |
| 1162 | |
| 1163 | if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) |
| 1164 | if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, |
| 1165 | false)) |
| 1166 | DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); |
| 1167 | |
| 1168 | if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) |
| 1169 | if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, |
| 1170 | false)) |
| 1171 | DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); |
| 1172 | |
| 1173 | I915_WRITE(SERR_INT, serr_int); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1174 | } |
| 1175 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1176 | static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) |
| 1177 | { |
| 1178 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1179 | int pipe; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 1180 | u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1181 | |
Daniel Vetter | 91d131d | 2013-06-27 17:52:14 +0200 | [diff] [blame] | 1182 | intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); |
| 1183 | |
Ville Syrjälä | cfc33bf | 2013-04-17 17:48:48 +0300 | [diff] [blame] | 1184 | if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { |
| 1185 | int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> |
| 1186 | SDE_AUDIO_POWER_SHIFT_CPT); |
| 1187 | DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", |
| 1188 | port_name(port)); |
| 1189 | } |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1190 | |
| 1191 | if (pch_iir & SDE_AUX_MASK_CPT) |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 1192 | dp_aux_irq_handler(dev); |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1193 | |
| 1194 | if (pch_iir & SDE_GMBUS_CPT) |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 1195 | gmbus_irq_handler(dev); |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1196 | |
| 1197 | if (pch_iir & SDE_AUDIO_CP_REQ_CPT) |
| 1198 | DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); |
| 1199 | |
| 1200 | if (pch_iir & SDE_AUDIO_CP_CHG_CPT) |
| 1201 | DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); |
| 1202 | |
| 1203 | if (pch_iir & SDE_FDI_MASK_CPT) |
| 1204 | for_each_pipe(pipe) |
| 1205 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 1206 | pipe_name(pipe), |
| 1207 | I915_READ(FDI_RX_IIR(pipe))); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1208 | |
| 1209 | if (pch_iir & SDE_ERROR_CPT) |
| 1210 | cpt_serr_int_handler(dev); |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1211 | } |
| 1212 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 1213 | static irqreturn_t ivybridge_irq_handler(int irq, void *arg) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1214 | { |
| 1215 | struct drm_device *dev = (struct drm_device *) arg; |
| 1216 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 1217 | u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0; |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1218 | irqreturn_t ret = IRQ_NONE; |
| 1219 | int i; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1220 | |
| 1221 | atomic_inc(&dev_priv->irq_received); |
| 1222 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1223 | /* We get interrupts on unclaimed registers, so check for this before we |
| 1224 | * do any I915_{READ,WRITE}. */ |
| 1225 | if (IS_HASWELL(dev) && |
| 1226 | (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) { |
| 1227 | DRM_ERROR("Unclaimed register before interrupt\n"); |
| 1228 | I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM); |
| 1229 | } |
| 1230 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1231 | /* disable master interrupt before clearing iir */ |
| 1232 | de_ier = I915_READ(DEIER); |
| 1233 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1234 | |
Paulo Zanoni | 44498ae | 2013-02-22 17:05:28 -0300 | [diff] [blame] | 1235 | /* Disable south interrupts. We'll only write to SDEIIR once, so further |
| 1236 | * interrupts will will be stored on its back queue, and then we'll be |
| 1237 | * able to process them after we restore SDEIER (as soon as we restore |
| 1238 | * it, we'll get an interrupt if SDEIIR still has something to process |
| 1239 | * due to its back queue). */ |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 1240 | if (!HAS_PCH_NOP(dev)) { |
| 1241 | sde_ier = I915_READ(SDEIER); |
| 1242 | I915_WRITE(SDEIER, 0); |
| 1243 | POSTING_READ(SDEIER); |
| 1244 | } |
Paulo Zanoni | 44498ae | 2013-02-22 17:05:28 -0300 | [diff] [blame] | 1245 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1246 | /* On Haswell, also mask ERR_INT because we don't want to risk |
| 1247 | * generating "unclaimed register" interrupts from inside the interrupt |
| 1248 | * handler. */ |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 1249 | if (IS_HASWELL(dev)) { |
| 1250 | spin_lock(&dev_priv->irq_lock); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1251 | ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 1252 | spin_unlock(&dev_priv->irq_lock); |
| 1253 | } |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1254 | |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1255 | gt_iir = I915_READ(GTIIR); |
| 1256 | if (gt_iir) { |
| 1257 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
| 1258 | I915_WRITE(GTIIR, gt_iir); |
| 1259 | ret = IRQ_HANDLED; |
| 1260 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1261 | |
| 1262 | de_iir = I915_READ(DEIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1263 | if (de_iir) { |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1264 | if (de_iir & DE_ERR_INT_IVB) |
| 1265 | ivb_err_int_handler(dev); |
| 1266 | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 1267 | if (de_iir & DE_AUX_CHANNEL_A_IVB) |
| 1268 | dp_aux_irq_handler(dev); |
| 1269 | |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1270 | if (de_iir & DE_GSE_IVB) |
Jani Nikula | 81a0780 | 2013-04-24 22:18:44 +0300 | [diff] [blame] | 1271 | intel_opregion_asle_intr(dev); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1272 | |
| 1273 | for (i = 0; i < 3; i++) { |
Daniel Vetter | 74d4444 | 2012-10-02 17:54:35 +0200 | [diff] [blame] | 1274 | if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) |
| 1275 | drm_handle_vblank(dev, i); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1276 | if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { |
| 1277 | intel_prepare_page_flip(dev, i); |
| 1278 | intel_finish_page_flip_plane(dev, i); |
| 1279 | } |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1280 | } |
| 1281 | |
| 1282 | /* check event from PCH */ |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 1283 | if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1284 | u32 pch_iir = I915_READ(SDEIIR); |
| 1285 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1286 | cpt_irq_handler(dev, pch_iir); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1287 | |
| 1288 | /* clear PCH hotplug event before clear CPU irq */ |
| 1289 | I915_WRITE(SDEIIR, pch_iir); |
| 1290 | } |
| 1291 | |
| 1292 | I915_WRITE(DEIIR, de_iir); |
| 1293 | ret = IRQ_HANDLED; |
| 1294 | } |
| 1295 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1296 | pm_iir = I915_READ(GEN6_PMIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1297 | if (pm_iir) { |
Ben Widawsky | baf02a1 | 2013-05-28 19:22:24 -0700 | [diff] [blame] | 1298 | if (IS_HASWELL(dev)) |
| 1299 | hsw_pm_irq_handler(dev_priv, pm_iir); |
Ben Widawsky | 4848405 | 2013-05-28 19:22:27 -0700 | [diff] [blame] | 1300 | else if (pm_iir & GEN6_PM_RPS_EVENTS) |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 1301 | gen6_queue_rps_work(dev_priv, pm_iir); |
| 1302 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 1303 | ret = IRQ_HANDLED; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1304 | } |
| 1305 | |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 1306 | if (IS_HASWELL(dev)) { |
| 1307 | spin_lock(&dev_priv->irq_lock); |
| 1308 | if (ivb_can_enable_err_int(dev)) |
| 1309 | ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); |
| 1310 | spin_unlock(&dev_priv->irq_lock); |
| 1311 | } |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1312 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1313 | I915_WRITE(DEIER, de_ier); |
| 1314 | POSTING_READ(DEIER); |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 1315 | if (!HAS_PCH_NOP(dev)) { |
| 1316 | I915_WRITE(SDEIER, sde_ier); |
| 1317 | POSTING_READ(SDEIER); |
| 1318 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1319 | |
| 1320 | return ret; |
| 1321 | } |
| 1322 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 1323 | static void ilk_gt_irq_handler(struct drm_device *dev, |
| 1324 | struct drm_i915_private *dev_priv, |
| 1325 | u32 gt_iir) |
| 1326 | { |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 1327 | if (gt_iir & |
| 1328 | (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 1329 | notify_ring(dev, &dev_priv->ring[RCS]); |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 1330 | if (gt_iir & ILK_BSD_USER_INTERRUPT) |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 1331 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 1332 | } |
| 1333 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 1334 | static irqreturn_t ironlake_irq_handler(int irq, void *arg) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1335 | { |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 1336 | struct drm_device *dev = (struct drm_device *) arg; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1337 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1338 | int ret = IRQ_NONE; |
Paulo Zanoni | 44498ae | 2013-02-22 17:05:28 -0300 | [diff] [blame] | 1339 | u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1340 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 1341 | atomic_inc(&dev_priv->irq_received); |
| 1342 | |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 1343 | /* disable master interrupt before clearing iir */ |
| 1344 | de_ier = I915_READ(DEIER); |
| 1345 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1346 | POSTING_READ(DEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 1347 | |
Paulo Zanoni | 44498ae | 2013-02-22 17:05:28 -0300 | [diff] [blame] | 1348 | /* Disable south interrupts. We'll only write to SDEIIR once, so further |
| 1349 | * interrupts will will be stored on its back queue, and then we'll be |
| 1350 | * able to process them after we restore SDEIER (as soon as we restore |
| 1351 | * it, we'll get an interrupt if SDEIIR still has something to process |
| 1352 | * due to its back queue). */ |
| 1353 | sde_ier = I915_READ(SDEIER); |
| 1354 | I915_WRITE(SDEIER, 0); |
| 1355 | POSTING_READ(SDEIER); |
| 1356 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1357 | de_iir = I915_READ(DEIIR); |
| 1358 | gt_iir = I915_READ(GTIIR); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 1359 | pm_iir = I915_READ(GEN6_PMIIR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1360 | |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame] | 1361 | if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1362 | goto done; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1363 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1364 | ret = IRQ_HANDLED; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1365 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 1366 | if (IS_GEN5(dev)) |
| 1367 | ilk_gt_irq_handler(dev, dev_priv, gt_iir); |
| 1368 | else |
| 1369 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1370 | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 1371 | if (de_iir & DE_AUX_CHANNEL_A) |
| 1372 | dp_aux_irq_handler(dev); |
| 1373 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1374 | if (de_iir & DE_GSE) |
Jani Nikula | 81a0780 | 2013-04-24 22:18:44 +0300 | [diff] [blame] | 1375 | intel_opregion_asle_intr(dev); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1376 | |
Daniel Vetter | 74d4444 | 2012-10-02 17:54:35 +0200 | [diff] [blame] | 1377 | if (de_iir & DE_PIPEA_VBLANK) |
| 1378 | drm_handle_vblank(dev, 0); |
| 1379 | |
| 1380 | if (de_iir & DE_PIPEB_VBLANK) |
| 1381 | drm_handle_vblank(dev, 1); |
| 1382 | |
Paulo Zanoni | de032bf | 2013-04-12 17:57:58 -0300 | [diff] [blame] | 1383 | if (de_iir & DE_POISON) |
| 1384 | DRM_ERROR("Poison interrupt\n"); |
| 1385 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 1386 | if (de_iir & DE_PIPEA_FIFO_UNDERRUN) |
| 1387 | if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) |
| 1388 | DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); |
| 1389 | |
| 1390 | if (de_iir & DE_PIPEB_FIFO_UNDERRUN) |
| 1391 | if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) |
| 1392 | DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); |
| 1393 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 1394 | if (de_iir & DE_PLANEA_FLIP_DONE) { |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 1395 | intel_prepare_page_flip(dev, 0); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 1396 | intel_finish_page_flip_plane(dev, 0); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 1397 | } |
| 1398 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 1399 | if (de_iir & DE_PLANEB_FLIP_DONE) { |
| 1400 | intel_prepare_page_flip(dev, 1); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 1401 | intel_finish_page_flip_plane(dev, 1); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 1402 | } |
Li Peng | c062df6 | 2010-01-23 00:12:58 +0800 | [diff] [blame] | 1403 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1404 | /* check event from PCH */ |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1405 | if (de_iir & DE_PCH_EVENT) { |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame] | 1406 | u32 pch_iir = I915_READ(SDEIIR); |
| 1407 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 1408 | if (HAS_PCH_CPT(dev)) |
| 1409 | cpt_irq_handler(dev, pch_iir); |
| 1410 | else |
| 1411 | ibx_irq_handler(dev, pch_iir); |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame] | 1412 | |
| 1413 | /* should clear PCH hotplug event before clear CPU irq */ |
| 1414 | I915_WRITE(SDEIIR, pch_iir); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 1415 | } |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1416 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 1417 | if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) |
| 1418 | ironlake_handle_rps_change(dev); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1419 | |
Ben Widawsky | 4848405 | 2013-05-28 19:22:27 -0700 | [diff] [blame] | 1420 | if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS) |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 1421 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 1422 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1423 | I915_WRITE(GTIIR, gt_iir); |
| 1424 | I915_WRITE(DEIIR, de_iir); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 1425 | I915_WRITE(GEN6_PMIIR, pm_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 1426 | |
| 1427 | done: |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 1428 | I915_WRITE(DEIER, de_ier); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1429 | POSTING_READ(DEIER); |
Paulo Zanoni | 44498ae | 2013-02-22 17:05:28 -0300 | [diff] [blame] | 1430 | I915_WRITE(SDEIER, sde_ier); |
| 1431 | POSTING_READ(SDEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 1432 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1433 | return ret; |
| 1434 | } |
| 1435 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1436 | /** |
| 1437 | * i915_error_work_func - do process context error handling work |
| 1438 | * @work: work struct |
| 1439 | * |
| 1440 | * Fire an error uevent so userspace can see that a hang or error |
| 1441 | * was detected. |
| 1442 | */ |
| 1443 | static void i915_error_work_func(struct work_struct *work) |
| 1444 | { |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1445 | struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, |
| 1446 | work); |
| 1447 | drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, |
| 1448 | gpu_error); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1449 | struct drm_device *dev = dev_priv->dev; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1450 | struct intel_ring_buffer *ring; |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 1451 | char *error_event[] = { "ERROR=1", NULL }; |
| 1452 | char *reset_event[] = { "RESET=1", NULL }; |
| 1453 | char *reset_done_event[] = { "ERROR=0", NULL }; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1454 | int i, ret; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1455 | |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 1456 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1457 | |
Daniel Vetter | 7db0ba2 | 2012-12-06 16:23:37 +0100 | [diff] [blame] | 1458 | /* |
| 1459 | * Note that there's only one work item which does gpu resets, so we |
| 1460 | * need not worry about concurrent gpu resets potentially incrementing |
| 1461 | * error->reset_counter twice. We only need to take care of another |
| 1462 | * racing irq/hangcheck declaring the gpu dead for a second time. A |
| 1463 | * quick check for that is good enough: schedule_work ensures the |
| 1464 | * correct ordering between hang detection and this work item, and since |
| 1465 | * the reset in-progress bit is only ever set by code outside of this |
| 1466 | * work we don't need to worry about any other races. |
| 1467 | */ |
| 1468 | if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 1469 | DRM_DEBUG_DRIVER("resetting chip\n"); |
Daniel Vetter | 7db0ba2 | 2012-12-06 16:23:37 +0100 | [diff] [blame] | 1470 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, |
| 1471 | reset_event); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1472 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1473 | ret = i915_reset(dev); |
| 1474 | |
| 1475 | if (ret == 0) { |
| 1476 | /* |
| 1477 | * After all the gem state is reset, increment the reset |
| 1478 | * counter and wake up everyone waiting for the reset to |
| 1479 | * complete. |
| 1480 | * |
| 1481 | * Since unlock operations are a one-sided barrier only, |
| 1482 | * we need to insert a barrier here to order any seqno |
| 1483 | * updates before |
| 1484 | * the counter increment. |
| 1485 | */ |
| 1486 | smp_mb__before_atomic_inc(); |
| 1487 | atomic_inc(&dev_priv->gpu_error.reset_counter); |
| 1488 | |
| 1489 | kobject_uevent_env(&dev->primary->kdev.kobj, |
| 1490 | KOBJ_CHANGE, reset_done_event); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1491 | } else { |
| 1492 | atomic_set(&error->reset_counter, I915_WEDGED); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 1493 | } |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1494 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1495 | for_each_ring(ring, dev_priv, i) |
| 1496 | wake_up_all(&ring->irq_queue); |
| 1497 | |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 1498 | intel_display_handle_reset(dev); |
| 1499 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1500 | wake_up_all(&dev_priv->gpu_error.reset_queue); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 1501 | } |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1502 | } |
| 1503 | |
Daniel Vetter | 85f9e50 | 2012-08-31 21:42:26 +0200 | [diff] [blame] | 1504 | /* NB: please notice the memset */ |
| 1505 | static void i915_get_extra_instdone(struct drm_device *dev, |
| 1506 | uint32_t *instdone) |
| 1507 | { |
| 1508 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1509 | memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); |
| 1510 | |
| 1511 | switch(INTEL_INFO(dev)->gen) { |
| 1512 | case 2: |
| 1513 | case 3: |
| 1514 | instdone[0] = I915_READ(INSTDONE); |
| 1515 | break; |
| 1516 | case 4: |
| 1517 | case 5: |
| 1518 | case 6: |
| 1519 | instdone[0] = I915_READ(INSTDONE_I965); |
| 1520 | instdone[1] = I915_READ(INSTDONE1); |
| 1521 | break; |
| 1522 | default: |
| 1523 | WARN_ONCE(1, "Unsupported platform\n"); |
| 1524 | case 7: |
| 1525 | instdone[0] = I915_READ(GEN7_INSTDONE_1); |
| 1526 | instdone[1] = I915_READ(GEN7_SC_INSTDONE); |
| 1527 | instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); |
| 1528 | instdone[3] = I915_READ(GEN7_ROW_INSTDONE); |
| 1529 | break; |
| 1530 | } |
| 1531 | } |
| 1532 | |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1533 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1534 | static struct drm_i915_error_object * |
Ben Widawsky | d0d045e | 2013-02-24 18:10:00 -0800 | [diff] [blame] | 1535 | i915_error_object_create_sized(struct drm_i915_private *dev_priv, |
| 1536 | struct drm_i915_gem_object *src, |
| 1537 | const int num_pages) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1538 | { |
| 1539 | struct drm_i915_error_object *dst; |
Ben Widawsky | d0d045e | 2013-02-24 18:10:00 -0800 | [diff] [blame] | 1540 | int i; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1541 | u32 reloc_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1542 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1543 | if (src == NULL || src->pages == NULL) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1544 | return NULL; |
| 1545 | |
Ben Widawsky | d0d045e | 2013-02-24 18:10:00 -0800 | [diff] [blame] | 1546 | dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1547 | if (dst == NULL) |
| 1548 | return NULL; |
| 1549 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1550 | reloc_offset = dst->gtt_offset = i915_gem_obj_ggtt_offset(src); |
Ben Widawsky | d0d045e | 2013-02-24 18:10:00 -0800 | [diff] [blame] | 1551 | for (i = 0; i < num_pages; i++) { |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 1552 | unsigned long flags; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1553 | void *d; |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 1554 | |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1555 | d = kmalloc(PAGE_SIZE, GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1556 | if (d == NULL) |
| 1557 | goto unwind; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1558 | |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 1559 | local_irq_save(flags); |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1560 | if (reloc_offset < dev_priv->gtt.mappable_end && |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 1561 | src->has_global_gtt_mapping) { |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1562 | void __iomem *s; |
| 1563 | |
| 1564 | /* Simply ignore tiling or any overlapping fence. |
| 1565 | * It's part of the error state, and this hopefully |
| 1566 | * captures what the GPU read. |
| 1567 | */ |
| 1568 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1569 | s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1570 | reloc_offset); |
| 1571 | memcpy_fromio(d, s, PAGE_SIZE); |
| 1572 | io_mapping_unmap_atomic(s); |
Chris Wilson | 960e356 | 2012-11-15 11:32:23 +0000 | [diff] [blame] | 1573 | } else if (src->stolen) { |
| 1574 | unsigned long offset; |
| 1575 | |
| 1576 | offset = dev_priv->mm.stolen_base; |
| 1577 | offset += src->stolen->start; |
| 1578 | offset += i << PAGE_SHIFT; |
| 1579 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1580 | memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1581 | } else { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1582 | struct page *page; |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1583 | void *s; |
| 1584 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1585 | page = i915_gem_object_get_page(src, i); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1586 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1587 | drm_clflush_pages(&page, 1); |
| 1588 | |
| 1589 | s = kmap_atomic(page); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1590 | memcpy(d, s, PAGE_SIZE); |
| 1591 | kunmap_atomic(s); |
| 1592 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1593 | drm_clflush_pages(&page, 1); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1594 | } |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 1595 | local_irq_restore(flags); |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1596 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1597 | dst->pages[i] = d; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1598 | |
| 1599 | reloc_offset += PAGE_SIZE; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1600 | } |
Ben Widawsky | d0d045e | 2013-02-24 18:10:00 -0800 | [diff] [blame] | 1601 | dst->page_count = num_pages; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1602 | |
| 1603 | return dst; |
| 1604 | |
| 1605 | unwind: |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1606 | while (i--) |
| 1607 | kfree(dst->pages[i]); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1608 | kfree(dst); |
| 1609 | return NULL; |
| 1610 | } |
Ben Widawsky | d0d045e | 2013-02-24 18:10:00 -0800 | [diff] [blame] | 1611 | #define i915_error_object_create(dev_priv, src) \ |
| 1612 | i915_error_object_create_sized((dev_priv), (src), \ |
| 1613 | (src)->base.size>>PAGE_SHIFT) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1614 | |
| 1615 | static void |
| 1616 | i915_error_object_free(struct drm_i915_error_object *obj) |
| 1617 | { |
| 1618 | int page; |
| 1619 | |
| 1620 | if (obj == NULL) |
| 1621 | return; |
| 1622 | |
| 1623 | for (page = 0; page < obj->page_count; page++) |
| 1624 | kfree(obj->pages[page]); |
| 1625 | |
| 1626 | kfree(obj); |
| 1627 | } |
| 1628 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1629 | void |
| 1630 | i915_error_state_free(struct kref *error_ref) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1631 | { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1632 | struct drm_i915_error_state *error = container_of(error_ref, |
| 1633 | typeof(*error), ref); |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 1634 | int i; |
| 1635 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1636 | for (i = 0; i < ARRAY_SIZE(error->ring); i++) { |
| 1637 | i915_error_object_free(error->ring[i].batchbuffer); |
| 1638 | i915_error_object_free(error->ring[i].ringbuffer); |
Ben Widawsky | 7ed73da | 2013-05-25 14:42:54 -0700 | [diff] [blame] | 1639 | i915_error_object_free(error->ring[i].ctx); |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1640 | kfree(error->ring[i].requests); |
| 1641 | } |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 1642 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1643 | kfree(error->active_bo); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1644 | kfree(error->overlay); |
Ben Widawsky | 7ed73da | 2013-05-25 14:42:54 -0700 | [diff] [blame] | 1645 | kfree(error->display); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1646 | kfree(error); |
| 1647 | } |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1648 | static void capture_bo(struct drm_i915_error_buffer *err, |
| 1649 | struct drm_i915_gem_object *obj) |
| 1650 | { |
| 1651 | err->size = obj->base.size; |
| 1652 | err->name = obj->base.name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1653 | err->rseqno = obj->last_read_seqno; |
| 1654 | err->wseqno = obj->last_write_seqno; |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1655 | err->gtt_offset = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1656 | err->read_domains = obj->base.read_domains; |
| 1657 | err->write_domain = obj->base.write_domain; |
| 1658 | err->fence_reg = obj->fence_reg; |
| 1659 | err->pinned = 0; |
| 1660 | if (obj->pin_count > 0) |
| 1661 | err->pinned = 1; |
| 1662 | if (obj->user_pin_count > 0) |
| 1663 | err->pinned = -1; |
| 1664 | err->tiling = obj->tiling_mode; |
| 1665 | err->dirty = obj->dirty; |
| 1666 | err->purgeable = obj->madv != I915_MADV_WILLNEED; |
| 1667 | err->ring = obj->ring ? obj->ring->id : -1; |
| 1668 | err->cache_level = obj->cache_level; |
| 1669 | } |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1670 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1671 | static u32 capture_active_bo(struct drm_i915_error_buffer *err, |
| 1672 | int count, struct list_head *head) |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1673 | { |
| 1674 | struct drm_i915_gem_object *obj; |
| 1675 | int i = 0; |
| 1676 | |
| 1677 | list_for_each_entry(obj, head, mm_list) { |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1678 | capture_bo(err++, obj); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1679 | if (++i == count) |
| 1680 | break; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1681 | } |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1682 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1683 | return i; |
| 1684 | } |
| 1685 | |
| 1686 | static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, |
| 1687 | int count, struct list_head *head) |
| 1688 | { |
| 1689 | struct drm_i915_gem_object *obj; |
| 1690 | int i = 0; |
| 1691 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1692 | list_for_each_entry(obj, head, global_list) { |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1693 | if (obj->pin_count == 0) |
| 1694 | continue; |
| 1695 | |
| 1696 | capture_bo(err++, obj); |
| 1697 | if (++i == count) |
| 1698 | break; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1699 | } |
| 1700 | |
| 1701 | return i; |
| 1702 | } |
| 1703 | |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1704 | static void i915_gem_record_fences(struct drm_device *dev, |
| 1705 | struct drm_i915_error_state *error) |
| 1706 | { |
| 1707 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1708 | int i; |
| 1709 | |
| 1710 | /* Fences */ |
| 1711 | switch (INTEL_INFO(dev)->gen) { |
Daniel Vetter | 775d17b | 2011-10-09 21:52:01 +0200 | [diff] [blame] | 1712 | case 7: |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1713 | case 6: |
Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 1714 | for (i = 0; i < dev_priv->num_fence_regs; i++) |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1715 | error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); |
| 1716 | break; |
| 1717 | case 5: |
| 1718 | case 4: |
| 1719 | for (i = 0; i < 16; i++) |
| 1720 | error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); |
| 1721 | break; |
| 1722 | case 3: |
| 1723 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
| 1724 | for (i = 0; i < 8; i++) |
| 1725 | error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); |
| 1726 | case 2: |
| 1727 | for (i = 0; i < 8; i++) |
| 1728 | error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); |
| 1729 | break; |
| 1730 | |
Ben Widawsky | 7dbf9d6 | 2012-12-18 10:31:22 -0800 | [diff] [blame] | 1731 | default: |
| 1732 | BUG(); |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1733 | } |
| 1734 | } |
| 1735 | |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1736 | static struct drm_i915_error_object * |
| 1737 | i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, |
| 1738 | struct intel_ring_buffer *ring) |
| 1739 | { |
| 1740 | struct drm_i915_gem_object *obj; |
| 1741 | u32 seqno; |
| 1742 | |
| 1743 | if (!ring->get_seqno) |
| 1744 | return NULL; |
| 1745 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1746 | if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { |
| 1747 | u32 acthd = I915_READ(ACTHD); |
| 1748 | |
| 1749 | if (WARN_ON(ring->id != RCS)) |
| 1750 | return NULL; |
| 1751 | |
| 1752 | obj = ring->private; |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1753 | if (acthd >= i915_gem_obj_ggtt_offset(obj) && |
| 1754 | acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size) |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1755 | return i915_error_object_create(dev_priv, obj); |
| 1756 | } |
| 1757 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1758 | seqno = ring->get_seqno(ring, false); |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1759 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { |
| 1760 | if (obj->ring != ring) |
| 1761 | continue; |
| 1762 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1763 | if (i915_seqno_passed(seqno, obj->last_read_seqno)) |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1764 | continue; |
| 1765 | |
| 1766 | if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) |
| 1767 | continue; |
| 1768 | |
| 1769 | /* We need to copy these to an anonymous buffer as the simplest |
| 1770 | * method to avoid being overwritten by userspace. |
| 1771 | */ |
| 1772 | return i915_error_object_create(dev_priv, obj); |
| 1773 | } |
| 1774 | |
| 1775 | return NULL; |
| 1776 | } |
| 1777 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1778 | static void i915_record_ring_state(struct drm_device *dev, |
| 1779 | struct drm_i915_error_state *error, |
| 1780 | struct intel_ring_buffer *ring) |
| 1781 | { |
| 1782 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1783 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1784 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 1785 | error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1786 | error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1787 | error->semaphore_mboxes[ring->id][0] |
| 1788 | = I915_READ(RING_SYNC_0(ring->mmio_base)); |
| 1789 | error->semaphore_mboxes[ring->id][1] |
| 1790 | = I915_READ(RING_SYNC_1(ring->mmio_base)); |
Chris Wilson | df2b23d | 2012-11-27 17:06:54 +0000 | [diff] [blame] | 1791 | error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; |
| 1792 | error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1793 | } |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1794 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1795 | if (INTEL_INFO(dev)->gen >= 4) { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1796 | error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1797 | error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); |
| 1798 | error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); |
| 1799 | error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1800 | error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1801 | if (ring->id == RCS) |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1802 | error->bbaddr = I915_READ64(BB_ADDR); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1803 | } else { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1804 | error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1805 | error->ipeir[ring->id] = I915_READ(IPEIR); |
| 1806 | error->ipehr[ring->id] = I915_READ(IPEHR); |
| 1807 | error->instdone[ring->id] = I915_READ(INSTDONE); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1808 | } |
| 1809 | |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 1810 | error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1811 | error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1812 | error->seqno[ring->id] = ring->get_seqno(ring, false); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1813 | error->acthd[ring->id] = intel_ring_get_active_head(ring); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1814 | error->head[ring->id] = I915_READ_HEAD(ring); |
| 1815 | error->tail[ring->id] = I915_READ_TAIL(ring); |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 1816 | error->ctl[ring->id] = I915_READ_CTL(ring); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1817 | |
| 1818 | error->cpu_ring_head[ring->id] = ring->head; |
| 1819 | error->cpu_ring_tail[ring->id] = ring->tail; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1820 | } |
| 1821 | |
Ben Widawsky | 8c123e5 | 2013-03-04 17:00:29 -0800 | [diff] [blame] | 1822 | |
| 1823 | static void i915_gem_record_active_context(struct intel_ring_buffer *ring, |
| 1824 | struct drm_i915_error_state *error, |
| 1825 | struct drm_i915_error_ring *ering) |
| 1826 | { |
| 1827 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 1828 | struct drm_i915_gem_object *obj; |
| 1829 | |
| 1830 | /* Currently render ring is the only HW context user */ |
| 1831 | if (ring->id != RCS || !error->ccid) |
| 1832 | return; |
| 1833 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1834 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1835 | if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) { |
Ben Widawsky | 8c123e5 | 2013-03-04 17:00:29 -0800 | [diff] [blame] | 1836 | ering->ctx = i915_error_object_create_sized(dev_priv, |
| 1837 | obj, 1); |
Damien Lespiau | 3ef8fb5 | 2013-06-24 14:54:50 +0100 | [diff] [blame] | 1838 | break; |
Ben Widawsky | 8c123e5 | 2013-03-04 17:00:29 -0800 | [diff] [blame] | 1839 | } |
| 1840 | } |
| 1841 | } |
| 1842 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1843 | static void i915_gem_record_rings(struct drm_device *dev, |
| 1844 | struct drm_i915_error_state *error) |
| 1845 | { |
| 1846 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1847 | struct intel_ring_buffer *ring; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1848 | struct drm_i915_gem_request *request; |
| 1849 | int i, count; |
| 1850 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1851 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1852 | i915_record_ring_state(dev, error, ring); |
| 1853 | |
| 1854 | error->ring[i].batchbuffer = |
| 1855 | i915_error_first_batchbuffer(dev_priv, ring); |
| 1856 | |
| 1857 | error->ring[i].ringbuffer = |
| 1858 | i915_error_object_create(dev_priv, ring->obj); |
| 1859 | |
Ben Widawsky | 8c123e5 | 2013-03-04 17:00:29 -0800 | [diff] [blame] | 1860 | |
| 1861 | i915_gem_record_active_context(ring, error, &error->ring[i]); |
| 1862 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1863 | count = 0; |
| 1864 | list_for_each_entry(request, &ring->request_list, list) |
| 1865 | count++; |
| 1866 | |
| 1867 | error->ring[i].num_requests = count; |
| 1868 | error->ring[i].requests = |
| 1869 | kmalloc(count*sizeof(struct drm_i915_error_request), |
| 1870 | GFP_ATOMIC); |
| 1871 | if (error->ring[i].requests == NULL) { |
| 1872 | error->ring[i].num_requests = 0; |
| 1873 | continue; |
| 1874 | } |
| 1875 | |
| 1876 | count = 0; |
| 1877 | list_for_each_entry(request, &ring->request_list, list) { |
| 1878 | struct drm_i915_error_request *erq; |
| 1879 | |
| 1880 | erq = &error->ring[i].requests[count++]; |
| 1881 | erq->seqno = request->seqno; |
| 1882 | erq->jiffies = request->emitted_jiffies; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 1883 | erq->tail = request->tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1884 | } |
| 1885 | } |
| 1886 | } |
| 1887 | |
Ben Widawsky | 26b7c22 | 2013-06-27 16:30:03 -0700 | [diff] [blame] | 1888 | static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv, |
| 1889 | struct drm_i915_error_state *error) |
| 1890 | { |
| 1891 | struct drm_i915_gem_object *obj; |
| 1892 | int i; |
| 1893 | |
| 1894 | i = 0; |
| 1895 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) |
| 1896 | i++; |
| 1897 | error->active_bo_count = i; |
| 1898 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
| 1899 | if (obj->pin_count) |
| 1900 | i++; |
| 1901 | error->pinned_bo_count = i - error->active_bo_count; |
| 1902 | |
| 1903 | if (i) { |
| 1904 | error->active_bo = kmalloc(sizeof(*error->active_bo)*i, |
| 1905 | GFP_ATOMIC); |
| 1906 | if (error->active_bo) |
| 1907 | error->pinned_bo = |
| 1908 | error->active_bo + error->active_bo_count; |
| 1909 | } |
| 1910 | |
| 1911 | if (error->active_bo) |
| 1912 | error->active_bo_count = |
| 1913 | capture_active_bo(error->active_bo, |
| 1914 | error->active_bo_count, |
| 1915 | &dev_priv->mm.active_list); |
| 1916 | |
| 1917 | if (error->pinned_bo) |
| 1918 | error->pinned_bo_count = |
| 1919 | capture_pinned_bo(error->pinned_bo, |
| 1920 | error->pinned_bo_count, |
| 1921 | &dev_priv->mm.bound_list); |
| 1922 | } |
| 1923 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1924 | /** |
| 1925 | * i915_capture_error_state - capture an error record for later analysis |
| 1926 | * @dev: drm device |
| 1927 | * |
| 1928 | * Should be called when an error is detected (either a hang or an error |
| 1929 | * interrupt) to capture error state from the time of the error. Fills |
| 1930 | * out a structure which becomes available in debugfs for user level tools |
| 1931 | * to pick up. |
| 1932 | */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1933 | static void i915_capture_error_state(struct drm_device *dev) |
| 1934 | { |
| 1935 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1936 | struct drm_i915_error_state *error; |
| 1937 | unsigned long flags; |
Ben Widawsky | 26b7c22 | 2013-06-27 16:30:03 -0700 | [diff] [blame] | 1938 | int pipe; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1939 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1940 | spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); |
| 1941 | error = dev_priv->gpu_error.first_error; |
| 1942 | spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1943 | if (error) |
| 1944 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1945 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1946 | /* Account for pipe specific data like PIPE*STAT */ |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1947 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1948 | if (!error) { |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1949 | DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); |
| 1950 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1951 | } |
| 1952 | |
Paulo Zanoni | 5d83d29 | 2013-03-06 20:03:22 -0300 | [diff] [blame] | 1953 | DRM_INFO("capturing error event; look for more information in " |
Mika Kuoppala | ef86ddc | 2013-06-06 17:38:54 +0300 | [diff] [blame] | 1954 | "/sys/class/drm/card%d/error\n", dev->primary->index); |
Chris Wilson | 2fa772f3 | 2010-10-01 13:23:27 +0100 | [diff] [blame] | 1955 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1956 | kref_init(&error->ref); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1957 | error->eir = I915_READ(EIR); |
| 1958 | error->pgtbl_er = I915_READ(PGTBL_ER); |
Ben Widawsky | 211816e | 2013-02-24 18:10:01 -0800 | [diff] [blame] | 1959 | if (HAS_HW_CONTEXTS(dev)) |
| 1960 | error->ccid = I915_READ(CCID); |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 1961 | |
| 1962 | if (HAS_PCH_SPLIT(dev)) |
| 1963 | error->ier = I915_READ(DEIER) | I915_READ(GTIER); |
| 1964 | else if (IS_VALLEYVIEW(dev)) |
| 1965 | error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); |
| 1966 | else if (IS_GEN2(dev)) |
| 1967 | error->ier = I915_READ16(IER); |
| 1968 | else |
| 1969 | error->ier = I915_READ(IER); |
| 1970 | |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 1971 | if (INTEL_INFO(dev)->gen >= 6) |
| 1972 | error->derrmr = I915_READ(DERRMR); |
| 1973 | |
| 1974 | if (IS_VALLEYVIEW(dev)) |
| 1975 | error->forcewake = I915_READ(FORCEWAKE_VLV); |
| 1976 | else if (INTEL_INFO(dev)->gen >= 7) |
| 1977 | error->forcewake = I915_READ(FORCEWAKE_MT); |
| 1978 | else if (INTEL_INFO(dev)->gen == 6) |
| 1979 | error->forcewake = I915_READ(FORCEWAKE); |
| 1980 | |
Paulo Zanoni | 4f3308b | 2013-03-22 14:24:16 -0300 | [diff] [blame] | 1981 | if (!HAS_PCH_SPLIT(dev)) |
| 1982 | for_each_pipe(pipe) |
| 1983 | error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1984 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1985 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | f406839 | 2010-10-27 20:36:41 +0100 | [diff] [blame] | 1986 | error->error = I915_READ(ERROR_GEN6); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1987 | error->done_reg = I915_READ(DONE_REG); |
| 1988 | } |
Chris Wilson | add354d | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 1989 | |
Ben Widawsky | 71e172e | 2012-08-20 16:15:13 -0700 | [diff] [blame] | 1990 | if (INTEL_INFO(dev)->gen == 7) |
| 1991 | error->err_int = I915_READ(GEN7_ERR_INT); |
| 1992 | |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1993 | i915_get_extra_instdone(dev, error->extra_instdone); |
| 1994 | |
Ben Widawsky | 26b7c22 | 2013-06-27 16:30:03 -0700 | [diff] [blame] | 1995 | i915_gem_capture_buffers(dev_priv, error); |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1996 | i915_gem_record_fences(dev, error); |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1997 | i915_gem_record_rings(dev, error); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1998 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1999 | do_gettimeofday(&error->time); |
| 2000 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 2001 | error->overlay = intel_overlay_capture_error_state(dev); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 2002 | error->display = intel_display_capture_error_state(dev); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 2003 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2004 | spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); |
| 2005 | if (dev_priv->gpu_error.first_error == NULL) { |
| 2006 | dev_priv->gpu_error.first_error = error; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 2007 | error = NULL; |
| 2008 | } |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2009 | spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 2010 | |
| 2011 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 2012 | i915_error_state_free(&error->ref); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 2013 | } |
| 2014 | |
| 2015 | void i915_destroy_error_state(struct drm_device *dev) |
| 2016 | { |
| 2017 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2018 | struct drm_i915_error_state *error; |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 2019 | unsigned long flags; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 2020 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2021 | spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); |
| 2022 | error = dev_priv->gpu_error.first_error; |
| 2023 | dev_priv->gpu_error.first_error = NULL; |
| 2024 | spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 2025 | |
| 2026 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 2027 | kref_put(&error->ref, i915_error_state_free); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 2028 | } |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 2029 | #else |
| 2030 | #define i915_capture_error_state(x) |
| 2031 | #endif |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 2032 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 2033 | static void i915_report_and_clear_eir(struct drm_device *dev) |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2034 | { |
| 2035 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 2036 | uint32_t instdone[I915_NUM_INSTDONE_REG]; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2037 | u32 eir = I915_READ(EIR); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 2038 | int pipe, i; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2039 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 2040 | if (!eir) |
| 2041 | return; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2042 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2043 | pr_err("render error detected, EIR: 0x%08x\n", eir); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2044 | |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 2045 | i915_get_extra_instdone(dev, instdone); |
| 2046 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2047 | if (IS_G4X(dev)) { |
| 2048 | if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { |
| 2049 | u32 ipeir = I915_READ(IPEIR_I965); |
| 2050 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2051 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 2052 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 2053 | for (i = 0; i < ARRAY_SIZE(instdone); i++) |
| 2054 | pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2055 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2056 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2057 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2058 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2059 | } |
| 2060 | if (eir & GM45_ERROR_PAGE_TABLE) { |
| 2061 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2062 | pr_err("page table error\n"); |
| 2063 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2064 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2065 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2066 | } |
| 2067 | } |
| 2068 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 2069 | if (!IS_GEN2(dev)) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2070 | if (eir & I915_ERROR_PAGE_TABLE) { |
| 2071 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2072 | pr_err("page table error\n"); |
| 2073 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2074 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2075 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2076 | } |
| 2077 | } |
| 2078 | |
| 2079 | if (eir & I915_ERROR_MEMORY_REFRESH) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2080 | pr_err("memory refresh error:\n"); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 2081 | for_each_pipe(pipe) |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2082 | pr_err("pipe %c stat: 0x%08x\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 2083 | pipe_name(pipe), I915_READ(PIPESTAT(pipe))); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2084 | /* pipestat has already been acked */ |
| 2085 | } |
| 2086 | if (eir & I915_ERROR_INSTRUCTION) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2087 | pr_err("instruction error\n"); |
| 2088 | pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 2089 | for (i = 0; i < ARRAY_SIZE(instdone); i++) |
| 2090 | pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 2091 | if (INTEL_INFO(dev)->gen < 4) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2092 | u32 ipeir = I915_READ(IPEIR); |
| 2093 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2094 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); |
| 2095 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2096 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2097 | I915_WRITE(IPEIR, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2098 | POSTING_READ(IPEIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2099 | } else { |
| 2100 | u32 ipeir = I915_READ(IPEIR_I965); |
| 2101 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2102 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 2103 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2104 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 2105 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2106 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2107 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2108 | } |
| 2109 | } |
| 2110 | |
| 2111 | I915_WRITE(EIR, eir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2112 | POSTING_READ(EIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2113 | eir = I915_READ(EIR); |
| 2114 | if (eir) { |
| 2115 | /* |
| 2116 | * some errors might have become stuck, |
| 2117 | * mask them. |
| 2118 | */ |
| 2119 | DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); |
| 2120 | I915_WRITE(EMR, I915_READ(EMR) | eir); |
| 2121 | I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2122 | } |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 2123 | } |
| 2124 | |
| 2125 | /** |
| 2126 | * i915_handle_error - handle an error interrupt |
| 2127 | * @dev: drm device |
| 2128 | * |
| 2129 | * Do some basic checking of regsiter state at error interrupt time and |
| 2130 | * dump it to the syslog. Also call i915_capture_error_state() to make |
| 2131 | * sure we get a record and make it available in debugfs. Fire a uevent |
| 2132 | * so userspace knows something bad happened (should trigger collection |
| 2133 | * of a ring dump etc.). |
| 2134 | */ |
Chris Wilson | 527f9e9 | 2010-11-11 01:16:58 +0000 | [diff] [blame] | 2135 | void i915_handle_error(struct drm_device *dev, bool wedged) |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 2136 | { |
| 2137 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2138 | struct intel_ring_buffer *ring; |
| 2139 | int i; |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 2140 | |
| 2141 | i915_capture_error_state(dev); |
| 2142 | i915_report_and_clear_eir(dev); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2143 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 2144 | if (wedged) { |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 2145 | atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, |
| 2146 | &dev_priv->gpu_error.reset_counter); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 2147 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 2148 | /* |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2149 | * Wakeup waiting processes so that the reset work item |
| 2150 | * doesn't deadlock trying to grab various locks. |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 2151 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2152 | for_each_ring(ring, dev_priv, i) |
| 2153 | wake_up_all(&ring->irq_queue); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 2154 | } |
| 2155 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2156 | queue_work(dev_priv->wq, &dev_priv->gpu_error.work); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 2157 | } |
| 2158 | |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 2159 | static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 2160 | { |
| 2161 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2162 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 2163 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2164 | struct drm_i915_gem_object *obj; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 2165 | struct intel_unpin_work *work; |
| 2166 | unsigned long flags; |
| 2167 | bool stall_detected; |
| 2168 | |
| 2169 | /* Ignore early vblank irqs */ |
| 2170 | if (intel_crtc == NULL) |
| 2171 | return; |
| 2172 | |
| 2173 | spin_lock_irqsave(&dev->event_lock, flags); |
| 2174 | work = intel_crtc->unpin_work; |
| 2175 | |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 2176 | if (work == NULL || |
| 2177 | atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || |
| 2178 | !work->enable_stall_check) { |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 2179 | /* Either the pending flip IRQ arrived, or we're too early. Don't check */ |
| 2180 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 2181 | return; |
| 2182 | } |
| 2183 | |
| 2184 | /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2185 | obj = work->pending_flip_obj; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 2186 | if (INTEL_INFO(dev)->gen >= 4) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 2187 | int dspsurf = DSPSURF(intel_crtc->plane); |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 2188 | stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2189 | i915_gem_obj_ggtt_offset(obj); |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 2190 | } else { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 2191 | int dspaddr = DSPADDR(intel_crtc->plane); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2192 | stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 2193 | crtc->y * crtc->fb->pitches[0] + |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 2194 | crtc->x * crtc->fb->bits_per_pixel/8); |
| 2195 | } |
| 2196 | |
| 2197 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 2198 | |
| 2199 | if (stall_detected) { |
| 2200 | DRM_DEBUG_DRIVER("Pageflip stall detected\n"); |
| 2201 | intel_prepare_page_flip(dev, intel_crtc->plane); |
| 2202 | } |
| 2203 | } |
| 2204 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 2205 | /* Called from drm generic code, passed 'crtc' which |
| 2206 | * we use as a pipe index |
| 2207 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2208 | static int i915_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2209 | { |
| 2210 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 2211 | unsigned long irqflags; |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 2212 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2213 | if (!i915_pipe_enabled(dev, pipe)) |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 2214 | return -EINVAL; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2215 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2216 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 2217 | if (INTEL_INFO(dev)->gen >= 4) |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2218 | i915_enable_pipestat(dev_priv, pipe, |
| 2219 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 2220 | else |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2221 | i915_enable_pipestat(dev_priv, pipe, |
| 2222 | PIPE_VBLANK_INTERRUPT_ENABLE); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 2223 | |
| 2224 | /* maintain vblank delivery even in deep C-states */ |
| 2225 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 2226 | I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2227 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 2228 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2229 | return 0; |
| 2230 | } |
| 2231 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2232 | static int ironlake_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 2233 | { |
| 2234 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2235 | unsigned long irqflags; |
| 2236 | |
| 2237 | if (!i915_pipe_enabled(dev, pipe)) |
| 2238 | return -EINVAL; |
| 2239 | |
| 2240 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2241 | ironlake_enable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2242 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 2243 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2244 | |
| 2245 | return 0; |
| 2246 | } |
| 2247 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2248 | static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2249 | { |
| 2250 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2251 | unsigned long irqflags; |
| 2252 | |
| 2253 | if (!i915_pipe_enabled(dev, pipe)) |
| 2254 | return -EINVAL; |
| 2255 | |
| 2256 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 2257 | ironlake_enable_display_irq(dev_priv, |
| 2258 | DE_PIPEA_VBLANK_IVB << (5 * pipe)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2259 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2260 | |
| 2261 | return 0; |
| 2262 | } |
| 2263 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2264 | static int valleyview_enable_vblank(struct drm_device *dev, int pipe) |
| 2265 | { |
| 2266 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2267 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2268 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2269 | |
| 2270 | if (!i915_pipe_enabled(dev, pipe)) |
| 2271 | return -EINVAL; |
| 2272 | |
| 2273 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2274 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2275 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2276 | imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2277 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2278 | imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2279 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2280 | i915_enable_pipestat(dev_priv, pipe, |
| 2281 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2282 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2283 | |
| 2284 | return 0; |
| 2285 | } |
| 2286 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 2287 | /* Called from drm generic code, passed 'crtc' which |
| 2288 | * we use as a pipe index |
| 2289 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2290 | static void i915_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2291 | { |
| 2292 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 2293 | unsigned long irqflags; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2294 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2295 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 2296 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 2297 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 2298 | |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 2299 | i915_disable_pipestat(dev_priv, pipe, |
| 2300 | PIPE_VBLANK_INTERRUPT_ENABLE | |
| 2301 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
| 2302 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2303 | } |
| 2304 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2305 | static void ironlake_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 2306 | { |
| 2307 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2308 | unsigned long irqflags; |
| 2309 | |
| 2310 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2311 | ironlake_disable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2312 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2313 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2314 | } |
| 2315 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2316 | static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2317 | { |
| 2318 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2319 | unsigned long irqflags; |
| 2320 | |
| 2321 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 2322 | ironlake_disable_display_irq(dev_priv, |
| 2323 | DE_PIPEA_VBLANK_IVB << (pipe * 5)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2324 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2325 | } |
| 2326 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2327 | static void valleyview_disable_vblank(struct drm_device *dev, int pipe) |
| 2328 | { |
| 2329 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2330 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2331 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2332 | |
| 2333 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2334 | i915_disable_pipestat(dev_priv, pipe, |
| 2335 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2336 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2337 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2338 | imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2339 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2340 | imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2341 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2342 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2343 | } |
| 2344 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 2345 | static u32 |
| 2346 | ring_last_seqno(struct intel_ring_buffer *ring) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2347 | { |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 2348 | return list_entry(ring->request_list.prev, |
| 2349 | struct drm_i915_gem_request, list)->seqno; |
| 2350 | } |
| 2351 | |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2352 | static bool |
| 2353 | ring_idle(struct intel_ring_buffer *ring, u32 seqno) |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 2354 | { |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2355 | return (list_empty(&ring->request_list) || |
| 2356 | i915_seqno_passed(seqno, ring_last_seqno(ring))); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2357 | } |
| 2358 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2359 | static struct intel_ring_buffer * |
| 2360 | semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) |
Chris Wilson | a24a11e | 2013-03-14 17:52:05 +0200 | [diff] [blame] | 2361 | { |
| 2362 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2363 | u32 cmd, ipehr, acthd, acthd_min; |
Chris Wilson | a24a11e | 2013-03-14 17:52:05 +0200 | [diff] [blame] | 2364 | |
| 2365 | ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); |
| 2366 | if ((ipehr & ~(0x3 << 16)) != |
| 2367 | (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2368 | return NULL; |
Chris Wilson | a24a11e | 2013-03-14 17:52:05 +0200 | [diff] [blame] | 2369 | |
| 2370 | /* ACTHD is likely pointing to the dword after the actual command, |
| 2371 | * so scan backwards until we find the MBOX. |
| 2372 | */ |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2373 | acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; |
Chris Wilson | a24a11e | 2013-03-14 17:52:05 +0200 | [diff] [blame] | 2374 | acthd_min = max((int)acthd - 3 * 4, 0); |
| 2375 | do { |
| 2376 | cmd = ioread32(ring->virtual_start + acthd); |
| 2377 | if (cmd == ipehr) |
| 2378 | break; |
| 2379 | |
| 2380 | acthd -= 4; |
| 2381 | if (acthd < acthd_min) |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2382 | return NULL; |
Chris Wilson | a24a11e | 2013-03-14 17:52:05 +0200 | [diff] [blame] | 2383 | } while (1); |
| 2384 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2385 | *seqno = ioread32(ring->virtual_start+acthd+4)+1; |
| 2386 | return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; |
Chris Wilson | a24a11e | 2013-03-14 17:52:05 +0200 | [diff] [blame] | 2387 | } |
| 2388 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2389 | static int semaphore_passed(struct intel_ring_buffer *ring) |
| 2390 | { |
| 2391 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 2392 | struct intel_ring_buffer *signaller; |
| 2393 | u32 seqno, ctl; |
| 2394 | |
| 2395 | ring->hangcheck.deadlock = true; |
| 2396 | |
| 2397 | signaller = semaphore_waits_for(ring, &seqno); |
| 2398 | if (signaller == NULL || signaller->hangcheck.deadlock) |
| 2399 | return -1; |
| 2400 | |
| 2401 | /* cursory check for an unkickable deadlock */ |
| 2402 | ctl = I915_READ_CTL(signaller); |
| 2403 | if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) |
| 2404 | return -1; |
| 2405 | |
| 2406 | return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); |
| 2407 | } |
| 2408 | |
| 2409 | static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) |
| 2410 | { |
| 2411 | struct intel_ring_buffer *ring; |
| 2412 | int i; |
| 2413 | |
| 2414 | for_each_ring(ring, dev_priv, i) |
| 2415 | ring->hangcheck.deadlock = false; |
| 2416 | } |
| 2417 | |
Mika Kuoppala | ad8beae | 2013-06-12 12:35:32 +0300 | [diff] [blame] | 2418 | static enum intel_ring_hangcheck_action |
| 2419 | ring_stuck(struct intel_ring_buffer *ring, u32 acthd) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2420 | { |
| 2421 | struct drm_device *dev = ring->dev; |
| 2422 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2423 | u32 tmp; |
| 2424 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2425 | if (ring->hangcheck.acthd != acthd) |
| 2426 | return active; |
| 2427 | |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2428 | if (IS_GEN2(dev)) |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2429 | return hung; |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2430 | |
| 2431 | /* Is the chip hanging on a WAIT_FOR_EVENT? |
| 2432 | * If so we can simply poke the RB_WAIT bit |
| 2433 | * and break the hang. This should work on |
| 2434 | * all but the second generation chipsets. |
| 2435 | */ |
| 2436 | tmp = I915_READ_CTL(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2437 | if (tmp & RING_WAIT) { |
| 2438 | DRM_ERROR("Kicking stuck wait on %s\n", |
| 2439 | ring->name); |
| 2440 | I915_WRITE_CTL(ring, tmp); |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2441 | return kick; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2442 | } |
Chris Wilson | a24a11e | 2013-03-14 17:52:05 +0200 | [diff] [blame] | 2443 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2444 | if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { |
| 2445 | switch (semaphore_passed(ring)) { |
| 2446 | default: |
| 2447 | return hung; |
| 2448 | case 1: |
| 2449 | DRM_ERROR("Kicking stuck semaphore on %s\n", |
| 2450 | ring->name); |
| 2451 | I915_WRITE_CTL(ring, tmp); |
| 2452 | return kick; |
| 2453 | case 0: |
| 2454 | return wait; |
| 2455 | } |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2456 | } |
Mika Kuoppala | ed5cbb0 | 2013-05-13 16:32:11 +0300 | [diff] [blame] | 2457 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2458 | return hung; |
Mika Kuoppala | ed5cbb0 | 2013-05-13 16:32:11 +0300 | [diff] [blame] | 2459 | } |
| 2460 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2461 | /** |
| 2462 | * This is called when the chip hasn't reported back with completed |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2463 | * batchbuffers in a long time. We keep track per ring seqno progress and |
| 2464 | * if there are no progress, hangcheck score for that ring is increased. |
| 2465 | * Further, acthd is inspected to see if the ring is stuck. On stuck case |
| 2466 | * we kick the ring. If we see no progress on three subsequent calls |
| 2467 | * we assume chip is wedged and try to fix it by resetting the chip. |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2468 | */ |
| 2469 | void i915_hangcheck_elapsed(unsigned long data) |
| 2470 | { |
| 2471 | struct drm_device *dev = (struct drm_device *)data; |
| 2472 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2473 | struct intel_ring_buffer *ring; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2474 | int i; |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2475 | int busy_count = 0, rings_hung = 0; |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2476 | bool stuck[I915_NUM_RINGS] = { 0 }; |
| 2477 | #define BUSY 1 |
| 2478 | #define KICK 5 |
| 2479 | #define HUNG 20 |
| 2480 | #define FIRE 30 |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 2481 | |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 2482 | if (!i915_enable_hangcheck) |
| 2483 | return; |
| 2484 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2485 | for_each_ring(ring, dev_priv, i) { |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2486 | u32 seqno, acthd; |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2487 | bool busy = true; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2488 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2489 | semaphore_clear_deadlocks(dev_priv); |
| 2490 | |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2491 | seqno = ring->get_seqno(ring, false); |
| 2492 | acthd = intel_ring_get_active_head(ring); |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 2493 | |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2494 | if (ring->hangcheck.seqno == seqno) { |
| 2495 | if (ring_idle(ring, seqno)) { |
| 2496 | if (waitqueue_active(&ring->irq_queue)) { |
| 2497 | /* Issue a wake-up to catch stuck h/w. */ |
| 2498 | DRM_ERROR("Hangcheck timer elapsed... %s idle\n", |
| 2499 | ring->name); |
| 2500 | wake_up_all(&ring->irq_queue); |
| 2501 | ring->hangcheck.score += HUNG; |
| 2502 | } else |
| 2503 | busy = false; |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2504 | } else { |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2505 | int score; |
| 2506 | |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2507 | /* We always increment the hangcheck score |
| 2508 | * if the ring is busy and still processing |
| 2509 | * the same request, so that no single request |
| 2510 | * can run indefinitely (such as a chain of |
| 2511 | * batches). The only time we do not increment |
| 2512 | * the hangcheck score on this ring, if this |
| 2513 | * ring is in a legitimate wait for another |
| 2514 | * ring. In that case the waiting ring is a |
| 2515 | * victim and we want to be sure we catch the |
| 2516 | * right culprit. Then every time we do kick |
| 2517 | * the ring, add a small increment to the |
| 2518 | * score so that we can catch a batch that is |
| 2519 | * being repeatedly kicked and so responsible |
| 2520 | * for stalling the machine. |
| 2521 | */ |
Mika Kuoppala | ad8beae | 2013-06-12 12:35:32 +0300 | [diff] [blame] | 2522 | ring->hangcheck.action = ring_stuck(ring, |
| 2523 | acthd); |
| 2524 | |
| 2525 | switch (ring->hangcheck.action) { |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2526 | case wait: |
| 2527 | score = 0; |
| 2528 | break; |
| 2529 | case active: |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2530 | score = BUSY; |
Chris Wilson | 6274f21 | 2013-06-10 11:20:21 +0100 | [diff] [blame] | 2531 | break; |
| 2532 | case kick: |
| 2533 | score = KICK; |
| 2534 | break; |
| 2535 | case hung: |
| 2536 | score = HUNG; |
| 2537 | stuck[i] = true; |
| 2538 | break; |
| 2539 | } |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2540 | ring->hangcheck.score += score; |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2541 | } |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2542 | } else { |
| 2543 | /* Gradually reduce the count so that we catch DoS |
| 2544 | * attempts across multiple batches. |
| 2545 | */ |
| 2546 | if (ring->hangcheck.score > 0) |
| 2547 | ring->hangcheck.score--; |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 2548 | } |
| 2549 | |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2550 | ring->hangcheck.seqno = seqno; |
| 2551 | ring->hangcheck.acthd = acthd; |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2552 | busy_count += busy; |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 2553 | } |
Eric Anholt | b9201c1 | 2010-01-08 14:25:16 -0800 | [diff] [blame] | 2554 | |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 2555 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 9107e9d | 2013-06-10 11:20:20 +0100 | [diff] [blame] | 2556 | if (ring->hangcheck.score > FIRE) { |
Ben Widawsky | acd78c1 | 2013-06-13 21:33:33 -0700 | [diff] [blame] | 2557 | DRM_ERROR("%s on %s\n", |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2558 | stuck[i] ? "stuck" : "no progress", |
Chris Wilson | a43adf0 | 2013-06-10 11:20:22 +0100 | [diff] [blame] | 2559 | ring->name); |
| 2560 | rings_hung++; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 2561 | } |
| 2562 | } |
| 2563 | |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2564 | if (rings_hung) |
| 2565 | return i915_handle_error(dev, true); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2566 | |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 2567 | if (busy_count) |
| 2568 | /* Reset timer case chip hangs without another request |
| 2569 | * being added */ |
| 2570 | mod_timer(&dev_priv->gpu_error.hangcheck_timer, |
| 2571 | round_jiffies_up(jiffies + |
| 2572 | DRM_I915_HANGCHECK_JIFFIES)); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2573 | } |
| 2574 | |
Paulo Zanoni | 91738a9 | 2013-06-05 14:21:51 -0300 | [diff] [blame] | 2575 | static void ibx_irq_preinstall(struct drm_device *dev) |
| 2576 | { |
| 2577 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2578 | |
| 2579 | if (HAS_PCH_NOP(dev)) |
| 2580 | return; |
| 2581 | |
| 2582 | /* south display irq */ |
| 2583 | I915_WRITE(SDEIMR, 0xffffffff); |
| 2584 | /* |
| 2585 | * SDEIER is also touched by the interrupt handler to work around missed |
| 2586 | * PCH interrupts. Hence we can't update it after the interrupt handler |
| 2587 | * is enabled - instead we unconditionally enable all PCH interrupt |
| 2588 | * sources here, but then only unmask them as needed with SDEIMR. |
| 2589 | */ |
| 2590 | I915_WRITE(SDEIER, 0xffffffff); |
| 2591 | POSTING_READ(SDEIER); |
| 2592 | } |
| 2593 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2594 | /* drm_dma.h hooks |
| 2595 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2596 | static void ironlake_irq_preinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2597 | { |
| 2598 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2599 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 2600 | atomic_set(&dev_priv->irq_received, 0); |
| 2601 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2602 | I915_WRITE(HWSTAM, 0xeffe); |
Daniel Vetter | bdfcdb6 | 2012-01-05 01:05:26 +0100 | [diff] [blame] | 2603 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2604 | /* XXX hotplug from PCH */ |
| 2605 | |
| 2606 | I915_WRITE(DEIMR, 0xffffffff); |
| 2607 | I915_WRITE(DEIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2608 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2609 | |
| 2610 | /* and GT */ |
| 2611 | I915_WRITE(GTIMR, 0xffffffff); |
| 2612 | I915_WRITE(GTIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2613 | POSTING_READ(GTIER); |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 2614 | |
Paulo Zanoni | 91738a9 | 2013-06-05 14:21:51 -0300 | [diff] [blame] | 2615 | ibx_irq_preinstall(dev); |
Ben Widawsky | 7d99163 | 2013-05-28 19:22:25 -0700 | [diff] [blame] | 2616 | } |
| 2617 | |
| 2618 | static void ivybridge_irq_preinstall(struct drm_device *dev) |
| 2619 | { |
| 2620 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2621 | |
| 2622 | atomic_set(&dev_priv->irq_received, 0); |
| 2623 | |
| 2624 | I915_WRITE(HWSTAM, 0xeffe); |
| 2625 | |
| 2626 | /* XXX hotplug from PCH */ |
| 2627 | |
| 2628 | I915_WRITE(DEIMR, 0xffffffff); |
| 2629 | I915_WRITE(DEIER, 0x0); |
| 2630 | POSTING_READ(DEIER); |
| 2631 | |
| 2632 | /* and GT */ |
| 2633 | I915_WRITE(GTIMR, 0xffffffff); |
| 2634 | I915_WRITE(GTIER, 0x0); |
| 2635 | POSTING_READ(GTIER); |
| 2636 | |
Ben Widawsky | eda63ff | 2013-05-28 19:22:26 -0700 | [diff] [blame] | 2637 | /* Power management */ |
| 2638 | I915_WRITE(GEN6_PMIMR, 0xffffffff); |
| 2639 | I915_WRITE(GEN6_PMIER, 0x0); |
| 2640 | POSTING_READ(GEN6_PMIER); |
| 2641 | |
Paulo Zanoni | 91738a9 | 2013-06-05 14:21:51 -0300 | [diff] [blame] | 2642 | ibx_irq_preinstall(dev); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2643 | } |
| 2644 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2645 | static void valleyview_irq_preinstall(struct drm_device *dev) |
| 2646 | { |
| 2647 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2648 | int pipe; |
| 2649 | |
| 2650 | atomic_set(&dev_priv->irq_received, 0); |
| 2651 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2652 | /* VLV magic */ |
| 2653 | I915_WRITE(VLV_IMR, 0); |
| 2654 | I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); |
| 2655 | I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); |
| 2656 | I915_WRITE(RING_IMR(BLT_RING_BASE), 0); |
| 2657 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2658 | /* and GT */ |
| 2659 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 2660 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 2661 | I915_WRITE(GTIMR, 0xffffffff); |
| 2662 | I915_WRITE(GTIER, 0x0); |
| 2663 | POSTING_READ(GTIER); |
| 2664 | |
| 2665 | I915_WRITE(DPINVGTT, 0xff); |
| 2666 | |
| 2667 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2668 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2669 | for_each_pipe(pipe) |
| 2670 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2671 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2672 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 2673 | I915_WRITE(VLV_IER, 0x0); |
| 2674 | POSTING_READ(VLV_IER); |
| 2675 | } |
| 2676 | |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2677 | static void ibx_hpd_irq_setup(struct drm_device *dev) |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 2678 | { |
| 2679 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2680 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 2681 | struct intel_encoder *intel_encoder; |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 2682 | u32 hotplug_irqs, hotplug, enabled_irqs = 0; |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 2683 | |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2684 | if (HAS_PCH_IBX(dev)) { |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 2685 | hotplug_irqs = SDE_HOTPLUG_MASK; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2686 | list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 2687 | if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 2688 | enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2689 | } else { |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 2690 | hotplug_irqs = SDE_HOTPLUG_MASK_CPT; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2691 | list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 2692 | if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 2693 | enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2694 | } |
| 2695 | |
Daniel Vetter | fee884e | 2013-07-04 23:35:21 +0200 | [diff] [blame] | 2696 | ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2697 | |
| 2698 | /* |
| 2699 | * Enable digital hotplug on the PCH, and configure the DP short pulse |
| 2700 | * duration to 2ms (which is the minimum in the Display Port spec) |
| 2701 | * |
| 2702 | * This register is the same on all known PCH chips. |
| 2703 | */ |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 2704 | hotplug = I915_READ(PCH_PORT_HOTPLUG); |
| 2705 | hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); |
| 2706 | hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; |
| 2707 | hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; |
| 2708 | hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; |
| 2709 | I915_WRITE(PCH_PORT_HOTPLUG, hotplug); |
| 2710 | } |
| 2711 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2712 | static void ibx_irq_postinstall(struct drm_device *dev) |
| 2713 | { |
| 2714 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 2715 | u32 mask; |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2716 | |
Daniel Vetter | 692a04c | 2013-05-29 21:43:05 +0200 | [diff] [blame] | 2717 | if (HAS_PCH_NOP(dev)) |
| 2718 | return; |
| 2719 | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 2720 | if (HAS_PCH_IBX(dev)) { |
| 2721 | mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | |
Paulo Zanoni | de032bf | 2013-04-12 17:57:58 -0300 | [diff] [blame] | 2722 | SDE_TRANSA_FIFO_UNDER | SDE_POISON; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 2723 | } else { |
| 2724 | mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; |
| 2725 | |
| 2726 | I915_WRITE(SERR_INT, I915_READ(SERR_INT)); |
| 2727 | } |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 2728 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2729 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
| 2730 | I915_WRITE(SDEIMR, ~mask); |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2731 | } |
| 2732 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2733 | static int ironlake_irq_postinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2734 | { |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 2735 | unsigned long irqflags; |
| 2736 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2737 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2738 | /* enable kind of interrupts always enabled */ |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 2739 | u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 2740 | DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 2741 | DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | |
Paulo Zanoni | de032bf | 2013-04-12 17:57:58 -0300 | [diff] [blame] | 2742 | DE_PIPEA_FIFO_UNDERRUN | DE_POISON; |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2743 | u32 gt_irqs; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2744 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2745 | dev_priv->irq_mask = ~display_mask; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2746 | |
| 2747 | /* should always can generate irq */ |
| 2748 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2749 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Daniel Vetter | 6005ce4 | 2013-06-27 13:44:59 +0200 | [diff] [blame] | 2750 | I915_WRITE(DEIER, display_mask | |
| 2751 | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2752 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2753 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2754 | dev_priv->gt_irq_mask = ~0; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2755 | |
| 2756 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2757 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2758 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2759 | gt_irqs = GT_RENDER_USER_INTERRUPT; |
| 2760 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2761 | if (IS_GEN6(dev)) |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2762 | gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2763 | else |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2764 | gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | |
| 2765 | ILK_BSD_USER_INTERRUPT; |
| 2766 | |
| 2767 | I915_WRITE(GTIER, gt_irqs); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2768 | POSTING_READ(GTIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2769 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2770 | ibx_irq_postinstall(dev); |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 2771 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2772 | if (IS_IRONLAKE_M(dev)) { |
Daniel Vetter | 6005ce4 | 2013-06-27 13:44:59 +0200 | [diff] [blame] | 2773 | /* Enable PCU event interrupts |
| 2774 | * |
| 2775 | * spinlocking not required here for correctness since interrupt |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 2776 | * setup is guaranteed to run in single-threaded context. But we |
| 2777 | * need it to make the assert_spin_locked happy. */ |
| 2778 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2779 | ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); |
Daniel Vetter | 4bc9d43 | 2013-06-27 13:44:58 +0200 | [diff] [blame] | 2780 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2781 | } |
| 2782 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2783 | return 0; |
| 2784 | } |
| 2785 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2786 | static int ivybridge_irq_postinstall(struct drm_device *dev) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2787 | { |
| 2788 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2789 | /* enable kind of interrupts always enabled */ |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 2790 | u32 display_mask = |
| 2791 | DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | |
| 2792 | DE_PLANEC_FLIP_DONE_IVB | |
| 2793 | DE_PLANEB_FLIP_DONE_IVB | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 2794 | DE_PLANEA_FLIP_DONE_IVB | |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 2795 | DE_AUX_CHANNEL_A_IVB | |
| 2796 | DE_ERR_INT_IVB; |
Ben Widawsky | 12638c5 | 2013-05-28 19:22:31 -0700 | [diff] [blame] | 2797 | u32 pm_irqs = GEN6_PM_RPS_EVENTS; |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2798 | u32 gt_irqs; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2799 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2800 | dev_priv->irq_mask = ~display_mask; |
| 2801 | |
| 2802 | /* should always can generate irq */ |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 2803 | I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2804 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
| 2805 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 2806 | I915_WRITE(DEIER, |
| 2807 | display_mask | |
| 2808 | DE_PIPEC_VBLANK_IVB | |
| 2809 | DE_PIPEB_VBLANK_IVB | |
| 2810 | DE_PIPEA_VBLANK_IVB); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2811 | POSTING_READ(DEIER); |
| 2812 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2813 | dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2814 | |
| 2815 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 2816 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 2817 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2818 | gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT | |
| 2819 | GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT; |
| 2820 | I915_WRITE(GTIER, gt_irqs); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2821 | POSTING_READ(GTIER); |
| 2822 | |
Ben Widawsky | 12638c5 | 2013-05-28 19:22:31 -0700 | [diff] [blame] | 2823 | I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); |
| 2824 | if (HAS_VEBOX(dev)) |
| 2825 | pm_irqs |= PM_VEBOX_USER_INTERRUPT | |
| 2826 | PM_VEBOX_CS_ERROR_INTERRUPT; |
| 2827 | |
| 2828 | /* Our enable/disable rps functions may touch these registers so |
| 2829 | * make sure to set a known state for only the non-RPS bits. |
| 2830 | * The RMW is extra paranoia since this should be called after being set |
| 2831 | * to a known state in preinstall. |
| 2832 | * */ |
| 2833 | I915_WRITE(GEN6_PMIMR, |
| 2834 | (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs); |
| 2835 | I915_WRITE(GEN6_PMIER, |
| 2836 | (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs); |
| 2837 | POSTING_READ(GEN6_PMIER); |
Ben Widawsky | eda63ff | 2013-05-28 19:22:26 -0700 | [diff] [blame] | 2838 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2839 | ibx_irq_postinstall(dev); |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 2840 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2841 | return 0; |
| 2842 | } |
| 2843 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2844 | static int valleyview_irq_postinstall(struct drm_device *dev) |
| 2845 | { |
| 2846 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2847 | u32 gt_irqs; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2848 | u32 enable_mask; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2849 | u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 2850 | unsigned long irqflags; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2851 | |
| 2852 | enable_mask = I915_DISPLAY_PORT_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2853 | enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2854 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 2855 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2856 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
| 2857 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2858 | /* |
| 2859 | *Leave vblank interrupts masked initially. enable/disable will |
| 2860 | * toggle them based on usage. |
| 2861 | */ |
| 2862 | dev_priv->irq_mask = (~enable_mask) | |
| 2863 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 2864 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2865 | |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2866 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2867 | POSTING_READ(PORT_HOTPLUG_EN); |
| 2868 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2869 | I915_WRITE(VLV_IMR, dev_priv->irq_mask); |
| 2870 | I915_WRITE(VLV_IER, enable_mask); |
| 2871 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2872 | I915_WRITE(PIPESTAT(0), 0xffff); |
| 2873 | I915_WRITE(PIPESTAT(1), 0xffff); |
| 2874 | POSTING_READ(VLV_IER); |
| 2875 | |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 2876 | /* Interrupt setup is already guaranteed to be single-threaded, this is |
| 2877 | * just to make the assert_spin_locked check happy. */ |
| 2878 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2879 | i915_enable_pipestat(dev_priv, 0, pipestat_enable); |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 2880 | i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2881 | i915_enable_pipestat(dev_priv, 1, pipestat_enable); |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 2882 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2883 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2884 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2885 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2886 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2887 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2888 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
Jesse Barnes | 3bcedbe | 2012-09-19 13:29:01 -0700 | [diff] [blame] | 2889 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2890 | gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT | |
| 2891 | GT_BLT_USER_INTERRUPT; |
| 2892 | I915_WRITE(GTIER, gt_irqs); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2893 | POSTING_READ(GTIER); |
| 2894 | |
| 2895 | /* ack & enable invalid PTE error interrupts */ |
| 2896 | #if 0 /* FIXME: add support to irq handler for checking these bits */ |
| 2897 | I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); |
| 2898 | I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); |
| 2899 | #endif |
| 2900 | |
| 2901 | I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2902 | |
| 2903 | return 0; |
| 2904 | } |
| 2905 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2906 | static void valleyview_irq_uninstall(struct drm_device *dev) |
| 2907 | { |
| 2908 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2909 | int pipe; |
| 2910 | |
| 2911 | if (!dev_priv) |
| 2912 | return; |
| 2913 | |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 2914 | del_timer_sync(&dev_priv->hotplug_reenable_timer); |
| 2915 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2916 | for_each_pipe(pipe) |
| 2917 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2918 | |
| 2919 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2920 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2921 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2922 | for_each_pipe(pipe) |
| 2923 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2924 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2925 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 2926 | I915_WRITE(VLV_IER, 0x0); |
| 2927 | POSTING_READ(VLV_IER); |
| 2928 | } |
| 2929 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2930 | static void ironlake_irq_uninstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2931 | { |
| 2932 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 2933 | |
| 2934 | if (!dev_priv) |
| 2935 | return; |
| 2936 | |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 2937 | del_timer_sync(&dev_priv->hotplug_reenable_timer); |
| 2938 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2939 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2940 | |
| 2941 | I915_WRITE(DEIMR, 0xffffffff); |
| 2942 | I915_WRITE(DEIER, 0x0); |
| 2943 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 2944 | if (IS_GEN7(dev)) |
| 2945 | I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2946 | |
| 2947 | I915_WRITE(GTIMR, 0xffffffff); |
| 2948 | I915_WRITE(GTIER, 0x0); |
| 2949 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Keith Packard | 192aac1f | 2011-09-20 10:12:44 -0700 | [diff] [blame] | 2950 | |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 2951 | if (HAS_PCH_NOP(dev)) |
| 2952 | return; |
| 2953 | |
Keith Packard | 192aac1f | 2011-09-20 10:12:44 -0700 | [diff] [blame] | 2954 | I915_WRITE(SDEIMR, 0xffffffff); |
| 2955 | I915_WRITE(SDEIER, 0x0); |
| 2956 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 2957 | if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) |
| 2958 | I915_WRITE(SERR_INT, I915_READ(SERR_INT)); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2959 | } |
| 2960 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2961 | static void i8xx_irq_preinstall(struct drm_device * dev) |
| 2962 | { |
| 2963 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2964 | int pipe; |
| 2965 | |
| 2966 | atomic_set(&dev_priv->irq_received, 0); |
| 2967 | |
| 2968 | for_each_pipe(pipe) |
| 2969 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2970 | I915_WRITE16(IMR, 0xffff); |
| 2971 | I915_WRITE16(IER, 0x0); |
| 2972 | POSTING_READ16(IER); |
| 2973 | } |
| 2974 | |
| 2975 | static int i8xx_irq_postinstall(struct drm_device *dev) |
| 2976 | { |
| 2977 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2978 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2979 | I915_WRITE16(EMR, |
| 2980 | ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 2981 | |
| 2982 | /* Unmask the interrupts that we always want on. */ |
| 2983 | dev_priv->irq_mask = |
| 2984 | ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2985 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2986 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2987 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2988 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2989 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 2990 | |
| 2991 | I915_WRITE16(IER, |
| 2992 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2993 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2994 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 2995 | I915_USER_INTERRUPT); |
| 2996 | POSTING_READ16(IER); |
| 2997 | |
| 2998 | return 0; |
| 2999 | } |
| 3000 | |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 3001 | /* |
| 3002 | * Returns true when a page flip has completed. |
| 3003 | */ |
| 3004 | static bool i8xx_handle_vblank(struct drm_device *dev, |
| 3005 | int pipe, u16 iir) |
| 3006 | { |
| 3007 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 3008 | u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); |
| 3009 | |
| 3010 | if (!drm_handle_vblank(dev, pipe)) |
| 3011 | return false; |
| 3012 | |
| 3013 | if ((iir & flip_pending) == 0) |
| 3014 | return false; |
| 3015 | |
| 3016 | intel_prepare_page_flip(dev, pipe); |
| 3017 | |
| 3018 | /* We detect FlipDone by looking for the change in PendingFlip from '1' |
| 3019 | * to '0' on the following vblank, i.e. IIR has the Pendingflip |
| 3020 | * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence |
| 3021 | * the flip is completed (no longer pending). Since this doesn't raise |
| 3022 | * an interrupt per se, we watch for the change at vblank. |
| 3023 | */ |
| 3024 | if (I915_READ16(ISR) & flip_pending) |
| 3025 | return false; |
| 3026 | |
| 3027 | intel_finish_page_flip(dev, pipe); |
| 3028 | |
| 3029 | return true; |
| 3030 | } |
| 3031 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 3032 | static irqreturn_t i8xx_irq_handler(int irq, void *arg) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3033 | { |
| 3034 | struct drm_device *dev = (struct drm_device *) arg; |
| 3035 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3036 | u16 iir, new_iir; |
| 3037 | u32 pipe_stats[2]; |
| 3038 | unsigned long irqflags; |
| 3039 | int irq_received; |
| 3040 | int pipe; |
| 3041 | u16 flip_mask = |
| 3042 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 3043 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 3044 | |
| 3045 | atomic_inc(&dev_priv->irq_received); |
| 3046 | |
| 3047 | iir = I915_READ16(IIR); |
| 3048 | if (iir == 0) |
| 3049 | return IRQ_NONE; |
| 3050 | |
| 3051 | while (iir & ~flip_mask) { |
| 3052 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 3053 | * have been cleared after the pipestat interrupt was received. |
| 3054 | * It doesn't set the bit in iir again, but it still produces |
| 3055 | * interrupts (for non-MSI). |
| 3056 | */ |
| 3057 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 3058 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 3059 | i915_handle_error(dev, false); |
| 3060 | |
| 3061 | for_each_pipe(pipe) { |
| 3062 | int reg = PIPESTAT(pipe); |
| 3063 | pipe_stats[pipe] = I915_READ(reg); |
| 3064 | |
| 3065 | /* |
| 3066 | * Clear the PIPE*STAT regs before the IIR |
| 3067 | */ |
| 3068 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 3069 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 3070 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 3071 | pipe_name(pipe)); |
| 3072 | I915_WRITE(reg, pipe_stats[pipe]); |
| 3073 | irq_received = 1; |
| 3074 | } |
| 3075 | } |
| 3076 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 3077 | |
| 3078 | I915_WRITE16(IIR, iir & ~flip_mask); |
| 3079 | new_iir = I915_READ16(IIR); /* Flush posted writes */ |
| 3080 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 3081 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3082 | |
| 3083 | if (iir & I915_USER_INTERRUPT) |
| 3084 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 3085 | |
| 3086 | if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 3087 | i8xx_handle_vblank(dev, 0, iir)) |
| 3088 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3089 | |
| 3090 | if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 3091 | i8xx_handle_vblank(dev, 1, iir)) |
| 3092 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3093 | |
| 3094 | iir = new_iir; |
| 3095 | } |
| 3096 | |
| 3097 | return IRQ_HANDLED; |
| 3098 | } |
| 3099 | |
| 3100 | static void i8xx_irq_uninstall(struct drm_device * dev) |
| 3101 | { |
| 3102 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 3103 | int pipe; |
| 3104 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3105 | for_each_pipe(pipe) { |
| 3106 | /* Clear enable bits; then clear status bits */ |
| 3107 | I915_WRITE(PIPESTAT(pipe), 0); |
| 3108 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 3109 | } |
| 3110 | I915_WRITE16(IMR, 0xffff); |
| 3111 | I915_WRITE16(IER, 0x0); |
| 3112 | I915_WRITE16(IIR, I915_READ16(IIR)); |
| 3113 | } |
| 3114 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3115 | static void i915_irq_preinstall(struct drm_device * dev) |
| 3116 | { |
| 3117 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 3118 | int pipe; |
| 3119 | |
| 3120 | atomic_set(&dev_priv->irq_received, 0); |
| 3121 | |
| 3122 | if (I915_HAS_HOTPLUG(dev)) { |
| 3123 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 3124 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 3125 | } |
| 3126 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 3127 | I915_WRITE16(HWSTAM, 0xeffe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3128 | for_each_pipe(pipe) |
| 3129 | I915_WRITE(PIPESTAT(pipe), 0); |
| 3130 | I915_WRITE(IMR, 0xffffffff); |
| 3131 | I915_WRITE(IER, 0x0); |
| 3132 | POSTING_READ(IER); |
| 3133 | } |
| 3134 | |
| 3135 | static int i915_irq_postinstall(struct drm_device *dev) |
| 3136 | { |
| 3137 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3138 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3139 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3140 | I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 3141 | |
| 3142 | /* Unmask the interrupts that we always want on. */ |
| 3143 | dev_priv->irq_mask = |
| 3144 | ~(I915_ASLE_INTERRUPT | |
| 3145 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 3146 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 3147 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 3148 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 3149 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 3150 | |
| 3151 | enable_mask = |
| 3152 | I915_ASLE_INTERRUPT | |
| 3153 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 3154 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 3155 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 3156 | I915_USER_INTERRUPT; |
| 3157 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3158 | if (I915_HAS_HOTPLUG(dev)) { |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3159 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 3160 | POSTING_READ(PORT_HOTPLUG_EN); |
| 3161 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3162 | /* Enable in IER... */ |
| 3163 | enable_mask |= I915_DISPLAY_PORT_INTERRUPT; |
| 3164 | /* and unmask in IMR */ |
| 3165 | dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; |
| 3166 | } |
| 3167 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3168 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 3169 | I915_WRITE(IER, enable_mask); |
| 3170 | POSTING_READ(IER); |
| 3171 | |
Jani Nikula | f49e38d | 2013-04-29 13:02:54 +0300 | [diff] [blame] | 3172 | i915_enable_asle_pipestat(dev); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3173 | |
| 3174 | return 0; |
| 3175 | } |
| 3176 | |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 3177 | /* |
| 3178 | * Returns true when a page flip has completed. |
| 3179 | */ |
| 3180 | static bool i915_handle_vblank(struct drm_device *dev, |
| 3181 | int plane, int pipe, u32 iir) |
| 3182 | { |
| 3183 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 3184 | u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); |
| 3185 | |
| 3186 | if (!drm_handle_vblank(dev, pipe)) |
| 3187 | return false; |
| 3188 | |
| 3189 | if ((iir & flip_pending) == 0) |
| 3190 | return false; |
| 3191 | |
| 3192 | intel_prepare_page_flip(dev, plane); |
| 3193 | |
| 3194 | /* We detect FlipDone by looking for the change in PendingFlip from '1' |
| 3195 | * to '0' on the following vblank, i.e. IIR has the Pendingflip |
| 3196 | * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence |
| 3197 | * the flip is completed (no longer pending). Since this doesn't raise |
| 3198 | * an interrupt per se, we watch for the change at vblank. |
| 3199 | */ |
| 3200 | if (I915_READ(ISR) & flip_pending) |
| 3201 | return false; |
| 3202 | |
| 3203 | intel_finish_page_flip(dev, pipe); |
| 3204 | |
| 3205 | return true; |
| 3206 | } |
| 3207 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 3208 | static irqreturn_t i915_irq_handler(int irq, void *arg) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3209 | { |
| 3210 | struct drm_device *dev = (struct drm_device *) arg; |
| 3211 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 3212 | u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3213 | unsigned long irqflags; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3214 | u32 flip_mask = |
| 3215 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 3216 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3217 | int pipe, ret = IRQ_NONE; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3218 | |
| 3219 | atomic_inc(&dev_priv->irq_received); |
| 3220 | |
| 3221 | iir = I915_READ(IIR); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3222 | do { |
| 3223 | bool irq_received = (iir & ~flip_mask) != 0; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 3224 | bool blc_event = false; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3225 | |
| 3226 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 3227 | * have been cleared after the pipestat interrupt was received. |
| 3228 | * It doesn't set the bit in iir again, but it still produces |
| 3229 | * interrupts (for non-MSI). |
| 3230 | */ |
| 3231 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 3232 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 3233 | i915_handle_error(dev, false); |
| 3234 | |
| 3235 | for_each_pipe(pipe) { |
| 3236 | int reg = PIPESTAT(pipe); |
| 3237 | pipe_stats[pipe] = I915_READ(reg); |
| 3238 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3239 | /* Clear the PIPE*STAT regs before the IIR */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3240 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 3241 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 3242 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 3243 | pipe_name(pipe)); |
| 3244 | I915_WRITE(reg, pipe_stats[pipe]); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3245 | irq_received = true; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3246 | } |
| 3247 | } |
| 3248 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 3249 | |
| 3250 | if (!irq_received) |
| 3251 | break; |
| 3252 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3253 | /* Consume port. Then clear IIR or we'll miss events */ |
| 3254 | if ((I915_HAS_HOTPLUG(dev)) && |
| 3255 | (iir & I915_DISPLAY_PORT_INTERRUPT)) { |
| 3256 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 3257 | u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3258 | |
| 3259 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 3260 | hotplug_status); |
Daniel Vetter | 91d131d | 2013-06-27 17:52:14 +0200 | [diff] [blame] | 3261 | |
| 3262 | intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); |
| 3263 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3264 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3265 | POSTING_READ(PORT_HOTPLUG_STAT); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3266 | } |
| 3267 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3268 | I915_WRITE(IIR, iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3269 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 3270 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3271 | if (iir & I915_USER_INTERRUPT) |
| 3272 | notify_ring(dev, &dev_priv->ring[RCS]); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3273 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3274 | for_each_pipe(pipe) { |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3275 | int plane = pipe; |
| 3276 | if (IS_MOBILE(dev)) |
| 3277 | plane = !plane; |
Ville Syrjälä | 5e2032d | 2013-02-19 15:16:38 +0200 | [diff] [blame] | 3278 | |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 3279 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && |
| 3280 | i915_handle_vblank(dev, plane, pipe, iir)) |
| 3281 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3282 | |
| 3283 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 3284 | blc_event = true; |
| 3285 | } |
| 3286 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3287 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 3288 | intel_opregion_asle_intr(dev); |
| 3289 | |
| 3290 | /* With MSI, interrupts are only generated when iir |
| 3291 | * transitions from zero to nonzero. If another bit got |
| 3292 | * set while we were handling the existing iir bits, then |
| 3293 | * we would never get another interrupt. |
| 3294 | * |
| 3295 | * This is fine on non-MSI as well, as if we hit this path |
| 3296 | * we avoid exiting the interrupt handler only to generate |
| 3297 | * another one. |
| 3298 | * |
| 3299 | * Note that for MSI this could cause a stray interrupt report |
| 3300 | * if an interrupt landed in the time between writing IIR and |
| 3301 | * the posting read. This should be rare enough to never |
| 3302 | * trigger the 99% of 100,000 interrupts test for disabling |
| 3303 | * stray interrupts. |
| 3304 | */ |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3305 | ret = IRQ_HANDLED; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3306 | iir = new_iir; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 3307 | } while (iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3308 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 3309 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 3310 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3311 | return ret; |
| 3312 | } |
| 3313 | |
| 3314 | static void i915_irq_uninstall(struct drm_device * dev) |
| 3315 | { |
| 3316 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 3317 | int pipe; |
| 3318 | |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 3319 | del_timer_sync(&dev_priv->hotplug_reenable_timer); |
| 3320 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3321 | if (I915_HAS_HOTPLUG(dev)) { |
| 3322 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 3323 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 3324 | } |
| 3325 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 3326 | I915_WRITE16(HWSTAM, 0xffff); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 3327 | for_each_pipe(pipe) { |
| 3328 | /* Clear enable bits; then clear status bits */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3329 | I915_WRITE(PIPESTAT(pipe), 0); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 3330 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 3331 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3332 | I915_WRITE(IMR, 0xffffffff); |
| 3333 | I915_WRITE(IER, 0x0); |
| 3334 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3335 | I915_WRITE(IIR, I915_READ(IIR)); |
| 3336 | } |
| 3337 | |
| 3338 | static void i965_irq_preinstall(struct drm_device * dev) |
| 3339 | { |
| 3340 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 3341 | int pipe; |
| 3342 | |
| 3343 | atomic_set(&dev_priv->irq_received, 0); |
| 3344 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 3345 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 3346 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3347 | |
| 3348 | I915_WRITE(HWSTAM, 0xeffe); |
| 3349 | for_each_pipe(pipe) |
| 3350 | I915_WRITE(PIPESTAT(pipe), 0); |
| 3351 | I915_WRITE(IMR, 0xffffffff); |
| 3352 | I915_WRITE(IER, 0x0); |
| 3353 | POSTING_READ(IER); |
| 3354 | } |
| 3355 | |
| 3356 | static int i965_irq_postinstall(struct drm_device *dev) |
| 3357 | { |
| 3358 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 3359 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3360 | u32 error_mask; |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 3361 | unsigned long irqflags; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3362 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3363 | /* Unmask the interrupts that we always want on. */ |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 3364 | dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 3365 | I915_DISPLAY_PORT_INTERRUPT | |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 3366 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 3367 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 3368 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 3369 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 3370 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 3371 | |
| 3372 | enable_mask = ~dev_priv->irq_mask; |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 3373 | enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 3374 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 3375 | enable_mask |= I915_USER_INTERRUPT; |
| 3376 | |
| 3377 | if (IS_G4X(dev)) |
| 3378 | enable_mask |= I915_BSD_USER_INTERRUPT; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3379 | |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 3380 | /* Interrupt setup is already guaranteed to be single-threaded, this is |
| 3381 | * just to make the assert_spin_locked check happy. */ |
| 3382 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 3383 | i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); |
Daniel Vetter | b79480b | 2013-06-27 17:52:10 +0200 | [diff] [blame] | 3384 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3385 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3386 | /* |
| 3387 | * Enable some error detection, note the instruction error mask |
| 3388 | * bit is reserved, so we leave it masked. |
| 3389 | */ |
| 3390 | if (IS_G4X(dev)) { |
| 3391 | error_mask = ~(GM45_ERROR_PAGE_TABLE | |
| 3392 | GM45_ERROR_MEM_PRIV | |
| 3393 | GM45_ERROR_CP_PRIV | |
| 3394 | I915_ERROR_MEMORY_REFRESH); |
| 3395 | } else { |
| 3396 | error_mask = ~(I915_ERROR_PAGE_TABLE | |
| 3397 | I915_ERROR_MEMORY_REFRESH); |
| 3398 | } |
| 3399 | I915_WRITE(EMR, error_mask); |
| 3400 | |
| 3401 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 3402 | I915_WRITE(IER, enable_mask); |
| 3403 | POSTING_READ(IER); |
| 3404 | |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3405 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 3406 | POSTING_READ(PORT_HOTPLUG_EN); |
| 3407 | |
Jani Nikula | f49e38d | 2013-04-29 13:02:54 +0300 | [diff] [blame] | 3408 | i915_enable_asle_pipestat(dev); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3409 | |
| 3410 | return 0; |
| 3411 | } |
| 3412 | |
Egbert Eich | bac56d5 | 2013-02-25 12:06:51 -0500 | [diff] [blame] | 3413 | static void i915_hpd_irq_setup(struct drm_device *dev) |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3414 | { |
| 3415 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 3416 | struct drm_mode_config *mode_config = &dev->mode_config; |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 3417 | struct intel_encoder *intel_encoder; |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3418 | u32 hotplug_en; |
| 3419 | |
Daniel Vetter | b5ea2d5 | 2013-06-27 17:52:15 +0200 | [diff] [blame] | 3420 | assert_spin_locked(&dev_priv->irq_lock); |
| 3421 | |
Egbert Eich | bac56d5 | 2013-02-25 12:06:51 -0500 | [diff] [blame] | 3422 | if (I915_HAS_HOTPLUG(dev)) { |
| 3423 | hotplug_en = I915_READ(PORT_HOTPLUG_EN); |
| 3424 | hotplug_en &= ~HOTPLUG_INT_EN_MASK; |
| 3425 | /* Note HDMI and DP share hotplug bits */ |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 3426 | /* enable bits are the same for all generations */ |
Egbert Eich | cd569ae | 2013-04-16 13:36:57 +0200 | [diff] [blame] | 3427 | list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) |
| 3428 | if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) |
| 3429 | hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; |
Egbert Eich | bac56d5 | 2013-02-25 12:06:51 -0500 | [diff] [blame] | 3430 | /* Programming the CRT detection parameters tends |
| 3431 | to generate a spurious hotplug event about three |
| 3432 | seconds later. So just do it once. |
| 3433 | */ |
| 3434 | if (IS_G4X(dev)) |
| 3435 | hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; |
Daniel Vetter | 85fc95b | 2013-03-27 15:47:11 +0100 | [diff] [blame] | 3436 | hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; |
Egbert Eich | bac56d5 | 2013-02-25 12:06:51 -0500 | [diff] [blame] | 3437 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3438 | |
Egbert Eich | bac56d5 | 2013-02-25 12:06:51 -0500 | [diff] [blame] | 3439 | /* Ignore TV since it's buggy */ |
| 3440 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 3441 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3442 | } |
| 3443 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 3444 | static irqreturn_t i965_irq_handler(int irq, void *arg) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3445 | { |
| 3446 | struct drm_device *dev = (struct drm_device *) arg; |
| 3447 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3448 | u32 iir, new_iir; |
| 3449 | u32 pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3450 | unsigned long irqflags; |
| 3451 | int irq_received; |
| 3452 | int ret = IRQ_NONE, pipe; |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 3453 | u32 flip_mask = |
| 3454 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 3455 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3456 | |
| 3457 | atomic_inc(&dev_priv->irq_received); |
| 3458 | |
| 3459 | iir = I915_READ(IIR); |
| 3460 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3461 | for (;;) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 3462 | bool blc_event = false; |
| 3463 | |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 3464 | irq_received = (iir & ~flip_mask) != 0; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3465 | |
| 3466 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 3467 | * have been cleared after the pipestat interrupt was received. |
| 3468 | * It doesn't set the bit in iir again, but it still produces |
| 3469 | * interrupts (for non-MSI). |
| 3470 | */ |
| 3471 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 3472 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 3473 | i915_handle_error(dev, false); |
| 3474 | |
| 3475 | for_each_pipe(pipe) { |
| 3476 | int reg = PIPESTAT(pipe); |
| 3477 | pipe_stats[pipe] = I915_READ(reg); |
| 3478 | |
| 3479 | /* |
| 3480 | * Clear the PIPE*STAT regs before the IIR |
| 3481 | */ |
| 3482 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 3483 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 3484 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 3485 | pipe_name(pipe)); |
| 3486 | I915_WRITE(reg, pipe_stats[pipe]); |
| 3487 | irq_received = 1; |
| 3488 | } |
| 3489 | } |
| 3490 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 3491 | |
| 3492 | if (!irq_received) |
| 3493 | break; |
| 3494 | |
| 3495 | ret = IRQ_HANDLED; |
| 3496 | |
| 3497 | /* Consume port. Then clear IIR or we'll miss events */ |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 3498 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3499 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 3500 | u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? |
| 3501 | HOTPLUG_INT_STATUS_G4X : |
Daniel Vetter | 4f7fd70 | 2013-06-24 21:33:28 +0200 | [diff] [blame] | 3502 | HOTPLUG_INT_STATUS_I915); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3503 | |
| 3504 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 3505 | hotplug_status); |
Daniel Vetter | 91d131d | 2013-06-27 17:52:14 +0200 | [diff] [blame] | 3506 | |
| 3507 | intel_hpd_irq_handler(dev, hotplug_trigger, |
| 3508 | IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915); |
| 3509 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3510 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 3511 | I915_READ(PORT_HOTPLUG_STAT); |
| 3512 | } |
| 3513 | |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 3514 | I915_WRITE(IIR, iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3515 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 3516 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3517 | if (iir & I915_USER_INTERRUPT) |
| 3518 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 3519 | if (iir & I915_BSD_USER_INTERRUPT) |
| 3520 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 3521 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3522 | for_each_pipe(pipe) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 3523 | if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 3524 | i915_handle_vblank(dev, pipe, pipe, iir)) |
| 3525 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3526 | |
| 3527 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 3528 | blc_event = true; |
| 3529 | } |
| 3530 | |
| 3531 | |
| 3532 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 3533 | intel_opregion_asle_intr(dev); |
| 3534 | |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 3535 | if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) |
| 3536 | gmbus_irq_handler(dev); |
| 3537 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3538 | /* With MSI, interrupts are only generated when iir |
| 3539 | * transitions from zero to nonzero. If another bit got |
| 3540 | * set while we were handling the existing iir bits, then |
| 3541 | * we would never get another interrupt. |
| 3542 | * |
| 3543 | * This is fine on non-MSI as well, as if we hit this path |
| 3544 | * we avoid exiting the interrupt handler only to generate |
| 3545 | * another one. |
| 3546 | * |
| 3547 | * Note that for MSI this could cause a stray interrupt report |
| 3548 | * if an interrupt landed in the time between writing IIR and |
| 3549 | * the posting read. This should be rare enough to never |
| 3550 | * trigger the 99% of 100,000 interrupts test for disabling |
| 3551 | * stray interrupts. |
| 3552 | */ |
| 3553 | iir = new_iir; |
| 3554 | } |
| 3555 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 3556 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 3557 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3558 | return ret; |
| 3559 | } |
| 3560 | |
| 3561 | static void i965_irq_uninstall(struct drm_device * dev) |
| 3562 | { |
| 3563 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 3564 | int pipe; |
| 3565 | |
| 3566 | if (!dev_priv) |
| 3567 | return; |
| 3568 | |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 3569 | del_timer_sync(&dev_priv->hotplug_reenable_timer); |
| 3570 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 3571 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 3572 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3573 | |
| 3574 | I915_WRITE(HWSTAM, 0xffffffff); |
| 3575 | for_each_pipe(pipe) |
| 3576 | I915_WRITE(PIPESTAT(pipe), 0); |
| 3577 | I915_WRITE(IMR, 0xffffffff); |
| 3578 | I915_WRITE(IER, 0x0); |
| 3579 | |
| 3580 | for_each_pipe(pipe) |
| 3581 | I915_WRITE(PIPESTAT(pipe), |
| 3582 | I915_READ(PIPESTAT(pipe)) & 0x8000ffff); |
| 3583 | I915_WRITE(IIR, I915_READ(IIR)); |
| 3584 | } |
| 3585 | |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 3586 | static void i915_reenable_hotplug_timer_func(unsigned long data) |
| 3587 | { |
| 3588 | drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; |
| 3589 | struct drm_device *dev = dev_priv->dev; |
| 3590 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 3591 | unsigned long irqflags; |
| 3592 | int i; |
| 3593 | |
| 3594 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 3595 | for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { |
| 3596 | struct drm_connector *connector; |
| 3597 | |
| 3598 | if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) |
| 3599 | continue; |
| 3600 | |
| 3601 | dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; |
| 3602 | |
| 3603 | list_for_each_entry(connector, &mode_config->connector_list, head) { |
| 3604 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 3605 | |
| 3606 | if (intel_connector->encoder->hpd_pin == i) { |
| 3607 | if (connector->polled != intel_connector->polled) |
| 3608 | DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", |
| 3609 | drm_get_connector_name(connector)); |
| 3610 | connector->polled = intel_connector->polled; |
| 3611 | if (!connector->polled) |
| 3612 | connector->polled = DRM_CONNECTOR_POLL_HPD; |
| 3613 | } |
| 3614 | } |
| 3615 | } |
| 3616 | if (dev_priv->display.hpd_irq_setup) |
| 3617 | dev_priv->display.hpd_irq_setup(dev); |
| 3618 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 3619 | } |
| 3620 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3621 | void intel_irq_init(struct drm_device *dev) |
| 3622 | { |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 3623 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3624 | |
| 3625 | INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 3626 | INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 3627 | INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 3628 | INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 3629 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 3630 | setup_timer(&dev_priv->gpu_error.hangcheck_timer, |
| 3631 | i915_hangcheck_elapsed, |
Daniel Vetter | 61bac78 | 2012-12-01 21:03:21 +0100 | [diff] [blame] | 3632 | (unsigned long) dev); |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 3633 | setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, |
| 3634 | (unsigned long) dev_priv); |
Daniel Vetter | 61bac78 | 2012-12-01 21:03:21 +0100 | [diff] [blame] | 3635 | |
Tomas Janousek | 97a19a2 | 2012-12-08 13:48:13 +0100 | [diff] [blame] | 3636 | pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 3637 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3638 | dev->driver->get_vblank_counter = i915_get_vblank_counter; |
| 3639 | dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ |
Eugeni Dodonov | 7d4e146 | 2012-05-09 15:37:09 -0300 | [diff] [blame] | 3640 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3641 | dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ |
| 3642 | dev->driver->get_vblank_counter = gm45_get_vblank_counter; |
| 3643 | } |
| 3644 | |
Keith Packard | c3613de | 2011-08-12 17:05:54 -0700 | [diff] [blame] | 3645 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 3646 | dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; |
| 3647 | else |
| 3648 | dev->driver->get_vblank_timestamp = NULL; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3649 | dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; |
| 3650 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 3651 | if (IS_VALLEYVIEW(dev)) { |
| 3652 | dev->driver->irq_handler = valleyview_irq_handler; |
| 3653 | dev->driver->irq_preinstall = valleyview_irq_preinstall; |
| 3654 | dev->driver->irq_postinstall = valleyview_irq_postinstall; |
| 3655 | dev->driver->irq_uninstall = valleyview_irq_uninstall; |
| 3656 | dev->driver->enable_vblank = valleyview_enable_vblank; |
| 3657 | dev->driver->disable_vblank = valleyview_disable_vblank; |
Egbert Eich | fa00abe | 2013-02-25 12:06:48 -0500 | [diff] [blame] | 3658 | dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; |
Daniel Vetter | 4a06e20 | 2012-12-01 13:53:40 +0100 | [diff] [blame] | 3659 | } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { |
Ben Widawsky | 7d99163 | 2013-05-28 19:22:25 -0700 | [diff] [blame] | 3660 | /* Share uninstall handlers with ILK/SNB */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3661 | dev->driver->irq_handler = ivybridge_irq_handler; |
Ben Widawsky | 7d99163 | 2013-05-28 19:22:25 -0700 | [diff] [blame] | 3662 | dev->driver->irq_preinstall = ivybridge_irq_preinstall; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3663 | dev->driver->irq_postinstall = ivybridge_irq_postinstall; |
| 3664 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 3665 | dev->driver->enable_vblank = ivybridge_enable_vblank; |
| 3666 | dev->driver->disable_vblank = ivybridge_disable_vblank; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 3667 | dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3668 | } else if (HAS_PCH_SPLIT(dev)) { |
| 3669 | dev->driver->irq_handler = ironlake_irq_handler; |
| 3670 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 3671 | dev->driver->irq_postinstall = ironlake_irq_postinstall; |
| 3672 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 3673 | dev->driver->enable_vblank = ironlake_enable_vblank; |
| 3674 | dev->driver->disable_vblank = ironlake_disable_vblank; |
Daniel Vetter | 82a28bc | 2013-03-27 15:55:01 +0100 | [diff] [blame] | 3675 | dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3676 | } else { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3677 | if (INTEL_INFO(dev)->gen == 2) { |
| 3678 | dev->driver->irq_preinstall = i8xx_irq_preinstall; |
| 3679 | dev->driver->irq_postinstall = i8xx_irq_postinstall; |
| 3680 | dev->driver->irq_handler = i8xx_irq_handler; |
| 3681 | dev->driver->irq_uninstall = i8xx_irq_uninstall; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3682 | } else if (INTEL_INFO(dev)->gen == 3) { |
| 3683 | dev->driver->irq_preinstall = i915_irq_preinstall; |
| 3684 | dev->driver->irq_postinstall = i915_irq_postinstall; |
| 3685 | dev->driver->irq_uninstall = i915_irq_uninstall; |
| 3686 | dev->driver->irq_handler = i915_irq_handler; |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3687 | dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3688 | } else { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 3689 | dev->driver->irq_preinstall = i965_irq_preinstall; |
| 3690 | dev->driver->irq_postinstall = i965_irq_postinstall; |
| 3691 | dev->driver->irq_uninstall = i965_irq_uninstall; |
| 3692 | dev->driver->irq_handler = i965_irq_handler; |
Egbert Eich | bac56d5 | 2013-02-25 12:06:51 -0500 | [diff] [blame] | 3693 | dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 3694 | } |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 3695 | dev->driver->enable_vblank = i915_enable_vblank; |
| 3696 | dev->driver->disable_vblank = i915_disable_vblank; |
| 3697 | } |
| 3698 | } |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3699 | |
| 3700 | void intel_hpd_init(struct drm_device *dev) |
| 3701 | { |
| 3702 | struct drm_i915_private *dev_priv = dev->dev_private; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 3703 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 3704 | struct drm_connector *connector; |
Daniel Vetter | b5ea2d5 | 2013-06-27 17:52:15 +0200 | [diff] [blame] | 3705 | unsigned long irqflags; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 3706 | int i; |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3707 | |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 3708 | for (i = 1; i < HPD_NUM_PINS; i++) { |
| 3709 | dev_priv->hpd_stats[i].hpd_cnt = 0; |
| 3710 | dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; |
| 3711 | } |
| 3712 | list_for_each_entry(connector, &mode_config->connector_list, head) { |
| 3713 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 3714 | connector->polled = intel_connector->polled; |
| 3715 | if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) |
| 3716 | connector->polled = DRM_CONNECTOR_POLL_HPD; |
| 3717 | } |
Daniel Vetter | b5ea2d5 | 2013-06-27 17:52:15 +0200 | [diff] [blame] | 3718 | |
| 3719 | /* Interrupt setup is already guaranteed to be single-threaded, this is |
| 3720 | * just to make the assert_spin_locked checks happy. */ |
| 3721 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3722 | if (dev_priv->display.hpd_irq_setup) |
| 3723 | dev_priv->display.hpd_irq_setup(dev); |
Daniel Vetter | b5ea2d5 | 2013-06-27 17:52:15 +0200 | [diff] [blame] | 3724 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 3725 | } |