blob: 148ee27cf81a66ae963930c93b66ac5d4007c936 [file] [log] [blame]
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +00001/*
2 * Renesas SH-mobile MIPI DSI support
3 *
4 * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
5 *
6 * This is free software; you can redistribute it and/or modify
7 * it under the terms of version 2 of the GNU General Public License as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/clk.h>
12#include <linux/delay.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/platform_device.h>
16#include <linux/slab.h>
17#include <linux/string.h>
18#include <linux/types.h>
19
20#include <video/mipi_display.h>
21#include <video/sh_mipi_dsi.h>
22#include <video/sh_mobile_lcdc.h>
23
Magnus Damm71b146c2010-11-17 06:44:25 +000024#define SYSCTRL 0x0000
25#define SYSCONF 0x0004
26#define TIMSET 0x0008
27#define RESREQSET0 0x0018
28#define RESREQSET1 0x001c
29#define HSTTOVSET 0x0020
30#define LPRTOVSET 0x0024
31#define TATOVSET 0x0028
32#define PRTOVSET 0x002c
33#define DSICTRL 0x0030
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000034#define DSIINTE 0x0060
Magnus Damm71b146c2010-11-17 06:44:25 +000035#define PHYCTRL 0x0070
36
Magnus Dammdeaba192010-11-17 09:53:25 +000037/* relative to linkbase */
38#define DTCTR 0x0000
39#define VMCTR1 0x0020
40#define VMCTR2 0x0024
41#define VMLEN1 0x0028
42#define CMTSRTREQ 0x0070
43#define CMTSRTCTR 0x00d0
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000044
45/* E.g., sh7372 has 2 MIPI-DSIs - one for each LCDC */
46#define MAX_SH_MIPI_DSI 2
47
48struct sh_mipi {
49 void __iomem *base;
Magnus Dammdeaba192010-11-17 09:53:25 +000050 void __iomem *linkbase;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000051 struct clk *dsit_clk;
52 struct clk *dsip_clk;
53};
54
55static struct sh_mipi *mipi_dsi[MAX_SH_MIPI_DSI];
56
57/* Protect the above array */
58static DEFINE_MUTEX(array_lock);
59
60static struct sh_mipi *sh_mipi_by_handle(int handle)
61{
62 if (handle >= ARRAY_SIZE(mipi_dsi) || handle < 0)
63 return NULL;
64
65 return mipi_dsi[handle];
66}
67
68static int sh_mipi_send_short(struct sh_mipi *mipi, u8 dsi_cmd,
69 u8 cmd, u8 param)
70{
71 u32 data = (dsi_cmd << 24) | (cmd << 16) | (param << 8);
72 int cnt = 100;
73
74 /* transmit a short packet to LCD panel */
Magnus Dammdeaba192010-11-17 09:53:25 +000075 iowrite32(1 | data, mipi->linkbase + CMTSRTCTR);
76 iowrite32(1, mipi->linkbase + CMTSRTREQ);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000077
Magnus Dammdeaba192010-11-17 09:53:25 +000078 while ((ioread32(mipi->linkbase + CMTSRTREQ) & 1) && --cnt)
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +000079 udelay(1);
80
81 return cnt ? 0 : -ETIMEDOUT;
82}
83
84#define LCD_CHAN2MIPI(c) ((c) < LCDC_CHAN_MAINLCD || (c) > LCDC_CHAN_SUBLCD ? \
85 -EINVAL : (c) - 1)
86
87static int sh_mipi_dcs(int handle, u8 cmd)
88{
89 struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
90 if (!mipi)
91 return -ENODEV;
92 return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE, cmd, 0);
93}
94
95static int sh_mipi_dcs_param(int handle, u8 cmd, u8 param)
96{
97 struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
98 if (!mipi)
99 return -ENODEV;
100 return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE_PARAM, cmd,
101 param);
102}
103
104static void sh_mipi_dsi_enable(struct sh_mipi *mipi, bool enable)
105{
106 /*
107 * enable LCDC data tx, transition to LPS after completion of each HS
108 * packet
109 */
Magnus Dammdeaba192010-11-17 09:53:25 +0000110 iowrite32(0x00000002 | enable, mipi->linkbase + DTCTR);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000111}
112
113static void sh_mipi_shutdown(struct platform_device *pdev)
114{
115 struct sh_mipi *mipi = platform_get_drvdata(pdev);
116
117 sh_mipi_dsi_enable(mipi, false);
118}
119
Guennadi Liakhovetskic2439392010-07-21 10:13:17 +0000120static void mipi_display_on(void *arg, struct fb_info *info)
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000121{
122 struct sh_mipi *mipi = arg;
123
124 sh_mipi_dsi_enable(mipi, true);
125}
126
127static void mipi_display_off(void *arg)
128{
129 struct sh_mipi *mipi = arg;
130
131 sh_mipi_dsi_enable(mipi, false);
132}
133
134static int __init sh_mipi_setup(struct sh_mipi *mipi,
135 struct sh_mipi_dsi_info *pdata)
136{
137 void __iomem *base = mipi->base;
138 struct sh_mobile_lcdc_chan_cfg *ch = pdata->lcd_chan;
139 u32 pctype, datatype, pixfmt;
140 u32 linelength;
141 bool yuv;
142
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000143 /*
144 * Select data format. MIPI DSI is not hot-pluggable, so, we just use
145 * the default videomode. If this ever becomes a problem, We'll have to
146 * move this to mipi_display_on() above and use info->var.xres
147 */
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000148 switch (pdata->data_format) {
149 case MIPI_RGB888:
150 pctype = 0;
151 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
152 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000153 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000154 yuv = false;
155 break;
156 case MIPI_RGB565:
157 pctype = 1;
158 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
159 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000160 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000161 yuv = false;
162 break;
163 case MIPI_RGB666_LP:
164 pctype = 2;
165 datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
166 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000167 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000168 yuv = false;
169 break;
170 case MIPI_RGB666:
171 pctype = 3;
172 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
173 pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000174 linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000175 yuv = false;
176 break;
177 case MIPI_BGR888:
178 pctype = 8;
179 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
180 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000181 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000182 yuv = false;
183 break;
184 case MIPI_BGR565:
185 pctype = 9;
186 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
187 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000188 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000189 yuv = false;
190 break;
191 case MIPI_BGR666_LP:
192 pctype = 0xa;
193 datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
194 pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000195 linelength = ch->lcd_cfg[0].xres * 3;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000196 yuv = false;
197 break;
198 case MIPI_BGR666:
199 pctype = 0xb;
200 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
201 pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000202 linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000203 yuv = false;
204 break;
205 case MIPI_YUYV:
206 pctype = 4;
207 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
208 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000209 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000210 yuv = true;
211 break;
212 case MIPI_UYVY:
213 pctype = 5;
214 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
215 pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000216 linelength = ch->lcd_cfg[0].xres * 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000217 yuv = true;
218 break;
219 case MIPI_YUV420_L:
220 pctype = 6;
221 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
222 pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000223 linelength = (ch->lcd_cfg[0].xres * 12 + 7) / 8;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000224 yuv = true;
225 break;
226 case MIPI_YUV420:
227 pctype = 7;
228 datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
229 pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
230 /* Length of U/V line */
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000231 linelength = (ch->lcd_cfg[0].xres + 1) / 2;
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000232 yuv = true;
233 break;
234 default:
235 return -EINVAL;
236 }
237
238 if ((yuv && ch->interface_type != YUV422) ||
239 (!yuv && ch->interface_type != RGB24))
240 return -EINVAL;
241
242 /* reset DSI link */
Magnus Damm71b146c2010-11-17 06:44:25 +0000243 iowrite32(0x00000001, base + SYSCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000244 /* Hold reset for 100 cycles of the slowest of bus, HS byte and LP clock */
245 udelay(50);
Magnus Damm71b146c2010-11-17 06:44:25 +0000246 iowrite32(0x00000000, base + SYSCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000247
248 /* setup DSI link */
249
250 /*
251 * Default = ULPS enable |
252 * Contention detection enabled |
253 * EoT packet transmission enable |
254 * CRC check enable |
255 * ECC check enable
256 * additionally enable first two lanes
257 */
Magnus Damm71b146c2010-11-17 06:44:25 +0000258 iowrite32(0x00003703, base + SYSCONF);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000259 /*
260 * T_wakeup = 0x7000
261 * T_hs-trail = 3
262 * T_hs-prepare = 3
263 * T_clk-trail = 3
264 * T_clk-prepare = 2
265 */
Magnus Damm71b146c2010-11-17 06:44:25 +0000266 iowrite32(0x70003332, base + TIMSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000267 /* no responses requested */
Magnus Damm71b146c2010-11-17 06:44:25 +0000268 iowrite32(0x00000000, base + RESREQSET0);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000269 /* request response to packets of type 0x28 */
Magnus Damm71b146c2010-11-17 06:44:25 +0000270 iowrite32(0x00000100, base + RESREQSET1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000271 /* High-speed transmission timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000272 iowrite32(0x0fffffff, base + HSTTOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000273 /* LP reception timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000274 iowrite32(0x0fffffff, base + LPRTOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000275 /* Turn-around timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000276 iowrite32(0x0fffffff, base + TATOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000277 /* Peripheral reset timeout, default 0xffffffff */
Magnus Damm71b146c2010-11-17 06:44:25 +0000278 iowrite32(0x0fffffff, base + PRTOVSET);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000279 /* Enable timeout counters */
Magnus Damm71b146c2010-11-17 06:44:25 +0000280 iowrite32(0x00000f00, base + DSICTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000281 /* Interrupts not used, disable all */
282 iowrite32(0, base + DSIINTE);
283 /* DSI-Tx bias on */
Magnus Damm71b146c2010-11-17 06:44:25 +0000284 iowrite32(0x00000001, base + PHYCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000285 udelay(200);
286 /* Deassert resets, power on, set multiplier */
Magnus Damm71b146c2010-11-17 06:44:25 +0000287 iowrite32(0x03070b01, base + PHYCTRL);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000288
289 /* setup l-bridge */
290
291 /*
292 * Enable transmission of all packets,
293 * transmit LPS after each HS packet completion
294 */
Magnus Dammdeaba192010-11-17 09:53:25 +0000295 iowrite32(0x00000006, mipi->linkbase + DTCTR);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000296 /* VSYNC width = 2 (<< 17) */
Magnus Dammdeaba192010-11-17 09:53:25 +0000297 iowrite32(0x00040000 | (pctype << 12) | datatype,
298 mipi->linkbase + VMCTR1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000299 /*
300 * Non-burst mode with sync pulses: VSE and HSE are output,
301 * HSA period allowed, no commands in LP
302 */
Magnus Dammdeaba192010-11-17 09:53:25 +0000303 iowrite32(0x00e00000, mipi->linkbase + VMCTR2);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000304 /*
305 * 0x660 = 1632 bytes per line (RGB24, 544 pixels: see
Guennadi Liakhovetski44432402010-09-03 07:20:04 +0000306 * sh_mobile_lcdc_info.ch[0].lcd_cfg[0].xres), HSALEN = 1 - default
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000307 * (unused, since VMCTR2[HSABM] = 0)
308 */
Magnus Dammdeaba192010-11-17 09:53:25 +0000309 iowrite32(1 | (linelength << 16), mipi->linkbase + VMLEN1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000310
311 msleep(5);
312
313 /* setup LCD panel */
314
315 /* cf. drivers/video/omap/lcd_mipid.c */
316 sh_mipi_dcs(ch->chan, MIPI_DCS_EXIT_SLEEP_MODE);
317 msleep(120);
318 /*
319 * [7] - Page Address Mode
320 * [6] - Column Address Mode
321 * [5] - Page / Column Address Mode
322 * [4] - Display Device Line Refresh Order
323 * [3] - RGB/BGR Order
324 * [2] - Display Data Latch Data Order
325 * [1] - Flip Horizontal
326 * [0] - Flip Vertical
327 */
328 sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_ADDRESS_MODE, 0x00);
329 /* cf. set_data_lines() */
330 sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_PIXEL_FORMAT,
331 pixfmt << 4);
332 sh_mipi_dcs(ch->chan, MIPI_DCS_SET_DISPLAY_ON);
333
334 return 0;
335}
336
337static int __init sh_mipi_probe(struct platform_device *pdev)
338{
339 struct sh_mipi *mipi;
340 struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
341 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Dammdeaba192010-11-17 09:53:25 +0000342 struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000343 unsigned long rate, f_current;
344 int idx = pdev->id, ret;
345 char dsip_clk[] = "dsi.p_clk";
346
Magnus Dammdeaba192010-11-17 09:53:25 +0000347 if (!res || !res2 || idx >= ARRAY_SIZE(mipi_dsi) || !pdata)
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000348 return -ENODEV;
349
350 mutex_lock(&array_lock);
351 if (idx < 0)
352 for (idx = 0; idx < ARRAY_SIZE(mipi_dsi) && mipi_dsi[idx]; idx++)
353 ;
354
355 if (idx == ARRAY_SIZE(mipi_dsi)) {
356 ret = -EBUSY;
357 goto efindslot;
358 }
359
360 mipi = kzalloc(sizeof(*mipi), GFP_KERNEL);
361 if (!mipi) {
362 ret = -ENOMEM;
363 goto ealloc;
364 }
365
366 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
367 dev_err(&pdev->dev, "MIPI register region already claimed\n");
368 ret = -EBUSY;
369 goto ereqreg;
370 }
371
372 mipi->base = ioremap(res->start, resource_size(res));
373 if (!mipi->base) {
374 ret = -ENOMEM;
375 goto emap;
376 }
377
Magnus Dammdeaba192010-11-17 09:53:25 +0000378 if (!request_mem_region(res2->start, resource_size(res2), pdev->name)) {
379 dev_err(&pdev->dev, "MIPI register region 2 already claimed\n");
380 ret = -EBUSY;
381 goto ereqreg2;
382 }
383
384 mipi->linkbase = ioremap(res2->start, resource_size(res2));
385 if (!mipi->linkbase) {
386 ret = -ENOMEM;
387 goto emap2;
388 }
389
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000390 mipi->dsit_clk = clk_get(&pdev->dev, "dsit_clk");
391 if (IS_ERR(mipi->dsit_clk)) {
392 ret = PTR_ERR(mipi->dsit_clk);
393 goto eclktget;
394 }
395
396 f_current = clk_get_rate(mipi->dsit_clk);
397 /* 80MHz required by the datasheet */
398 rate = clk_round_rate(mipi->dsit_clk, 80000000);
399 if (rate > 0 && rate != f_current)
400 ret = clk_set_rate(mipi->dsit_clk, rate);
401 else
402 ret = rate;
403 if (ret < 0)
404 goto esettrate;
405
406 dev_dbg(&pdev->dev, "DSI-T clk %lu -> %lu\n", f_current, rate);
407
408 sprintf(dsip_clk, "dsi%1.1dp_clk", idx);
409 mipi->dsip_clk = clk_get(&pdev->dev, dsip_clk);
410 if (IS_ERR(mipi->dsip_clk)) {
411 ret = PTR_ERR(mipi->dsip_clk);
412 goto eclkpget;
413 }
414
415 f_current = clk_get_rate(mipi->dsip_clk);
416 /* Between 10 and 50MHz */
417 rate = clk_round_rate(mipi->dsip_clk, 24000000);
418 if (rate > 0 && rate != f_current)
419 ret = clk_set_rate(mipi->dsip_clk, rate);
420 else
421 ret = rate;
422 if (ret < 0)
423 goto esetprate;
424
425 dev_dbg(&pdev->dev, "DSI-P clk %lu -> %lu\n", f_current, rate);
426
427 msleep(10);
428
429 ret = clk_enable(mipi->dsit_clk);
430 if (ret < 0)
431 goto eclkton;
432
433 ret = clk_enable(mipi->dsip_clk);
434 if (ret < 0)
435 goto eclkpon;
436
437 mipi_dsi[idx] = mipi;
438
439 ret = sh_mipi_setup(mipi, pdata);
440 if (ret < 0)
441 goto emipisetup;
442
443 mutex_unlock(&array_lock);
444 platform_set_drvdata(pdev, mipi);
445
446 /* Set up LCDC callbacks */
447 pdata->lcd_chan->board_cfg.board_data = mipi;
448 pdata->lcd_chan->board_cfg.display_on = mipi_display_on;
449 pdata->lcd_chan->board_cfg.display_off = mipi_display_off;
450
451 return 0;
452
453emipisetup:
454 mipi_dsi[idx] = NULL;
455 clk_disable(mipi->dsip_clk);
456eclkpon:
457 clk_disable(mipi->dsit_clk);
458eclkton:
459esetprate:
460 clk_put(mipi->dsip_clk);
461eclkpget:
462esettrate:
463 clk_put(mipi->dsit_clk);
464eclktget:
Magnus Dammdeaba192010-11-17 09:53:25 +0000465 iounmap(mipi->linkbase);
466emap2:
467 release_mem_region(res2->start, resource_size(res2));
468ereqreg2:
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000469 iounmap(mipi->base);
470emap:
471 release_mem_region(res->start, resource_size(res));
472ereqreg:
473 kfree(mipi);
474ealloc:
475efindslot:
476 mutex_unlock(&array_lock);
477
478 return ret;
479}
480
481static int __exit sh_mipi_remove(struct platform_device *pdev)
482{
483 struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
484 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Dammdeaba192010-11-17 09:53:25 +0000485 struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000486 struct sh_mipi *mipi = platform_get_drvdata(pdev);
487 int i, ret;
488
489 mutex_lock(&array_lock);
490
491 for (i = 0; i < ARRAY_SIZE(mipi_dsi) && mipi_dsi[i] != mipi; i++)
492 ;
493
494 if (i == ARRAY_SIZE(mipi_dsi)) {
495 ret = -EINVAL;
496 } else {
497 ret = 0;
498 mipi_dsi[i] = NULL;
499 }
500
501 mutex_unlock(&array_lock);
502
503 if (ret < 0)
504 return ret;
505
506 pdata->lcd_chan->board_cfg.display_on = NULL;
507 pdata->lcd_chan->board_cfg.display_off = NULL;
508 pdata->lcd_chan->board_cfg.board_data = NULL;
509
510 clk_disable(mipi->dsip_clk);
511 clk_disable(mipi->dsit_clk);
512 clk_put(mipi->dsit_clk);
513 clk_put(mipi->dsip_clk);
Magnus Dammdeaba192010-11-17 09:53:25 +0000514 iounmap(mipi->linkbase);
515 if (res2)
516 release_mem_region(res2->start, resource_size(res2));
Guennadi Liakhovetski9fd04fe2010-05-23 14:00:43 +0000517 iounmap(mipi->base);
518 if (res)
519 release_mem_region(res->start, resource_size(res));
520 platform_set_drvdata(pdev, NULL);
521 kfree(mipi);
522
523 return 0;
524}
525
526static struct platform_driver sh_mipi_driver = {
527 .remove = __exit_p(sh_mipi_remove),
528 .shutdown = sh_mipi_shutdown,
529 .driver = {
530 .name = "sh-mipi-dsi",
531 },
532};
533
534static int __init sh_mipi_init(void)
535{
536 return platform_driver_probe(&sh_mipi_driver, sh_mipi_probe);
537}
538module_init(sh_mipi_init);
539
540static void __exit sh_mipi_exit(void)
541{
542 platform_driver_unregister(&sh_mipi_driver);
543}
544module_exit(sh_mipi_exit);
545
546MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
547MODULE_DESCRIPTION("SuperH / ARM-shmobile MIPI DSI driver");
548MODULE_LICENSE("GPL v2");