blob: 563c8edcb03b0dd217850fdceb95da1065defe76 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
Pauli Nieminen8d7cddc2010-04-01 12:44:59 +000036#include <ttm/ttm_page_alloc.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <drm/drmP.h>
38#include <drm/radeon_drm.h>
Dave Airliefa8a1232009-08-26 13:13:37 +100039#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041#include "radeon_reg.h"
42#include "radeon.h"
43
44#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
45
Dave Airliefa8a1232009-08-26 13:13:37 +100046static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
47
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
49{
50 struct radeon_mman *mman;
51 struct radeon_device *rdev;
52
53 mman = container_of(bdev, struct radeon_mman, bdev);
54 rdev = container_of(mman, struct radeon_device, mman);
55 return rdev;
56}
57
58
59/*
60 * Global memory.
61 */
Dave Airlieba4420c2010-03-09 10:56:52 +100062static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063{
64 return ttm_mem_global_init(ref->object);
65}
66
Dave Airlieba4420c2010-03-09 10:56:52 +100067static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068{
69 ttm_mem_global_release(ref->object);
70}
71
72static int radeon_ttm_global_init(struct radeon_device *rdev)
73{
Dave Airlieba4420c2010-03-09 10:56:52 +100074 struct drm_global_reference *global_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075 int r;
76
77 rdev->mman.mem_global_referenced = false;
78 global_ref = &rdev->mman.mem_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100079 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080 global_ref->size = sizeof(struct ttm_mem_global);
81 global_ref->init = &radeon_ttm_mem_global_init;
82 global_ref->release = &radeon_ttm_mem_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +100083 r = drm_global_item_ref(global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084 if (r != 0) {
Thomas Hellstroma987fca2009-08-18 16:51:56 +020085 DRM_ERROR("Failed setting up TTM memory accounting "
86 "subsystem.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 return r;
88 }
Thomas Hellstroma987fca2009-08-18 16:51:56 +020089
90 rdev->mman.bo_global_ref.mem_glob =
91 rdev->mman.mem_global_ref.object;
92 global_ref = &rdev->mman.bo_global_ref.ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100093 global_ref->global_type = DRM_GLOBAL_TTM_BO;
Thomas Hellstrom7f5f4db2009-08-20 10:29:08 +020094 global_ref->size = sizeof(struct ttm_bo_global);
Thomas Hellstroma987fca2009-08-18 16:51:56 +020095 global_ref->init = &ttm_bo_global_init;
96 global_ref->release = &ttm_bo_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +100097 r = drm_global_item_ref(global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +020098 if (r != 0) {
99 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Dave Airlieba4420c2010-03-09 10:56:52 +1000100 drm_global_item_unref(&rdev->mman.mem_global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200101 return r;
102 }
103
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104 rdev->mman.mem_global_referenced = true;
105 return 0;
106}
107
108static void radeon_ttm_global_fini(struct radeon_device *rdev)
109{
110 if (rdev->mman.mem_global_referenced) {
Dave Airlieba4420c2010-03-09 10:56:52 +1000111 drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
112 drm_global_item_unref(&rdev->mman.mem_global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113 rdev->mman.mem_global_referenced = false;
114 }
115}
116
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
118{
119 return 0;
120}
121
122static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
123 struct ttm_mem_type_manager *man)
124{
125 struct radeon_device *rdev;
126
127 rdev = radeon_get_rdev(bdev);
128
129 switch (type) {
130 case TTM_PL_SYSTEM:
131 /* System memory */
132 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
133 man->available_caching = TTM_PL_MASK_CACHING;
134 man->default_caching = TTM_PL_FLAG_CACHED;
135 break;
136 case TTM_PL_TT:
Ben Skeggsd961db72010-08-05 10:48:18 +1000137 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000138 man->gpu_offset = rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 man->available_caching = TTM_PL_MASK_CACHING;
140 man->default_caching = TTM_PL_FLAG_CACHED;
Michel Dänzer55c93272009-06-15 16:56:11 +0200141 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142#if __OS_HAS_AGP
143 if (rdev->flags & RADEON_IS_AGP) {
144 if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
145 DRM_ERROR("AGP is not enabled for memory type %u\n",
146 (unsigned)type);
147 return -EINVAL;
148 }
Michel Dänzer55c93272009-06-15 16:56:11 +0200149 if (!rdev->ddev->agp->cant_use_aperture)
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200150 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 man->available_caching = TTM_PL_FLAG_UNCACHED |
152 TTM_PL_FLAG_WC;
153 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154 }
Jerome Glisse0c321c72010-04-07 10:21:27 +0000155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 break;
157 case TTM_PL_VRAM:
158 /* "On-card" video ram */
Ben Skeggsd961db72010-08-05 10:48:18 +1000159 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000160 man->gpu_offset = rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 TTM_MEMTYPE_FLAG_MAPPABLE;
163 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
164 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165 break;
166 default:
167 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
168 return -EINVAL;
169 }
170 return 0;
171}
172
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100173static void radeon_evict_flags(struct ttm_buffer_object *bo,
174 struct ttm_placement *placement)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175{
Jerome Glissed03d8582009-12-14 21:02:09 +0100176 struct radeon_bo *rbo;
177 static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
178
179 if (!radeon_ttm_bo_is_radeon_bo(bo)) {
180 placement->fpfn = 0;
181 placement->lpfn = 0;
182 placement->placement = &placements;
183 placement->busy_placement = &placements;
184 placement->num_placement = 1;
185 placement->num_busy_placement = 1;
186 return;
187 }
188 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 switch (bo->mem.mem_type) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100190 case TTM_PL_VRAM:
Christian Könige32eb502011-10-23 12:56:27 +0200191 if (rbo->rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready == false)
Dave Airlie9270eb12010-01-13 09:21:49 +1000192 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
193 else
194 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100195 break;
196 case TTM_PL_TT:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 default:
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100198 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 }
Jerome Glisseeaa5fd12009-12-09 21:57:37 +0100200 *placement = rbo->placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201}
202
203static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
204{
205 return 0;
206}
207
208static void radeon_move_null(struct ttm_buffer_object *bo,
209 struct ttm_mem_reg *new_mem)
210{
211 struct ttm_mem_reg *old_mem = &bo->mem;
212
213 BUG_ON(old_mem->mm_node != NULL);
214 *old_mem = *new_mem;
215 new_mem->mm_node = NULL;
216}
217
218static int radeon_move_blit(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000219 bool evict, int no_wait_reserve, bool no_wait_gpu,
220 struct ttm_mem_reg *new_mem,
221 struct ttm_mem_reg *old_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222{
223 struct radeon_device *rdev;
224 uint64_t old_start, new_start;
Christian König876dc9f2012-05-08 14:24:01 +0200225 struct radeon_fence *fence;
Christian König876dc9f2012-05-08 14:24:01 +0200226 int r, ridx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227
228 rdev = radeon_get_rdev(bo->bdev);
Christian König876dc9f2012-05-08 14:24:01 +0200229 ridx = radeon_copy_ring_index(rdev);
Ben Skeggsd961db72010-08-05 10:48:18 +1000230 old_start = old_mem->start << PAGE_SHIFT;
231 new_start = new_mem->start << PAGE_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232
233 switch (old_mem->mem_type) {
234 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000235 old_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 break;
237 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000238 old_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 break;
240 default:
241 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
242 return -EINVAL;
243 }
244 switch (new_mem->mem_type) {
245 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000246 new_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247 break;
248 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000249 new_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 break;
251 default:
252 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
253 return -EINVAL;
254 }
Christian König876dc9f2012-05-08 14:24:01 +0200255 if (!rdev->ring[ridx].ready) {
Alex Deucher3000bf32012-01-05 22:11:07 -0500256 DRM_ERROR("Trying to move memory with ring turned off.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 return -EINVAL;
258 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400259
260 BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
261
Alex Deucher3000bf32012-01-05 22:11:07 -0500262 /* sync other rings */
Christian König876dc9f2012-05-08 14:24:01 +0200263 fence = bo->sync_obj;
Alex Deucher003cefe2011-09-16 12:04:08 -0400264 r = radeon_copy(rdev, old_start, new_start,
265 new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
Christian König876dc9f2012-05-08 14:24:01 +0200266 &fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 /* FIXME: handle copy error */
Maarten Lankhorstb03640b2012-10-12 15:03:11 +0000268 r = ttm_bo_move_accel_cleanup(bo, (void *)fence,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000269 evict, no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 radeon_fence_unref(&fence);
271 return r;
272}
273
274static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000275 bool evict, bool interruptible,
276 bool no_wait_reserve, bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 struct ttm_mem_reg *new_mem)
278{
279 struct radeon_device *rdev;
280 struct ttm_mem_reg *old_mem = &bo->mem;
281 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100282 u32 placements;
283 struct ttm_placement placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284 int r;
285
286 rdev = radeon_get_rdev(bo->bdev);
287 tmp_mem = *new_mem;
288 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100289 placement.fpfn = 0;
290 placement.lpfn = 0;
291 placement.num_placement = 1;
292 placement.placement = &placements;
293 placement.num_busy_placement = 1;
294 placement.busy_placement = &placements;
295 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
296 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000297 interruptible, no_wait_reserve, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298 if (unlikely(r)) {
299 return r;
300 }
Dave Airliedf67bed2009-10-30 13:31:26 +1000301
302 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
303 if (unlikely(r)) {
304 goto out_cleanup;
305 }
306
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 r = ttm_tt_bind(bo->ttm, &tmp_mem);
308 if (unlikely(r)) {
309 goto out_cleanup;
310 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000311 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312 if (unlikely(r)) {
313 goto out_cleanup;
314 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000315 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000317 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 return r;
319}
320
321static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000322 bool evict, bool interruptible,
323 bool no_wait_reserve, bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 struct ttm_mem_reg *new_mem)
325{
326 struct radeon_device *rdev;
327 struct ttm_mem_reg *old_mem = &bo->mem;
328 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100329 struct ttm_placement placement;
330 u32 placements;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331 int r;
332
333 rdev = radeon_get_rdev(bo->bdev);
334 tmp_mem = *new_mem;
335 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100336 placement.fpfn = 0;
337 placement.lpfn = 0;
338 placement.num_placement = 1;
339 placement.placement = &placements;
340 placement.num_busy_placement = 1;
341 placement.busy_placement = &placements;
342 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000343 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 if (unlikely(r)) {
345 return r;
346 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000347 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 if (unlikely(r)) {
349 goto out_cleanup;
350 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000351 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 if (unlikely(r)) {
353 goto out_cleanup;
354 }
355out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000356 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357 return r;
358}
359
360static int radeon_bo_move(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000361 bool evict, bool interruptible,
362 bool no_wait_reserve, bool no_wait_gpu,
363 struct ttm_mem_reg *new_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364{
365 struct radeon_device *rdev;
366 struct ttm_mem_reg *old_mem = &bo->mem;
367 int r;
368
369 rdev = radeon_get_rdev(bo->bdev);
370 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
371 radeon_move_null(bo, new_mem);
372 return 0;
373 }
374 if ((old_mem->mem_type == TTM_PL_TT &&
375 new_mem->mem_type == TTM_PL_SYSTEM) ||
376 (old_mem->mem_type == TTM_PL_SYSTEM &&
377 new_mem->mem_type == TTM_PL_TT)) {
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200378 /* bind is enough */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379 radeon_move_null(bo, new_mem);
380 return 0;
381 }
Alex Deucher27cd7762012-02-23 17:53:42 -0500382 if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
383 rdev->asic->copy.copy == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384 /* use memcpy */
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200385 goto memcpy;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386 }
387
388 if (old_mem->mem_type == TTM_PL_VRAM &&
389 new_mem->mem_type == TTM_PL_SYSTEM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200390 r = radeon_move_vram_ram(bo, evict, interruptible,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000391 no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
393 new_mem->mem_type == TTM_PL_VRAM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200394 r = radeon_move_ram_vram(bo, evict, interruptible,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000395 no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396 } else {
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000397 r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398 }
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200399
400 if (r) {
401memcpy:
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000402 r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200403 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 return r;
405}
406
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200407static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
408{
409 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
410 struct radeon_device *rdev = radeon_get_rdev(bdev);
411
412 mem->bus.addr = NULL;
413 mem->bus.offset = 0;
414 mem->bus.size = mem->num_pages << PAGE_SHIFT;
415 mem->bus.base = 0;
416 mem->bus.is_iomem = false;
417 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
418 return -EINVAL;
419 switch (mem->mem_type) {
420 case TTM_PL_SYSTEM:
421 /* system memory */
422 return 0;
423 case TTM_PL_TT:
424#if __OS_HAS_AGP
425 if (rdev->flags & RADEON_IS_AGP) {
426 /* RADEON_IS_AGP is set only if AGP is active */
Ben Skeggsd961db72010-08-05 10:48:18 +1000427 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200428 mem->bus.base = rdev->mc.agp_base;
Michel Dänzer365048f2010-05-19 12:46:22 +0200429 mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200430 }
431#endif
432 break;
433 case TTM_PL_VRAM:
Ben Skeggsd961db72010-08-05 10:48:18 +1000434 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200435 /* check if it's visible */
436 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
437 return -EINVAL;
438 mem->bus.base = rdev->mc.aper_base;
439 mem->bus.is_iomem = true;
Jay Estabrookffb57c42011-07-06 23:57:13 +0000440#ifdef __alpha__
441 /*
442 * Alpha: use bus.addr to hold the ioremap() return,
443 * so we can modify bus.base below.
444 */
445 if (mem->placement & TTM_PL_FLAG_WC)
446 mem->bus.addr =
447 ioremap_wc(mem->bus.base + mem->bus.offset,
448 mem->bus.size);
449 else
450 mem->bus.addr =
451 ioremap_nocache(mem->bus.base + mem->bus.offset,
452 mem->bus.size);
453
454 /*
455 * Alpha: Use just the bus offset plus
456 * the hose/domain memory base for bus.base.
457 * It then can be used to build PTEs for VRAM
458 * access, as done in ttm_bo_vm_fault().
459 */
460 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
461 rdev->ddev->hose->dense_mem_base;
462#endif
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200463 break;
464 default:
465 return -EINVAL;
466 }
467 return 0;
468}
469
470static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
471{
472}
473
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +0000474static int radeon_sync_obj_wait(void *sync_obj, bool lazy, bool interruptible)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475{
476 return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
477}
478
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +0000479static int radeon_sync_obj_flush(void *sync_obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480{
481 return 0;
482}
483
484static void radeon_sync_obj_unref(void **sync_obj)
485{
486 radeon_fence_unref((struct radeon_fence **)sync_obj);
487}
488
489static void *radeon_sync_obj_ref(void *sync_obj)
490{
491 return radeon_fence_ref((struct radeon_fence *)sync_obj);
492}
493
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +0000494static bool radeon_sync_obj_signaled(void *sync_obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495{
496 return radeon_fence_signaled((struct radeon_fence *)sync_obj);
497}
498
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400499/*
500 * TTM backend functions.
501 */
502struct radeon_ttm_tt {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500503 struct ttm_dma_tt ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400504 struct radeon_device *rdev;
505 u64 offset;
506};
507
508static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
509 struct ttm_mem_reg *bo_mem)
510{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500511 struct radeon_ttm_tt *gtt = (void*)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400512 int r;
513
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400514 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
515 if (!ttm->num_pages) {
516 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
517 ttm->num_pages, bo_mem, ttm);
518 }
519 r = radeon_gart_bind(gtt->rdev, gtt->offset,
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500520 ttm->num_pages, ttm->pages, gtt->ttm.dma_address);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400521 if (r) {
522 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
523 ttm->num_pages, (unsigned)gtt->offset);
524 return r;
525 }
526 return 0;
527}
528
529static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
530{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500531 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400532
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400533 radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
534 return 0;
535}
536
537static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
538{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500539 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400540
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500541 ttm_dma_tt_fini(&gtt->ttm);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400542 kfree(gtt);
543}
544
545static struct ttm_backend_func radeon_backend_func = {
546 .bind = &radeon_ttm_backend_bind,
547 .unbind = &radeon_ttm_backend_unbind,
548 .destroy = &radeon_ttm_backend_destroy,
549};
550
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400551static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400552 unsigned long size, uint32_t page_flags,
553 struct page *dummy_read_page)
554{
555 struct radeon_device *rdev;
556 struct radeon_ttm_tt *gtt;
557
558 rdev = radeon_get_rdev(bdev);
559#if __OS_HAS_AGP
560 if (rdev->flags & RADEON_IS_AGP) {
561 return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
562 size, page_flags, dummy_read_page);
563 }
564#endif
565
566 gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
567 if (gtt == NULL) {
568 return NULL;
569 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500570 gtt->ttm.ttm.func = &radeon_backend_func;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400571 gtt->rdev = rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500572 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
573 kfree(gtt);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400574 return NULL;
575 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500576 return &gtt->ttm.ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400577}
578
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400579static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
580{
581 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500582 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400583 unsigned i;
584 int r;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400585 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400586
587 if (ttm->state != tt_unpopulated)
588 return 0;
589
Alex Deucher40f5cf92012-05-10 18:33:13 -0400590 if (slave && ttm->sg) {
591 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
592 gtt->ttm.dma_address, ttm->num_pages);
593 ttm->state = tt_unbound;
594 return 0;
595 }
596
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400597 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500598#if __OS_HAS_AGP
599 if (rdev->flags & RADEON_IS_AGP) {
600 return ttm_agp_tt_populate(ttm);
601 }
602#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400603
604#ifdef CONFIG_SWIOTLB
605 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500606 return ttm_dma_populate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400607 }
608#endif
609
610 r = ttm_pool_populate(ttm);
611 if (r) {
612 return r;
613 }
614
615 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500616 gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
617 0, PAGE_SIZE,
618 PCI_DMA_BIDIRECTIONAL);
619 if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400620 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500621 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400622 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500623 gtt->ttm.dma_address[i] = 0;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400624 }
625 ttm_pool_unpopulate(ttm);
626 return -EFAULT;
627 }
628 }
629 return 0;
630}
631
632static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
633{
634 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500635 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400636 unsigned i;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400637 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
638
639 if (slave)
640 return;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400641
642 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500643#if __OS_HAS_AGP
644 if (rdev->flags & RADEON_IS_AGP) {
645 ttm_agp_tt_unpopulate(ttm);
646 return;
647 }
648#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400649
650#ifdef CONFIG_SWIOTLB
651 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500652 ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400653 return;
654 }
655#endif
656
657 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500658 if (gtt->ttm.dma_address[i]) {
659 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400660 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
661 }
662 }
663
664 ttm_pool_unpopulate(ttm);
665}
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400666
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667static struct ttm_bo_driver radeon_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400668 .ttm_tt_create = &radeon_ttm_tt_create,
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400669 .ttm_tt_populate = &radeon_ttm_tt_populate,
670 .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200671 .invalidate_caches = &radeon_invalidate_caches,
672 .init_mem_type = &radeon_init_mem_type,
673 .evict_flags = &radeon_evict_flags,
674 .move = &radeon_bo_move,
675 .verify_access = &radeon_verify_access,
676 .sync_obj_signaled = &radeon_sync_obj_signaled,
677 .sync_obj_wait = &radeon_sync_obj_wait,
678 .sync_obj_flush = &radeon_sync_obj_flush,
679 .sync_obj_unref = &radeon_sync_obj_unref,
680 .sync_obj_ref = &radeon_sync_obj_ref,
Dave Airliee024e112009-06-24 09:48:08 +1000681 .move_notify = &radeon_bo_move_notify,
682 .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200683 .io_mem_reserve = &radeon_ttm_io_mem_reserve,
684 .io_mem_free = &radeon_ttm_io_mem_free,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685};
686
687int radeon_ttm_init(struct radeon_device *rdev)
688{
689 int r;
690
691 r = radeon_ttm_global_init(rdev);
692 if (r) {
693 return r;
694 }
695 /* No others user of address space so set it to 0 */
696 r = ttm_bo_device_init(&rdev->mman.bdev,
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200697 rdev->mman.bo_global_ref.ref.object,
Dave Airliead49f502009-07-10 22:36:26 +1000698 &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
699 rdev->need_dma32);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700 if (r) {
701 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
702 return r;
703 }
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100704 rdev->mman.initialized = true;
Jerome Glisse4c788672009-11-20 14:29:23 +0100705 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100706 rdev->mc.real_vram_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200707 if (r) {
708 DRM_ERROR("Failed initializing VRAM heap.\n");
709 return r;
710 }
Daniel Vetter441921d2011-02-18 17:59:16 +0100711 r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400712 RADEON_GEM_DOMAIN_VRAM,
713 NULL, &rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200714 if (r) {
715 return r;
716 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100717 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
718 if (r)
719 return r;
720 r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
721 radeon_bo_unreserve(rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200722 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100723 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200724 return r;
725 }
726 DRM_INFO("radeon: %uM of VRAM memory ready\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000727 (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
Jerome Glisse4c788672009-11-20 14:29:23 +0100728 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100729 rdev->mc.gtt_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730 if (r) {
731 DRM_ERROR("Failed initializing GTT heap.\n");
732 return r;
733 }
734 DRM_INFO("radeon: %uM of GTT memory ready.\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000735 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
Ilija Hadzic949c4a32012-05-15 16:40:10 -0400736 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
Dave Airliefa8a1232009-08-26 13:13:37 +1000737
738 r = radeon_ttm_debugfs_init(rdev);
739 if (r) {
740 DRM_ERROR("Failed to init debugfs\n");
741 return r;
742 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743 return 0;
744}
745
746void radeon_ttm_fini(struct radeon_device *rdev)
747{
Jerome Glisse4c788672009-11-20 14:29:23 +0100748 int r;
749
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100750 if (!rdev->mman.initialized)
751 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200752 if (rdev->stollen_vga_memory) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100753 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
754 if (r == 0) {
755 radeon_bo_unpin(rdev->stollen_vga_memory);
756 radeon_bo_unreserve(rdev->stollen_vga_memory);
757 }
758 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 }
760 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
761 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
762 ttm_bo_device_release(&rdev->mman.bdev);
763 radeon_gart_fini(rdev);
764 radeon_ttm_global_fini(rdev);
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100765 rdev->mman.initialized = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766 DRM_INFO("radeon: ttm finalized\n");
767}
768
Dave Airlie53595332011-03-14 09:47:24 +1000769/* this should only be called at bootup or when userspace
770 * isn't running */
771void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
772{
773 struct ttm_mem_type_manager *man;
774
775 if (!rdev->mman.initialized)
776 return;
777
778 man = &rdev->mman.bdev.man[TTM_PL_VRAM];
779 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
780 man->size = size >> PAGE_SHIFT;
781}
782
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783static struct vm_operations_struct radeon_ttm_vm_ops;
Alexey Dobriyanf0f37e22009-09-27 22:29:37 +0400784static const struct vm_operations_struct *ttm_vm_ops = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785
786static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
787{
788 struct ttm_buffer_object *bo;
Matthew Garrett5876dd22010-04-26 15:52:20 -0400789 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790 int r;
791
Matthew Garrett5876dd22010-04-26 15:52:20 -0400792 bo = (struct ttm_buffer_object *)vma->vm_private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200793 if (bo == NULL) {
794 return VM_FAULT_NOPAGE;
795 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400796 rdev = radeon_get_rdev(bo->bdev);
Christian Königdb7fce32012-05-11 14:57:18 +0200797 down_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798 r = ttm_vm_ops->fault(vma, vmf);
Christian Königdb7fce32012-05-11 14:57:18 +0200799 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800 return r;
801}
802
803int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
804{
805 struct drm_file *file_priv;
806 struct radeon_device *rdev;
807 int r;
808
809 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
810 return drm_mmap(filp, vma);
811 }
812
Joe Perches40b3be32010-09-04 18:52:42 -0700813 file_priv = filp->private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 rdev = file_priv->minor->dev->dev_private;
815 if (rdev == NULL) {
816 return -EINVAL;
817 }
818 r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
819 if (unlikely(r != 0)) {
820 return r;
821 }
822 if (unlikely(ttm_vm_ops == NULL)) {
823 ttm_vm_ops = vma->vm_ops;
824 radeon_ttm_vm_ops = *ttm_vm_ops;
825 radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
826 }
827 vma->vm_ops = &radeon_ttm_vm_ops;
828 return 0;
829}
830
831
Dave Airliefa8a1232009-08-26 13:13:37 +1000832#define RADEON_DEBUGFS_MEM_TYPES 2
833
Dave Airliefa8a1232009-08-26 13:13:37 +1000834#if defined(CONFIG_DEBUG_FS)
835static int radeon_mm_dump_table(struct seq_file *m, void *data)
836{
837 struct drm_info_node *node = (struct drm_info_node *)m->private;
838 struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
839 struct drm_device *dev = node->minor->dev;
840 struct radeon_device *rdev = dev->dev_private;
841 int ret;
842 struct ttm_bo_global *glob = rdev->mman.bdev.glob;
843
844 spin_lock(&glob->lru_lock);
845 ret = drm_mm_dump_table(m, mm);
846 spin_unlock(&glob->lru_lock);
847 return ret;
848}
849#endif
850
851static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
852{
Mikael Petterssonf4e45d02009-09-28 18:27:23 +0200853#if defined(CONFIG_DEBUG_FS)
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400854 static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+2];
855 static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+2][32];
Dave Airliefa8a1232009-08-26 13:13:37 +1000856 unsigned i;
857
Dave Airliefa8a1232009-08-26 13:13:37 +1000858 for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
859 if (i == 0)
860 sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
861 else
862 sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
863 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
864 radeon_mem_types_list[i].show = &radeon_mm_dump_table;
865 radeon_mem_types_list[i].driver_features = 0;
866 if (i == 0)
Dave Airlie16f9fdc2011-02-07 12:00:51 +1000867 radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_VRAM].priv;
Dave Airliefa8a1232009-08-26 13:13:37 +1000868 else
Dave Airlie16f9fdc2011-02-07 12:00:51 +1000869 radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_TT].priv;
Dave Airliefa8a1232009-08-26 13:13:37 +1000870
871 }
Pauli Nieminen8d7cddc2010-04-01 12:44:59 +0000872 /* Add ttm page pool to debugfs */
873 sprintf(radeon_mem_types_names[i], "ttm_page_pool");
874 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
875 radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
876 radeon_mem_types_list[i].driver_features = 0;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400877 radeon_mem_types_list[i++].data = NULL;
878#ifdef CONFIG_SWIOTLB
879 if (swiotlb_nr_tbl()) {
880 sprintf(radeon_mem_types_names[i], "ttm_dma_page_pool");
881 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
882 radeon_mem_types_list[i].show = &ttm_dma_page_alloc_debugfs;
883 radeon_mem_types_list[i].driver_features = 0;
884 radeon_mem_types_list[i++].data = NULL;
885 }
886#endif
887 return radeon_debugfs_add_files(rdev, radeon_mem_types_list, i);
Dave Airliefa8a1232009-08-26 13:13:37 +1000888
889#endif
890 return 0;
891}