blob: be9a289c0d62df984cc24174f97568ad235db112 [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
2 * MPC8568E MDS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2007, 2008 Freescale Semiconductor Inc.
Andy Flemingc2882bb2007-02-09 17:28:31 -06005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Andy Flemingc2882bb2007-02-09 17:28:31 -060013
Andy Flemingc2882bb2007-02-09 17:28:31 -060014/ {
15 model = "MPC8568EMDS";
Kumar Gala52094872007-02-17 16:04:23 -060016 compatible = "MPC8568EMDS", "MPC85xxMDS";
Andy Flemingc2882bb2007-02-09 17:28:31 -060017 #address-cells = <1>;
18 #size-cells = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060019
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 ethernet2 = &enet2;
24 ethernet3 = &enet3;
25 serial0 = &serial0;
26 serial1 = &serial1;
27 pci0 = &pci0;
28 pci1 = &pci1;
29 };
30
Andy Flemingc2882bb2007-02-09 17:28:31 -060031 cpus {
Andy Flemingc2882bb2007-02-09 17:28:31 -060032 #address-cells = <1>;
33 #size-cells = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060034
35 PowerPC,8568@0 {
36 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050037 reg = <0x0>;
38 d-cache-line-size = <32>; // 32 bytes
39 i-cache-line-size = <32>; // 32 bytes
40 d-cache-size = <0x8000>; // L1, 32K
41 i-cache-size = <0x8000>; // L1, 32K
Andy Flemingc2882bb2007-02-09 17:28:31 -060042 timebase-frequency = <0>;
43 bus-frequency = <0>;
44 clock-frequency = <0>;
Kumar Galac0540652008-05-30 13:43:43 -050045 next-level-cache = <&L2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060046 };
47 };
48
49 memory {
50 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050051 reg = <0x0 0x10000000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060052 };
53
54 bcsr@f8000000 {
55 device_type = "board-control";
Kumar Gala32f960e2008-04-17 01:28:15 -050056 reg = <0xf8000000 0x8000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060057 };
58
59 soc8568@e0000000 {
60 #address-cells = <1>;
61 #size-cells = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060062 device_type = "soc";
Kumar Gala32f960e2008-04-17 01:28:15 -050063 ranges = <0x0 0xe0000000 0x100000>;
64 reg = <0xe0000000 0x1000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060065 bus-frequency = <0>;
66
Kumar Gala4da421d2007-05-15 13:20:05 -050067 memory-controller@2000 {
68 compatible = "fsl,8568-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050069 reg = <0x2000 0x1000>;
Kumar Gala4da421d2007-05-15 13:20:05 -050070 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050071 interrupts = <18 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050072 };
73
Kumar Galac0540652008-05-30 13:43:43 -050074 L2: l2-cache-controller@20000 {
Kumar Gala4da421d2007-05-15 13:20:05 -050075 compatible = "fsl,8568-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050076 reg = <0x20000 0x1000>;
77 cache-line-size = <32>; // 32 bytes
78 cache-size = <0x80000>; // L2, 512K
Kumar Gala4da421d2007-05-15 13:20:05 -050079 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050080 interrupts = <16 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050081 };
82
Andy Flemingc2882bb2007-02-09 17:28:31 -060083 i2c@3000 {
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040084 #address-cells = <1>;
85 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060086 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060087 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -050088 reg = <0x3000 0x100>;
89 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -060090 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060091 dfsrr;
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040092
93 rtc@68 {
94 compatible = "dallas,ds1374";
Kumar Gala32f960e2008-04-17 01:28:15 -050095 reg = <0x68>;
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040096 };
Andy Flemingc2882bb2007-02-09 17:28:31 -060097 };
98
99 i2c@3100 {
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +0400100 #address-cells = <1>;
101 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -0600102 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600103 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -0500104 reg = <0x3100 0x100>;
105 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600106 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600107 dfsrr;
108 };
109
Kumar Galadee80552008-06-27 13:45:19 -0500110 dma@21300 {
111 #address-cells = <1>;
112 #size-cells = <1>;
113 compatible = "fsl,mpc8568-dma", "fsl,eloplus-dma";
114 reg = <0x21300 0x4>;
115 ranges = <0x0 0x21100 0x200>;
116 cell-index = <0>;
117 dma-channel@0 {
118 compatible = "fsl,mpc8568-dma-channel",
119 "fsl,eloplus-dma-channel";
120 reg = <0x0 0x80>;
121 cell-index = <0>;
122 interrupt-parent = <&mpic>;
123 interrupts = <20 2>;
124 };
125 dma-channel@80 {
126 compatible = "fsl,mpc8568-dma-channel",
127 "fsl,eloplus-dma-channel";
128 reg = <0x80 0x80>;
129 cell-index = <1>;
130 interrupt-parent = <&mpic>;
131 interrupts = <21 2>;
132 };
133 dma-channel@100 {
134 compatible = "fsl,mpc8568-dma-channel",
135 "fsl,eloplus-dma-channel";
136 reg = <0x100 0x80>;
137 cell-index = <2>;
138 interrupt-parent = <&mpic>;
139 interrupts = <22 2>;
140 };
141 dma-channel@180 {
142 compatible = "fsl,mpc8568-dma-channel",
143 "fsl,eloplus-dma-channel";
144 reg = <0x180 0x80>;
145 cell-index = <3>;
146 interrupt-parent = <&mpic>;
147 interrupts = <23 2>;
148 };
149 };
150
Andy Flemingc2882bb2007-02-09 17:28:31 -0600151 mdio@24520 {
152 #address-cells = <1>;
153 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600154 compatible = "fsl,gianfar-mdio";
Kumar Gala32f960e2008-04-17 01:28:15 -0500155 reg = <0x24520 0x20>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600156
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400157 phy0: ethernet-phy@7 {
Kumar Gala52094872007-02-17 16:04:23 -0600158 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500159 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500160 reg = <0x7>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600161 device_type = "ethernet-phy";
162 };
Kumar Gala52094872007-02-17 16:04:23 -0600163 phy1: ethernet-phy@1 {
164 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500165 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500166 reg = <0x1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600167 device_type = "ethernet-phy";
168 };
Kumar Gala52094872007-02-17 16:04:23 -0600169 phy2: ethernet-phy@2 {
170 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500171 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500172 reg = <0x2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600173 device_type = "ethernet-phy";
174 };
Kumar Gala52094872007-02-17 16:04:23 -0600175 phy3: ethernet-phy@3 {
176 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500177 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500178 reg = <0x3>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600179 device_type = "ethernet-phy";
180 };
181 };
182
Kumar Galae77b28e2007-12-12 00:28:35 -0600183 enet0: ethernet@24000 {
184 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600185 device_type = "network";
186 model = "eTSEC";
187 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500188 reg = <0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500189 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500190 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600191 interrupt-parent = <&mpic>;
192 phy-handle = <&phy2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600193 };
194
Kumar Galae77b28e2007-12-12 00:28:35 -0600195 enet1: ethernet@25000 {
196 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600197 device_type = "network";
198 model = "eTSEC";
199 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500200 reg = <0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500201 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500202 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600203 interrupt-parent = <&mpic>;
204 phy-handle = <&phy3>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600205 };
206
Kumar Galaea082fa2007-12-12 01:46:12 -0600207 serial0: serial@4500 {
208 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600209 device_type = "serial";
210 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500211 reg = <0x4500 0x100>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600212 clock-frequency = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500213 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600214 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600215 };
216
Roy Zang10ce8c62007-07-13 17:35:33 +0800217 global-utilities@e0000 { //global utilities block
218 compatible = "fsl,mpc8548-guts";
Kumar Gala32f960e2008-04-17 01:28:15 -0500219 reg = <0xe0000 0x1000>;
Roy Zang10ce8c62007-07-13 17:35:33 +0800220 fsl,has-rstcr;
221 };
222
Kumar Galaea082fa2007-12-12 01:46:12 -0600223 serial1: serial@4600 {
224 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600225 device_type = "serial";
226 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500227 reg = <0x4600 0x100>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600228 clock-frequency = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500229 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600230 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600231 };
232
233 crypto@30000 {
234 device_type = "crypto";
235 model = "SEC2";
236 compatible = "talitos";
Kumar Gala32f960e2008-04-17 01:28:15 -0500237 reg = <0x30000 0xf000>;
238 interrupts = <45 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600239 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600240 num-channels = <4>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500241 channel-fifo-len = <24>;
242 exec-units-mask = <0xfe>;
243 descriptor-types-mask = <0x12b0ebf>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600244 };
245
Kumar Gala52094872007-02-17 16:04:23 -0600246 mpic: pic@40000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600247 interrupt-controller;
248 #address-cells = <0>;
249 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500250 reg = <0x40000 0x40000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600251 compatible = "chrp,open-pic";
252 device_type = "open-pic";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600253 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500254
Andy Flemingc2882bb2007-02-09 17:28:31 -0600255 par_io@e0100 {
Kumar Gala32f960e2008-04-17 01:28:15 -0500256 reg = <0xe0100 0x100>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600257 device_type = "par_io";
258 num-ports = <7>;
259
Kumar Gala52094872007-02-17 16:04:23 -0600260 pio1: ucc_pin@01 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600261 pio-map = <
262 /* port pin dir open_drain assignment has_irq */
Kumar Gala32f960e2008-04-17 01:28:15 -0500263 0x4 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
264 0x4 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
265 0x4 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
266 0x4 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
267 0x4 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
268 0x4 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
269 0x4 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
270 0x4 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
271 0x4 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
272 0x4 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
273 0x4 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
274 0x4 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
275 0x4 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
276 0x4 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
277 0x4 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
278 0x4 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
279 0x4 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
280 0x4 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
281 0x4 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
282 0x4 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
283 0x4 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
284 0x4 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
285 0x1 0x1f 0x2 0x0 0x3 0x0>; /* GTX125 */
Andy Flemingc2882bb2007-02-09 17:28:31 -0600286 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500287
Kumar Gala52094872007-02-17 16:04:23 -0600288 pio2: ucc_pin@02 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600289 pio-map = <
290 /* port pin dir open_drain assignment has_irq */
Kumar Gala32f960e2008-04-17 01:28:15 -0500291 0x5 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
292 0x5 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
293 0x5 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
294 0x5 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
295 0x5 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
296 0x5 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
297 0x5 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
298 0x5 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
299 0x5 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
300 0x5 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
301 0x5 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
302 0x5 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
303 0x5 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
304 0x5 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
305 0x5 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
306 0x5 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
307 0x5 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
308 0x5 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
309 0x5 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
310 0x5 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
311 0x5 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
312 0x5 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
313 0x1 0x1f 0x2 0x0 0x3 0x0 /* GTX125 */
314 0x4 0x6 0x3 0x0 0x2 0x0 /* MDIO */
315 0x4 0x5 0x1 0x0 0x2 0x0>; /* MDC */
Andy Flemingc2882bb2007-02-09 17:28:31 -0600316 };
317 };
318 };
319
320 qe@e0080000 {
321 #address-cells = <1>;
322 #size-cells = <1>;
323 device_type = "qe";
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300324 compatible = "fsl,qe";
Kumar Gala32f960e2008-04-17 01:28:15 -0500325 ranges = <0x0 0xe0080000 0x40000>;
326 reg = <0xe0080000 0x480>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600327 brg-frequency = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500328 bus-frequency = <396000000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600329
330 muram@10000 {
Paul Gortmaker390167e2008-01-28 02:27:51 -0500331 #address-cells = <1>;
332 #size-cells = <1>;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300333 compatible = "fsl,qe-muram", "fsl,cpm-muram";
Haiying Wang8bdf5732008-04-17 08:56:02 -0400334 ranges = <0x0 0x10000 0x10000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600335
Paul Gortmaker390167e2008-01-28 02:27:51 -0500336 data-only@0 {
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300337 compatible = "fsl,qe-muram-data",
338 "fsl,cpm-muram-data";
Haiying Wang8bdf5732008-04-17 08:56:02 -0400339 reg = <0x0 0x10000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600340 };
341 };
342
343 spi@4c0 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300344 cell-index = <0>;
345 compatible = "fsl,spi";
Kumar Gala32f960e2008-04-17 01:28:15 -0500346 reg = <0x4c0 0x40>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600347 interrupts = <2>;
Kumar Gala52094872007-02-17 16:04:23 -0600348 interrupt-parent = <&qeic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600349 mode = "cpu";
350 };
351
352 spi@500 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300353 cell-index = <1>;
354 compatible = "fsl,spi";
Kumar Gala32f960e2008-04-17 01:28:15 -0500355 reg = <0x500 0x40>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600356 interrupts = <1>;
Kumar Gala52094872007-02-17 16:04:23 -0600357 interrupt-parent = <&qeic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600358 mode = "cpu";
359 };
360
Kumar Galae77b28e2007-12-12 00:28:35 -0600361 enet2: ucc@2000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600362 device_type = "network";
363 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600364 cell-index = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500365 reg = <0x2000 0x200>;
366 interrupts = <32>;
Kumar Gala52094872007-02-17 16:04:23 -0600367 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500368 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600369 rx-clock-name = "none";
370 tx-clock-name = "clk16";
Kumar Gala52094872007-02-17 16:04:23 -0600371 pio-handle = <&pio1>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400372 phy-handle = <&phy0>;
373 phy-connection-type = "rgmii-id";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600374 };
375
Kumar Galae77b28e2007-12-12 00:28:35 -0600376 enet3: ucc@3000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600377 device_type = "network";
378 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600379 cell-index = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500380 reg = <0x3000 0x200>;
381 interrupts = <33>;
Kumar Gala52094872007-02-17 16:04:23 -0600382 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500383 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600384 rx-clock-name = "none";
385 tx-clock-name = "clk16";
Kumar Gala52094872007-02-17 16:04:23 -0600386 pio-handle = <&pio2>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400387 phy-handle = <&phy1>;
388 phy-connection-type = "rgmii-id";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600389 };
390
391 mdio@2120 {
392 #address-cells = <1>;
393 #size-cells = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500394 reg = <0x2120 0x18>;
Anton Vorontsovd0a2f822008-01-24 18:40:01 +0300395 compatible = "fsl,ucc-mdio";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600396
397 /* These are the same PHYs as on
398 * gianfar's MDIO bus */
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400399 qe_phy0: ethernet-phy@07 {
Kumar Gala52094872007-02-17 16:04:23 -0600400 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500401 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500402 reg = <0x7>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600403 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600404 };
Kumar Gala52094872007-02-17 16:04:23 -0600405 qe_phy1: ethernet-phy@01 {
406 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500407 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500408 reg = <0x1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600409 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600410 };
Kumar Gala52094872007-02-17 16:04:23 -0600411 qe_phy2: ethernet-phy@02 {
412 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500413 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500414 reg = <0x2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600415 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600416 };
Kumar Gala52094872007-02-17 16:04:23 -0600417 qe_phy3: ethernet-phy@03 {
418 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500419 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500420 reg = <0x3>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600421 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600422 };
423 };
424
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300425 qeic: interrupt-controller@80 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600426 interrupt-controller;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300427 compatible = "fsl,qe-ic";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600428 #address-cells = <0>;
429 #interrupt-cells = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500430 reg = <0x80 0x80>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600431 big-endian;
Kumar Gala32f960e2008-04-17 01:28:15 -0500432 interrupts = <46 2 46 2>; //high:30 low:30
Kumar Gala52094872007-02-17 16:04:23 -0600433 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600434 };
435
436 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500437
Kumar Galaea082fa2007-12-12 01:46:12 -0600438 pci0: pci@e0008000 {
439 cell-index = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500440 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500441 interrupt-map = <
442 /* IDSEL 0x12 AD18 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500443 0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
444 0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
445 0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
446 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala86a04d92007-10-02 09:51:32 -0500447
448 /* IDSEL 0x13 AD19 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500449 0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
450 0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
451 0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
452 0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500453
454 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500455 interrupts = <24 2>;
456 bus-range = <0 255>;
457 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
458 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
459 clock-frequency = <66666666>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500460 #interrupt-cells = <1>;
461 #size-cells = <2>;
462 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500463 reg = <0xe0008000 0x1000>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500464 compatible = "fsl,mpc8540-pci";
465 device_type = "pci";
466 };
467
468 /* PCI Express */
Kumar Galaea082fa2007-12-12 01:46:12 -0600469 pci1: pcie@e000a000 {
470 cell-index = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500471 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500472 interrupt-map = <
473
474 /* IDSEL 0x0 (PEX) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500475 00000 0x0 0x0 0x1 &mpic 0x0 0x1
476 00000 0x0 0x0 0x2 &mpic 0x1 0x1
477 00000 0x0 0x0 0x3 &mpic 0x2 0x1
478 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500479
480 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500481 interrupts = <26 2>;
482 bus-range = <0 255>;
483 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
484 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
485 clock-frequency = <33333333>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500486 #interrupt-cells = <1>;
487 #size-cells = <2>;
488 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500489 reg = <0xe000a000 0x1000>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500490 compatible = "fsl,mpc8548-pcie";
491 device_type = "pci";
492 pcie@0 {
Kumar Gala32f960e2008-04-17 01:28:15 -0500493 reg = <0x0 0x0 0x0 0x0 0x0>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500494 #size-cells = <2>;
495 #address-cells = <3>;
496 device_type = "pci";
Kumar Gala32f960e2008-04-17 01:28:15 -0500497 ranges = <0x2000000 0x0 0xa0000000
498 0x2000000 0x0 0xa0000000
499 0x0 0x10000000
Kumar Gala86a04d92007-10-02 09:51:32 -0500500
Kumar Gala32f960e2008-04-17 01:28:15 -0500501 0x1000000 0x0 0x0
502 0x1000000 0x0 0x0
503 0x0 0x800000>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500504 };
505 };
Andy Flemingc2882bb2007-02-09 17:28:31 -0600506};