blob: 8de5ebc36b671bad8947911703773b4765a4554e [file] [log] [blame]
Kuninori Morimoto287c1292009-05-26 07:04:52 +00001/*
2 * linux/arch/sh/boards/se/7724/setup.c
3 *
4 * Copyright (C) 2009 Renesas Solutions Corp.
5 *
6 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
7 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
13#include <linux/init.h>
14#include <linux/device.h>
15#include <linux/interrupt.h>
16#include <linux/platform_device.h>
17#include <linux/mtd/physmap.h>
18#include <linux/delay.h>
19#include <linux/smc91x.h>
20#include <linux/gpio.h>
21#include <linux/input.h>
Magnus Damm9731f4a2009-07-03 09:40:03 +000022#include <linux/usb/r8a66597.h>
Kuninori Morimoto287c1292009-05-26 07:04:52 +000023#include <video/sh_mobile_lcdc.h>
24#include <media/sh_mobile_ceu.h>
25#include <asm/io.h>
26#include <asm/heartbeat.h>
Kuninori Morimotoa80cad92009-06-26 07:05:39 +000027#include <asm/sh_eth.h>
28#include <asm/clock.h>
Kuninori Morimoto287c1292009-05-26 07:04:52 +000029#include <asm/sh_keysc.h>
30#include <cpu/sh7724.h>
31#include <mach-se/mach/se7724.h>
32
33/*
34 * SWx 1234 5678
35 * ------------------------------------
36 * SW31 : 1001 1100 : default
37 * SW32 : 0111 1111 : use on board flash
38 *
39 * SW41 : abxx xxxx -> a = 0 : Analog monitor
40 * 1 : Digital monitor
41 * b = 0 : VGA
42 * 1 : SVGA
43 */
44
45/* Heartbeat */
46static struct heartbeat_data heartbeat_data = {
47 .regsize = 16,
48};
49
50static struct resource heartbeat_resources[] = {
51 [0] = {
52 .start = PA_LED,
53 .end = PA_LED,
54 .flags = IORESOURCE_MEM,
55 },
56};
57
58static struct platform_device heartbeat_device = {
59 .name = "heartbeat",
60 .id = -1,
61 .dev = {
62 .platform_data = &heartbeat_data,
63 },
64 .num_resources = ARRAY_SIZE(heartbeat_resources),
65 .resource = heartbeat_resources,
66};
67
68/* LAN91C111 */
69static struct smc91x_platdata smc91x_info = {
70 .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
71};
72
73static struct resource smc91x_eth_resources[] = {
74 [0] = {
75 .name = "SMC91C111" ,
76 .start = 0x1a300300,
77 .end = 0x1a30030f,
78 .flags = IORESOURCE_MEM,
79 },
80 [1] = {
81 .start = IRQ0_SMC,
82 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
83 },
84};
85
86static struct platform_device smc91x_eth_device = {
87 .name = "smc91x",
88 .num_resources = ARRAY_SIZE(smc91x_eth_resources),
89 .resource = smc91x_eth_resources,
90 .dev = {
91 .platform_data = &smc91x_info,
92 },
93};
94
95/* MTD */
96static struct mtd_partition nor_flash_partitions[] = {
97 {
98 .name = "uboot",
99 .offset = 0,
100 .size = (1 * 1024 * 1024),
101 .mask_flags = MTD_WRITEABLE, /* Read-only */
102 }, {
103 .name = "kernel",
104 .offset = MTDPART_OFS_APPEND,
105 .size = (2 * 1024 * 1024),
106 }, {
107 .name = "free-area",
108 .offset = MTDPART_OFS_APPEND,
109 .size = MTDPART_SIZ_FULL,
110 },
111};
112
113static struct physmap_flash_data nor_flash_data = {
114 .width = 2,
115 .parts = nor_flash_partitions,
116 .nr_parts = ARRAY_SIZE(nor_flash_partitions),
117};
118
119static struct resource nor_flash_resources[] = {
120 [0] = {
121 .name = "NOR Flash",
122 .start = 0x00000000,
123 .end = 0x01ffffff,
124 .flags = IORESOURCE_MEM,
125 }
126};
127
128static struct platform_device nor_flash_device = {
129 .name = "physmap-flash",
130 .resource = nor_flash_resources,
131 .num_resources = ARRAY_SIZE(nor_flash_resources),
132 .dev = {
133 .platform_data = &nor_flash_data,
134 },
135};
136
137/* LCDC */
138static struct sh_mobile_lcdc_info lcdc_info = {
139 .clock_source = LCDC_CLK_EXTERNAL,
140 .ch[0] = {
141 .chan = LCDC_CHAN_MAINLCD,
142 .bpp = 16,
143 .clock_divider = 1,
144 .lcd_cfg = {
145 .name = "LB070WV1",
146 .sync = 0, /* hsync and vsync are active low */
147 },
148 .lcd_size_cfg = { /* 7.0 inch */
149 .width = 152,
150 .height = 91,
151 },
152 .board_cfg = {
153 },
154 }
155};
156
157static struct resource lcdc_resources[] = {
158 [0] = {
159 .name = "LCDC",
160 .start = 0xfe940000,
161 .end = 0xfe941fff,
162 .flags = IORESOURCE_MEM,
163 },
164 [1] = {
165 .start = 106,
166 .flags = IORESOURCE_IRQ,
167 },
168};
169
170static struct platform_device lcdc_device = {
171 .name = "sh_mobile_lcdc_fb",
172 .num_resources = ARRAY_SIZE(lcdc_resources),
173 .resource = lcdc_resources,
174 .dev = {
175 .platform_data = &lcdc_info,
176 },
Magnus Dammdf47cd02009-07-31 07:48:29 +0000177 .archdata = {
178 .hwblk_id = HWBLK_LCDC,
179 },
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000180};
181
182/* CEU0 */
183static struct sh_mobile_ceu_info sh_mobile_ceu0_info = {
184 .flags = SH_CEU_FLAG_USE_8BIT_BUS,
185};
186
187static struct resource ceu0_resources[] = {
188 [0] = {
189 .name = "CEU0",
190 .start = 0xfe910000,
191 .end = 0xfe91009f,
192 .flags = IORESOURCE_MEM,
193 },
194 [1] = {
195 .start = 52,
196 .flags = IORESOURCE_IRQ,
197 },
198 [2] = {
199 /* place holder for contiguous memory */
200 },
201};
202
203static struct platform_device ceu0_device = {
204 .name = "sh_mobile_ceu",
205 .id = 0, /* "ceu0" clock */
206 .num_resources = ARRAY_SIZE(ceu0_resources),
207 .resource = ceu0_resources,
208 .dev = {
209 .platform_data = &sh_mobile_ceu0_info,
210 },
Magnus Dammdf47cd02009-07-31 07:48:29 +0000211 .archdata = {
212 .hwblk_id = HWBLK_CEU0,
213 },
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000214};
215
216/* CEU1 */
217static struct sh_mobile_ceu_info sh_mobile_ceu1_info = {
218 .flags = SH_CEU_FLAG_USE_8BIT_BUS,
219};
220
221static struct resource ceu1_resources[] = {
222 [0] = {
223 .name = "CEU1",
224 .start = 0xfe914000,
225 .end = 0xfe91409f,
226 .flags = IORESOURCE_MEM,
227 },
228 [1] = {
229 .start = 63,
230 .flags = IORESOURCE_IRQ,
231 },
232 [2] = {
233 /* place holder for contiguous memory */
234 },
235};
236
237static struct platform_device ceu1_device = {
238 .name = "sh_mobile_ceu",
239 .id = 1, /* "ceu1" clock */
240 .num_resources = ARRAY_SIZE(ceu1_resources),
241 .resource = ceu1_resources,
242 .dev = {
243 .platform_data = &sh_mobile_ceu1_info,
244 },
Magnus Dammdf47cd02009-07-31 07:48:29 +0000245 .archdata = {
246 .hwblk_id = HWBLK_CEU1,
247 },
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000248};
249
250/* KEYSC */
251static struct sh_keysc_info keysc_info = {
252 .mode = SH_KEYSC_MODE_1,
253 .scan_timing = 10,
254 .delay = 50,
255 .keycodes = {
256 KEY_1, KEY_2, KEY_3, KEY_4, KEY_5,
257 KEY_6, KEY_7, KEY_8, KEY_9, KEY_A,
258 KEY_B, KEY_C, KEY_D, KEY_E, KEY_F,
259 KEY_G, KEY_H, KEY_I, KEY_K, KEY_L,
260 KEY_M, KEY_N, KEY_O, KEY_P, KEY_Q,
261 KEY_R, KEY_S, KEY_T, KEY_U, KEY_V,
262 },
263};
264
265static struct resource keysc_resources[] = {
266 [0] = {
267 .start = 0x1a204000,
268 .end = 0x1a20400f,
269 .flags = IORESOURCE_MEM,
270 },
271 [1] = {
272 .start = IRQ0_KEY,
273 .flags = IORESOURCE_IRQ,
274 },
275};
276
277static struct platform_device keysc_device = {
278 .name = "sh_keysc",
279 .id = 0, /* "keysc0" clock */
280 .num_resources = ARRAY_SIZE(keysc_resources),
281 .resource = keysc_resources,
282 .dev = {
283 .platform_data = &keysc_info,
284 },
Magnus Dammdf47cd02009-07-31 07:48:29 +0000285 .archdata = {
286 .hwblk_id = HWBLK_KEYSC,
287 },
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000288};
289
Kuninori Morimotoa80cad92009-06-26 07:05:39 +0000290/* SH Eth */
291static struct resource sh_eth_resources[] = {
292 [0] = {
293 .start = SH_ETH_ADDR,
294 .end = SH_ETH_ADDR + 0x1FC,
295 .flags = IORESOURCE_MEM,
296 },
297 [1] = {
298 .start = 91,
299 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
300 },
301};
302
303struct sh_eth_plat_data sh_eth_plat = {
304 .phy = 0x1f, /* SMSC LAN8187 */
305 .edmac_endian = EDMAC_LITTLE_ENDIAN,
306};
307
308static struct platform_device sh_eth_device = {
309 .name = "sh-eth",
310 .id = 0,
311 .dev = {
312 .platform_data = &sh_eth_plat,
313 },
314 .num_resources = ARRAY_SIZE(sh_eth_resources),
315 .resource = sh_eth_resources,
Magnus Dammdf47cd02009-07-31 07:48:29 +0000316 .archdata = {
317 .hwblk_id = HWBLK_ETHER,
318 },
Kuninori Morimotoa80cad92009-06-26 07:05:39 +0000319};
320
Magnus Damm9731f4a2009-07-03 09:40:03 +0000321static struct r8a66597_platdata sh7724_usb0_host_data = {
Magnus Damm719a72b2009-07-17 14:59:55 +0000322 .on_chip = 1,
Magnus Damm9731f4a2009-07-03 09:40:03 +0000323};
324
325static struct resource sh7724_usb0_host_resources[] = {
326 [0] = {
327 .start = 0xa4d80000,
328 .end = 0xa4d800ff,
329 .flags = IORESOURCE_MEM,
330 },
331 [1] = {
332 .start = 65,
333 .end = 65,
334 .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
335 },
336};
337
338static struct platform_device sh7724_usb0_host_device = {
339 .name = "r8a66597_hcd",
340 .id = 0,
341 .dev = {
342 .dma_mask = NULL, /* not use dma */
343 .coherent_dma_mask = 0xffffffff,
344 .platform_data = &sh7724_usb0_host_data,
345 },
346 .num_resources = ARRAY_SIZE(sh7724_usb0_host_resources),
347 .resource = sh7724_usb0_host_resources,
Magnus Dammdf47cd02009-07-31 07:48:29 +0000348 .archdata = {
349 .hwblk_id = HWBLK_USB0,
350 },
Magnus Damm9731f4a2009-07-03 09:40:03 +0000351};
352
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000353static struct platform_device *ms7724se_devices[] __initdata = {
354 &heartbeat_device,
355 &smc91x_eth_device,
356 &lcdc_device,
357 &nor_flash_device,
358 &ceu0_device,
359 &ceu1_device,
360 &keysc_device,
Kuninori Morimotoa80cad92009-06-26 07:05:39 +0000361 &sh_eth_device,
Magnus Damm9731f4a2009-07-03 09:40:03 +0000362 &sh7724_usb0_host_device,
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000363};
364
Kuninori Morimotoa80cad92009-06-26 07:05:39 +0000365#define EEPROM_OP 0xBA206000
366#define EEPROM_ADR 0xBA206004
367#define EEPROM_DATA 0xBA20600C
368#define EEPROM_STAT 0xBA206010
369#define EEPROM_STRT 0xBA206014
370static int __init sh_eth_is_eeprom_ready(void)
371{
372 int t = 10000;
373
374 while (t--) {
375 if (!ctrl_inw(EEPROM_STAT))
376 return 1;
377 cpu_relax();
378 }
379
380 printk(KERN_ERR "ms7724se can not access to eeprom\n");
381 return 0;
382}
383
384static void __init sh_eth_init(void)
385{
386 int i;
387 u16 mac[3];
388
389 /* check EEPROM status */
390 if (!sh_eth_is_eeprom_ready())
391 return;
392
393 /* read MAC addr from EEPROM */
394 for (i = 0 ; i < 3 ; i++) {
395 ctrl_outw(0x0, EEPROM_OP); /* read */
396 ctrl_outw(i*2, EEPROM_ADR);
397 ctrl_outw(0x1, EEPROM_STRT);
398 if (!sh_eth_is_eeprom_ready())
399 return;
400
401 mac[i] = ctrl_inw(EEPROM_DATA);
402 mac[i] = ((mac[i] & 0xFF) << 8) | (mac[i] >> 8); /* swap */
403 }
404
405 /* reset sh-eth */
406 ctrl_outl(0x1, SH_ETH_ADDR + 0x0);
407
408 /* set MAC addr */
409 ctrl_outl(((mac[0] << 16) | (mac[1])), SH_ETH_MAHR);
410 ctrl_outl((mac[2]), SH_ETH_MALR);
411}
412
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000413#define SW4140 0xBA201000
414#define FPGA_OUT 0xBA200400
415#define PORT_HIZA 0xA4050158
Magnus Damm9731f4a2009-07-03 09:40:03 +0000416#define PORT_MSELCRB 0xA4050182
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000417
418#define SW41_A 0x0100
419#define SW41_B 0x0200
420#define SW41_C 0x0400
421#define SW41_D 0x0800
422#define SW41_E 0x1000
423#define SW41_F 0x2000
424#define SW41_G 0x4000
425#define SW41_H 0x8000
Magnus Damm9731f4a2009-07-03 09:40:03 +0000426
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000427static int __init devices_setup(void)
428{
429 u16 sw = ctrl_inw(SW4140); /* select camera, monitor */
430
431 /* Reset Release */
432 ctrl_outw(ctrl_inw(FPGA_OUT) &
433 ~((1 << 1) | /* LAN */
434 (1 << 6) | /* VIDEO DAC */
Kuninori Morimotoa80cad92009-06-26 07:05:39 +0000435 (1 << 12) | /* USB0 */
436 (1 << 14)), /* RMII */
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000437 FPGA_OUT);
438
Magnus Damm9731f4a2009-07-03 09:40:03 +0000439 /* turn on USB clocks, use external clock */
440 ctrl_outw((ctrl_inw(PORT_MSELCRB) & ~0xc000) | 0x8000, PORT_MSELCRB);
441
442 /* enable USB0 port */
443 ctrl_outw(0x0600, 0xa40501d4);
444
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000445 /* enable IRQ 0,1,2 */
446 gpio_request(GPIO_FN_INTC_IRQ0, NULL);
447 gpio_request(GPIO_FN_INTC_IRQ1, NULL);
448 gpio_request(GPIO_FN_INTC_IRQ2, NULL);
449
450 /* enable SCIFA3 */
451 gpio_request(GPIO_FN_SCIF3_I_SCK, NULL);
452 gpio_request(GPIO_FN_SCIF3_I_RXD, NULL);
453 gpio_request(GPIO_FN_SCIF3_I_TXD, NULL);
454 gpio_request(GPIO_FN_SCIF3_I_CTS, NULL);
455 gpio_request(GPIO_FN_SCIF3_I_RTS, NULL);
456
457 /* enable LCDC */
458 gpio_request(GPIO_FN_LCDD23, NULL);
459 gpio_request(GPIO_FN_LCDD22, NULL);
460 gpio_request(GPIO_FN_LCDD21, NULL);
461 gpio_request(GPIO_FN_LCDD20, NULL);
462 gpio_request(GPIO_FN_LCDD19, NULL);
463 gpio_request(GPIO_FN_LCDD18, NULL);
464 gpio_request(GPIO_FN_LCDD17, NULL);
465 gpio_request(GPIO_FN_LCDD16, NULL);
466 gpio_request(GPIO_FN_LCDD15, NULL);
467 gpio_request(GPIO_FN_LCDD14, NULL);
468 gpio_request(GPIO_FN_LCDD13, NULL);
469 gpio_request(GPIO_FN_LCDD12, NULL);
470 gpio_request(GPIO_FN_LCDD11, NULL);
471 gpio_request(GPIO_FN_LCDD10, NULL);
472 gpio_request(GPIO_FN_LCDD9, NULL);
473 gpio_request(GPIO_FN_LCDD8, NULL);
474 gpio_request(GPIO_FN_LCDD7, NULL);
475 gpio_request(GPIO_FN_LCDD6, NULL);
476 gpio_request(GPIO_FN_LCDD5, NULL);
477 gpio_request(GPIO_FN_LCDD4, NULL);
478 gpio_request(GPIO_FN_LCDD3, NULL);
479 gpio_request(GPIO_FN_LCDD2, NULL);
480 gpio_request(GPIO_FN_LCDD1, NULL);
481 gpio_request(GPIO_FN_LCDD0, NULL);
482 gpio_request(GPIO_FN_LCDDISP, NULL);
483 gpio_request(GPIO_FN_LCDHSYN, NULL);
484 gpio_request(GPIO_FN_LCDDCK, NULL);
485 gpio_request(GPIO_FN_LCDVSYN, NULL);
486 gpio_request(GPIO_FN_LCDDON, NULL);
487 gpio_request(GPIO_FN_LCDVEPWC, NULL);
488 gpio_request(GPIO_FN_LCDVCPWC, NULL);
489 gpio_request(GPIO_FN_LCDRD, NULL);
490 gpio_request(GPIO_FN_LCDLCLK, NULL);
491 ctrl_outw((ctrl_inw(PORT_HIZA) & ~0x0001), PORT_HIZA);
492
493 /* enable CEU0 */
494 gpio_request(GPIO_FN_VIO0_D15, NULL);
495 gpio_request(GPIO_FN_VIO0_D14, NULL);
496 gpio_request(GPIO_FN_VIO0_D13, NULL);
497 gpio_request(GPIO_FN_VIO0_D12, NULL);
498 gpio_request(GPIO_FN_VIO0_D11, NULL);
499 gpio_request(GPIO_FN_VIO0_D10, NULL);
500 gpio_request(GPIO_FN_VIO0_D9, NULL);
501 gpio_request(GPIO_FN_VIO0_D8, NULL);
502 gpio_request(GPIO_FN_VIO0_D7, NULL);
503 gpio_request(GPIO_FN_VIO0_D6, NULL);
504 gpio_request(GPIO_FN_VIO0_D5, NULL);
505 gpio_request(GPIO_FN_VIO0_D4, NULL);
506 gpio_request(GPIO_FN_VIO0_D3, NULL);
507 gpio_request(GPIO_FN_VIO0_D2, NULL);
508 gpio_request(GPIO_FN_VIO0_D1, NULL);
509 gpio_request(GPIO_FN_VIO0_D0, NULL);
510 gpio_request(GPIO_FN_VIO0_VD, NULL);
511 gpio_request(GPIO_FN_VIO0_CLK, NULL);
512 gpio_request(GPIO_FN_VIO0_FLD, NULL);
513 gpio_request(GPIO_FN_VIO0_HD, NULL);
Magnus Damm84f75972009-07-01 04:55:35 +0000514 platform_resource_setup_memory(&ceu0_device, "ceu0", 4 << 20);
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000515
516 /* enable CEU1 */
517 gpio_request(GPIO_FN_VIO1_D7, NULL);
518 gpio_request(GPIO_FN_VIO1_D6, NULL);
519 gpio_request(GPIO_FN_VIO1_D5, NULL);
520 gpio_request(GPIO_FN_VIO1_D4, NULL);
521 gpio_request(GPIO_FN_VIO1_D3, NULL);
522 gpio_request(GPIO_FN_VIO1_D2, NULL);
523 gpio_request(GPIO_FN_VIO1_D1, NULL);
524 gpio_request(GPIO_FN_VIO1_D0, NULL);
525 gpio_request(GPIO_FN_VIO1_FLD, NULL);
526 gpio_request(GPIO_FN_VIO1_HD, NULL);
527 gpio_request(GPIO_FN_VIO1_VD, NULL);
528 gpio_request(GPIO_FN_VIO1_CLK, NULL);
Magnus Damm84f75972009-07-01 04:55:35 +0000529 platform_resource_setup_memory(&ceu1_device, "ceu1", 4 << 20);
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000530
531 /* KEYSC */
532 gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
533 gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
534 gpio_request(GPIO_FN_KEYIN4, NULL);
535 gpio_request(GPIO_FN_KEYIN3, NULL);
536 gpio_request(GPIO_FN_KEYIN2, NULL);
537 gpio_request(GPIO_FN_KEYIN1, NULL);
538 gpio_request(GPIO_FN_KEYIN0, NULL);
539 gpio_request(GPIO_FN_KEYOUT3, NULL);
540 gpio_request(GPIO_FN_KEYOUT2, NULL);
541 gpio_request(GPIO_FN_KEYOUT1, NULL);
542 gpio_request(GPIO_FN_KEYOUT0, NULL);
543
Kuninori Morimotoa80cad92009-06-26 07:05:39 +0000544 /*
545 * enable SH-Eth
546 *
547 * please remove J33 pin from your board !!
548 *
549 * ms7724 board should not use GPIO_FN_LNKSTA pin
550 * So, This time PTX5 is set to input pin
551 */
552 gpio_request(GPIO_FN_RMII_RXD0, NULL);
553 gpio_request(GPIO_FN_RMII_RXD1, NULL);
554 gpio_request(GPIO_FN_RMII_TXD0, NULL);
555 gpio_request(GPIO_FN_RMII_TXD1, NULL);
556 gpio_request(GPIO_FN_RMII_REF_CLK, NULL);
557 gpio_request(GPIO_FN_RMII_TX_EN, NULL);
558 gpio_request(GPIO_FN_RMII_RX_ER, NULL);
559 gpio_request(GPIO_FN_RMII_CRS_DV, NULL);
560 gpio_request(GPIO_FN_MDIO, NULL);
561 gpio_request(GPIO_FN_MDC, NULL);
562 gpio_request(GPIO_PTX5, NULL);
563 gpio_direction_input(GPIO_PTX5);
564 sh_eth_init();
565
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000566 if (sw & SW41_B) {
567 /* SVGA */
568 lcdc_info.ch[0].lcd_cfg.xres = 800;
569 lcdc_info.ch[0].lcd_cfg.yres = 600;
570 lcdc_info.ch[0].lcd_cfg.left_margin = 142;
571 lcdc_info.ch[0].lcd_cfg.right_margin = 52;
572 lcdc_info.ch[0].lcd_cfg.hsync_len = 96;
573 lcdc_info.ch[0].lcd_cfg.upper_margin = 24;
574 lcdc_info.ch[0].lcd_cfg.lower_margin = 2;
575 lcdc_info.ch[0].lcd_cfg.vsync_len = 2;
576 } else {
577 /* VGA */
578 lcdc_info.ch[0].lcd_cfg.xres = 640;
579 lcdc_info.ch[0].lcd_cfg.yres = 480;
580 lcdc_info.ch[0].lcd_cfg.left_margin = 105;
581 lcdc_info.ch[0].lcd_cfg.right_margin = 50;
582 lcdc_info.ch[0].lcd_cfg.hsync_len = 96;
583 lcdc_info.ch[0].lcd_cfg.upper_margin = 33;
584 lcdc_info.ch[0].lcd_cfg.lower_margin = 10;
585 lcdc_info.ch[0].lcd_cfg.vsync_len = 2;
586 }
587
588 if (sw & SW41_A) {
589 /* Digital monitor */
590 lcdc_info.ch[0].interface_type = RGB18;
591 lcdc_info.ch[0].flags = 0;
592 } else {
593 /* Analog monitor */
594 lcdc_info.ch[0].interface_type = RGB24;
595 lcdc_info.ch[0].flags = LCDC_FLAGS_DWPOL;
596 }
597
598 return platform_add_devices(ms7724se_devices,
Kuninori Morimotoa80cad92009-06-26 07:05:39 +0000599 ARRAY_SIZE(ms7724se_devices));
Kuninori Morimoto287c1292009-05-26 07:04:52 +0000600}
601device_initcall(devices_setup);
602
603static struct sh_machine_vector mv_ms7724se __initmv = {
604 .mv_name = "ms7724se",
605 .mv_init_irq = init_se7724_IRQ,
606 .mv_nr_irqs = SE7724_FPGA_IRQ_BASE + SE7724_FPGA_IRQ_NR,
607};