blob: a7b1e58a3ac1c8adf526c99230455d23ef7ad6af [file] [log] [blame]
Shawn Guoa1f1c7e2011-09-06 15:08:40 +08001/*
Anson Huangdf595742014-01-17 11:39:05 +08002 * Copyright 2011-2014 Freescale Semiconductor, Inc.
Shawn Guoa1f1c7e2011-09-06 15:08:40 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo9e8147b2013-09-25 23:09:36 +080013#include <linux/delay.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080014#include <linux/init.h>
15#include <linux/io.h>
Shawn Guod48866f2013-10-16 19:52:00 +080016#include <linux/irq.h>
Anson Huangdf595742014-01-17 11:39:05 +080017#include <linux/genalloc.h>
Shawn Guod48866f2013-10-16 19:52:00 +080018#include <linux/mfd/syscon.h>
19#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080020#include <linux/of.h>
Shawn Guo9e8147b2013-09-25 23:09:36 +080021#include <linux/of_address.h>
Anson Huangdf595742014-01-17 11:39:05 +080022#include <linux/of_platform.h>
Shawn Guod48866f2013-10-16 19:52:00 +080023#include <linux/regmap.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080024#include <linux/suspend.h>
25#include <asm/cacheflush.h>
Anson Huangdf595742014-01-17 11:39:05 +080026#include <asm/fncpy.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080027#include <asm/proc-fns.h>
28#include <asm/suspend.h>
Anson Huangdf595742014-01-17 11:39:05 +080029#include <asm/tlb.h>
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080030
Shawn Guoe3372472012-09-13 21:01:00 +080031#include "common.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080032#include "hardware.h"
Shawn Guoe3372472012-09-13 21:01:00 +080033
Shawn Guo9e8147b2013-09-25 23:09:36 +080034#define CCR 0x0
35#define BM_CCR_WB_COUNT (0x7 << 16)
36#define BM_CCR_RBC_BYPASS_COUNT (0x3f << 21)
37#define BM_CCR_RBC_EN (0x1 << 27)
38
39#define CLPCR 0x54
40#define BP_CLPCR_LPM 0
41#define BM_CLPCR_LPM (0x3 << 0)
42#define BM_CLPCR_BYPASS_PMIC_READY (0x1 << 2)
43#define BM_CLPCR_ARM_CLK_DIS_ON_LPM (0x1 << 5)
44#define BM_CLPCR_SBYOS (0x1 << 6)
45#define BM_CLPCR_DIS_REF_OSC (0x1 << 7)
46#define BM_CLPCR_VSTBY (0x1 << 8)
47#define BP_CLPCR_STBY_COUNT 9
48#define BM_CLPCR_STBY_COUNT (0x3 << 9)
49#define BM_CLPCR_COSC_PWRDOWN (0x1 << 11)
50#define BM_CLPCR_WB_PER_AT_LPM (0x1 << 16)
51#define BM_CLPCR_WB_CORE_AT_LPM (0x1 << 17)
52#define BM_CLPCR_BYP_MMDC_CH0_LPM_HS (0x1 << 19)
53#define BM_CLPCR_BYP_MMDC_CH1_LPM_HS (0x1 << 21)
54#define BM_CLPCR_MASK_CORE0_WFI (0x1 << 22)
55#define BM_CLPCR_MASK_CORE1_WFI (0x1 << 23)
56#define BM_CLPCR_MASK_CORE2_WFI (0x1 << 24)
57#define BM_CLPCR_MASK_CORE3_WFI (0x1 << 25)
58#define BM_CLPCR_MASK_SCU_IDLE (0x1 << 26)
59#define BM_CLPCR_MASK_L2CC_IDLE (0x1 << 27)
60
61#define CGPR 0x64
Fabio Estevamfa6be652014-01-07 08:00:40 -020062#define BM_CGPR_INT_MEM_CLK_LPM (0x1 << 17)
Shawn Guo9e8147b2013-09-25 23:09:36 +080063
Anson Huangdf595742014-01-17 11:39:05 +080064#define MX6Q_SUSPEND_OCRAM_SIZE 0x1000
65#define MX6_MAX_MMDC_IO_NUM 33
66
Shawn Guo9e8147b2013-09-25 23:09:36 +080067static void __iomem *ccm_base;
Anson Huangdf595742014-01-17 11:39:05 +080068static void __iomem *suspend_ocram_base;
69static void (*imx6_suspend_in_ocram_fn)(void __iomem *ocram_vbase);
70
71/*
72 * suspend ocram space layout:
73 * ======================== high address ======================
74 * .
75 * .
76 * .
77 * ^
78 * ^
79 * ^
80 * imx6_suspend code
81 * PM_INFO structure(imx6_cpu_pm_info)
82 * ======================== low address =======================
83 */
84
85struct imx6_pm_base {
86 phys_addr_t pbase;
87 void __iomem *vbase;
88};
89
90struct imx6_pm_socdata {
91 u32 cpu_type;
92 const char *mmdc_compat;
93 const char *src_compat;
94 const char *iomuxc_compat;
95 const char *gpc_compat;
96 const u32 mmdc_io_num;
97 const u32 *mmdc_io_offset;
98};
99
100static const u32 imx6q_mmdc_io_offset[] __initconst = {
101 0x5ac, 0x5b4, 0x528, 0x520, /* DQM0 ~ DQM3 */
102 0x514, 0x510, 0x5bc, 0x5c4, /* DQM4 ~ DQM7 */
103 0x56c, 0x578, 0x588, 0x594, /* CAS, RAS, SDCLK_0, SDCLK_1 */
104 0x5a8, 0x5b0, 0x524, 0x51c, /* SDQS0 ~ SDQS3 */
105 0x518, 0x50c, 0x5b8, 0x5c0, /* SDQS4 ~ SDQS7 */
106 0x784, 0x788, 0x794, 0x79c, /* GPR_B0DS ~ GPR_B3DS */
107 0x7a0, 0x7a4, 0x7a8, 0x748, /* GPR_B4DS ~ GPR_B7DS */
108 0x59c, 0x5a0, 0x750, 0x774, /* SODT0, SODT1, MODE_CTL, MODE */
109 0x74c, /* GPR_ADDS */
110};
111
112static const struct imx6_pm_socdata imx6q_pm_data __initconst = {
113 .cpu_type = MXC_CPU_IMX6Q,
114 .mmdc_compat = "fsl,imx6q-mmdc",
115 .src_compat = "fsl,imx6q-src",
116 .iomuxc_compat = "fsl,imx6q-iomuxc",
117 .gpc_compat = "fsl,imx6q-gpc",
118 .mmdc_io_num = ARRAY_SIZE(imx6q_mmdc_io_offset),
119 .mmdc_io_offset = imx6q_mmdc_io_offset,
120};
121
122/*
123 * This structure is for passing necessary data for low level ocram
124 * suspend code(arch/arm/mach-imx/suspend-imx6.S), if this struct
125 * definition is changed, the offset definition in
126 * arch/arm/mach-imx/suspend-imx6.S must be also changed accordingly,
127 * otherwise, the suspend to ocram function will be broken!
128 */
129struct imx6_cpu_pm_info {
130 phys_addr_t pbase; /* The physical address of pm_info. */
131 phys_addr_t resume_addr; /* The physical resume address for asm code */
132 u32 cpu_type;
133 u32 pm_info_size; /* Size of pm_info. */
134 struct imx6_pm_base mmdc_base;
135 struct imx6_pm_base src_base;
136 struct imx6_pm_base iomuxc_base;
137 struct imx6_pm_base ccm_base;
138 struct imx6_pm_base gpc_base;
139 struct imx6_pm_base l2_base;
140 u32 mmdc_io_num; /* Number of MMDC IOs which need saved/restored. */
141 u32 mmdc_io_val[MX6_MAX_MMDC_IO_NUM][2]; /* To save offset and value */
142} __aligned(8);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800143
Fabio Estevamfa6be652014-01-07 08:00:40 -0200144void imx6q_set_int_mem_clk_lpm(void)
Shawn Guo9e8147b2013-09-25 23:09:36 +0800145{
146 u32 val = readl_relaxed(ccm_base + CGPR);
147
Fabio Estevamfa6be652014-01-07 08:00:40 -0200148 val |= BM_CGPR_INT_MEM_CLK_LPM;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800149 writel_relaxed(val, ccm_base + CGPR);
150}
151
152static void imx6q_enable_rbc(bool enable)
153{
154 u32 val;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800155
Shawn Guo9e8147b2013-09-25 23:09:36 +0800156 /*
157 * need to mask all interrupts in GPC before
158 * operating RBC configurations
159 */
160 imx_gpc_mask_all();
161
162 /* configure RBC enable bit */
163 val = readl_relaxed(ccm_base + CCR);
164 val &= ~BM_CCR_RBC_EN;
165 val |= enable ? BM_CCR_RBC_EN : 0;
166 writel_relaxed(val, ccm_base + CCR);
167
168 /* configure RBC count */
169 val = readl_relaxed(ccm_base + CCR);
170 val &= ~BM_CCR_RBC_BYPASS_COUNT;
171 val |= enable ? BM_CCR_RBC_BYPASS_COUNT : 0;
172 writel(val, ccm_base + CCR);
173
174 /*
175 * need to delay at least 2 cycles of CKIL(32K)
176 * due to hardware design requirement, which is
177 * ~61us, here we use 65us for safe
178 */
179 udelay(65);
180
181 /* restore GPC interrupt mask settings */
182 imx_gpc_restore_all();
Shawn Guo9e8147b2013-09-25 23:09:36 +0800183}
184
185static void imx6q_enable_wb(bool enable)
186{
187 u32 val;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800188
189 /* configure well bias enable bit */
190 val = readl_relaxed(ccm_base + CLPCR);
191 val &= ~BM_CLPCR_WB_PER_AT_LPM;
192 val |= enable ? BM_CLPCR_WB_PER_AT_LPM : 0;
193 writel_relaxed(val, ccm_base + CLPCR);
194
195 /* configure well bias count */
196 val = readl_relaxed(ccm_base + CCR);
197 val &= ~BM_CCR_WB_COUNT;
198 val |= enable ? BM_CCR_WB_COUNT : 0;
199 writel_relaxed(val, ccm_base + CCR);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800200}
201
202int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode)
203{
Shawn Guod48866f2013-10-16 19:52:00 +0800204 struct irq_desc *iomuxc_irq_desc;
Shawn Guo9e8147b2013-09-25 23:09:36 +0800205 u32 val = readl_relaxed(ccm_base + CLPCR);
206
207 val &= ~BM_CLPCR_LPM;
208 switch (mode) {
209 case WAIT_CLOCKED:
Shawn Guo9e8147b2013-09-25 23:09:36 +0800210 break;
211 case WAIT_UNCLOCKED:
212 val |= 0x1 << BP_CLPCR_LPM;
213 val |= BM_CLPCR_ARM_CLK_DIS_ON_LPM;
214 break;
215 case STOP_POWER_ON:
216 val |= 0x2 << BP_CLPCR_LPM;
217 break;
218 case WAIT_UNCLOCKED_POWER_OFF:
219 val |= 0x1 << BP_CLPCR_LPM;
220 val &= ~BM_CLPCR_VSTBY;
221 val &= ~BM_CLPCR_SBYOS;
222 break;
223 case STOP_POWER_OFF:
224 val |= 0x2 << BP_CLPCR_LPM;
225 val |= 0x3 << BP_CLPCR_STBY_COUNT;
226 val |= BM_CLPCR_VSTBY;
227 val |= BM_CLPCR_SBYOS;
Shawn Guo9ba64fe2013-10-17 10:07:09 +0800228 if (cpu_is_imx6sl()) {
229 val |= BM_CLPCR_BYPASS_PMIC_READY;
230 val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
231 } else {
232 val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
233 }
Shawn Guo9e8147b2013-09-25 23:09:36 +0800234 break;
235 default:
236 return -EINVAL;
237 }
238
Shawn Guod48866f2013-10-16 19:52:00 +0800239 /*
Anson Huang48c95842013-12-24 17:19:21 -0500240 * ERR007265: CCM: When improper low-power sequence is used,
241 * the SoC enters low power mode before the ARM core executes WFI.
242 *
243 * Software workaround:
244 * 1) Software should trigger IRQ #32 (IOMUX) to be always pending
245 * by setting IOMUX_GPR1_GINT.
246 * 2) Software should then unmask IRQ #32 in GPC before setting CCM
247 * Low-Power mode.
248 * 3) Software should mask IRQ #32 right after CCM Low-Power mode
249 * is set (set bits 0-1 of CCM_CLPCR).
Shawn Guod48866f2013-10-16 19:52:00 +0800250 */
251 iomuxc_irq_desc = irq_to_desc(32);
252 imx_gpc_irq_unmask(&iomuxc_irq_desc->irq_data);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800253 writel_relaxed(val, ccm_base + CLPCR);
Shawn Guod48866f2013-10-16 19:52:00 +0800254 imx_gpc_irq_mask(&iomuxc_irq_desc->irq_data);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800255
256 return 0;
257}
258
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800259static int imx6q_suspend_finish(unsigned long val)
260{
Anson Huangdf595742014-01-17 11:39:05 +0800261 if (!imx6_suspend_in_ocram_fn) {
262 cpu_do_idle();
263 } else {
264 /*
265 * call low level suspend function in ocram,
266 * as we need to float DDR IO.
267 */
268 local_flush_tlb_all();
269 imx6_suspend_in_ocram_fn(suspend_ocram_base);
270 }
271
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800272 return 0;
273}
274
275static int imx6q_pm_enter(suspend_state_t state)
276{
277 switch (state) {
278 case PM_SUSPEND_MEM:
279 imx6q_set_lpm(STOP_POWER_OFF);
Shawn Guo1d674a72013-10-09 20:31:28 +0800280 imx6q_enable_wb(true);
Anson Huangdf595742014-01-17 11:39:05 +0800281 /*
282 * For suspend into ocram, asm code already take care of
283 * RBC setting, so we do NOT need to do that here.
284 */
285 if (!imx6_suspend_in_ocram_fn)
286 imx6q_enable_rbc(true);
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800287 imx_gpc_pre_suspend();
Anson Huange95dddb2013-03-20 19:39:42 -0400288 imx_anatop_pre_suspend();
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800289 imx_set_cpu_jump(0, v7_cpu_resume);
290 /* Zzz ... */
291 cpu_suspend(0, imx6q_suspend_finish);
Shawn Guo9ba64fe2013-10-17 10:07:09 +0800292 if (cpu_is_imx6q() || cpu_is_imx6dl())
293 imx_smp_prepare();
Anson Huange95dddb2013-03-20 19:39:42 -0400294 imx_anatop_post_resume();
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800295 imx_gpc_post_resume();
Shawn Guo1d674a72013-10-09 20:31:28 +0800296 imx6q_enable_rbc(false);
297 imx6q_enable_wb(false);
Shawn Guo83ae20982013-01-14 21:11:10 +0800298 imx6q_set_lpm(WAIT_CLOCKED);
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800299 break;
300 default:
301 return -EINVAL;
302 }
303
304 return 0;
305}
306
307static const struct platform_suspend_ops imx6q_pm_ops = {
308 .enter = imx6q_pm_enter,
309 .valid = suspend_valid_only_mem,
310};
311
Shawn Guo9e8147b2013-09-25 23:09:36 +0800312void __init imx6q_pm_set_ccm_base(void __iomem *base)
313{
314 ccm_base = base;
315}
316
Anson Huangdf595742014-01-17 11:39:05 +0800317static int __init imx6_pm_get_base(struct imx6_pm_base *base,
318 const char *compat)
319{
320 struct device_node *node;
321 struct resource res;
322 int ret = 0;
323
324 node = of_find_compatible_node(NULL, NULL, compat);
325 if (!node) {
326 ret = -ENODEV;
327 goto out;
328 }
329
330 ret = of_address_to_resource(node, 0, &res);
331 if (ret)
332 goto put_node;
333
334 base->pbase = res.start;
335 base->vbase = ioremap(res.start, resource_size(&res));
336 if (!base->vbase)
337 ret = -ENOMEM;
338
339put_node:
340 of_node_put(node);
341out:
342 return ret;
343}
344
345static int __init imx6q_ocram_suspend_init(const struct imx6_pm_socdata
346 *socdata)
347{
348 phys_addr_t ocram_pbase;
349 struct device_node *node;
350 struct platform_device *pdev;
351 struct imx6_cpu_pm_info *pm_info;
352 struct gen_pool *ocram_pool;
353 unsigned long ocram_base;
354 int i, ret = 0;
355 const u32 *mmdc_offset_array;
356
357 if (!socdata) {
358 pr_warn("%s: invalid argument!\n", __func__);
359 return -EINVAL;
360 }
361
362 node = of_find_compatible_node(NULL, NULL, "mmio-sram");
363 if (!node) {
364 pr_warn("%s: failed to find ocram node!\n", __func__);
365 return -ENODEV;
366 }
367
368 pdev = of_find_device_by_node(node);
369 if (!pdev) {
370 pr_warn("%s: failed to find ocram device!\n", __func__);
371 ret = -ENODEV;
372 goto put_node;
373 }
374
375 ocram_pool = dev_get_gen_pool(&pdev->dev);
376 if (!ocram_pool) {
377 pr_warn("%s: ocram pool unavailable!\n", __func__);
378 ret = -ENODEV;
379 goto put_node;
380 }
381
382 ocram_base = gen_pool_alloc(ocram_pool, MX6Q_SUSPEND_OCRAM_SIZE);
383 if (!ocram_base) {
384 pr_warn("%s: unable to alloc ocram!\n", __func__);
385 ret = -ENOMEM;
386 goto put_node;
387 }
388
389 ocram_pbase = gen_pool_virt_to_phys(ocram_pool, ocram_base);
390
391 suspend_ocram_base = __arm_ioremap_exec(ocram_pbase,
392 MX6Q_SUSPEND_OCRAM_SIZE, false);
393
394 pm_info = suspend_ocram_base;
395 pm_info->pbase = ocram_pbase;
396 pm_info->resume_addr = virt_to_phys(v7_cpu_resume);
397 pm_info->pm_info_size = sizeof(*pm_info);
398
399 /*
400 * ccm physical address is not used by asm code currently,
401 * so get ccm virtual address directly, as we already have
402 * it from ccm driver.
403 */
404 pm_info->ccm_base.vbase = ccm_base;
405
406 ret = imx6_pm_get_base(&pm_info->mmdc_base, socdata->mmdc_compat);
407 if (ret) {
408 pr_warn("%s: failed to get mmdc base %d!\n", __func__, ret);
409 goto put_node;
410 }
411
412 ret = imx6_pm_get_base(&pm_info->src_base, socdata->src_compat);
413 if (ret) {
414 pr_warn("%s: failed to get src base %d!\n", __func__, ret);
415 goto src_map_failed;
416 }
417
418 ret = imx6_pm_get_base(&pm_info->iomuxc_base, socdata->iomuxc_compat);
419 if (ret) {
420 pr_warn("%s: failed to get iomuxc base %d!\n", __func__, ret);
421 goto iomuxc_map_failed;
422 }
423
424 ret = imx6_pm_get_base(&pm_info->gpc_base, socdata->gpc_compat);
425 if (ret) {
426 pr_warn("%s: failed to get gpc base %d!\n", __func__, ret);
427 goto gpc_map_failed;
428 }
429
430 ret = imx6_pm_get_base(&pm_info->l2_base, "arm,pl310-cache");
431 if (ret) {
432 pr_warn("%s: failed to get pl310-cache base %d!\n",
433 __func__, ret);
434 goto pl310_cache_map_failed;
435 }
436
437 pm_info->cpu_type = socdata->cpu_type;
438 pm_info->mmdc_io_num = socdata->mmdc_io_num;
439 mmdc_offset_array = socdata->mmdc_io_offset;
440
441 for (i = 0; i < pm_info->mmdc_io_num; i++) {
442 pm_info->mmdc_io_val[i][0] =
443 mmdc_offset_array[i];
444 pm_info->mmdc_io_val[i][1] =
445 readl_relaxed(pm_info->iomuxc_base.vbase +
446 mmdc_offset_array[i]);
447 }
448
449 imx6_suspend_in_ocram_fn = fncpy(
450 suspend_ocram_base + sizeof(*pm_info),
451 &imx6_suspend,
452 MX6Q_SUSPEND_OCRAM_SIZE - sizeof(*pm_info));
453
454 goto put_node;
455
456pl310_cache_map_failed:
457 iounmap(&pm_info->gpc_base.vbase);
458gpc_map_failed:
459 iounmap(&pm_info->iomuxc_base.vbase);
460iomuxc_map_failed:
461 iounmap(&pm_info->src_base.vbase);
462src_map_failed:
463 iounmap(&pm_info->mmdc_base.vbase);
464put_node:
465 of_node_put(node);
466
467 return ret;
468}
469
470static void __init imx6_pm_common_init(const struct imx6_pm_socdata
471 *socdata)
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800472{
Shawn Guod48866f2013-10-16 19:52:00 +0800473 struct regmap *gpr;
Anson Huangdf595742014-01-17 11:39:05 +0800474 int ret;
Shawn Guod48866f2013-10-16 19:52:00 +0800475
Shawn Guo9e8147b2013-09-25 23:09:36 +0800476 WARN_ON(!ccm_base);
477
Anson Huangdf595742014-01-17 11:39:05 +0800478 ret = imx6q_ocram_suspend_init(socdata);
479 if (ret)
480 pr_warn("%s: failed to initialize ocram suspend %d!\n",
481 __func__, ret);
482
Shawn Guod48866f2013-10-16 19:52:00 +0800483 /*
Anson Huang48c95842013-12-24 17:19:21 -0500484 * This is for SW workaround step #1 of ERR007265, see comments
485 * in imx6q_set_lpm for details of this errata.
Shawn Guod48866f2013-10-16 19:52:00 +0800486 * Force IOMUXC irq pending, so that the interrupt to GPC can be
487 * used to deassert dsm_request signal when the signal gets
488 * asserted unexpectedly.
489 */
490 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
491 if (!IS_ERR(gpr))
492 regmap_update_bits(gpr, IOMUXC_GPR1, IMX6Q_GPR1_GINT,
493 IMX6Q_GPR1_GINT);
494
Shawn Guo9e8147b2013-09-25 23:09:36 +0800495
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800496 suspend_set_ops(&imx6q_pm_ops);
497}
Anson Huangdf595742014-01-17 11:39:05 +0800498
499void __init imx6q_pm_init(void)
500{
501 imx6_pm_common_init(&imx6q_pm_data);
502}
503
504void __init imx6dl_pm_init(void)
505{
506 imx6_pm_common_init(NULL);
507}
508
509void __init imx6sl_pm_init(void)
510{
511 imx6_pm_common_init(NULL);
512}