blob: 5c81533eacaa6224c3aed27d0c1e72a60616c3d7 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
40#include <plat/sram.h>
41#include <plat/clock.h>
42
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
53 DISPC_IRQ_OCP_ERR | \
54 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
55 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
56 DISPC_IRQ_SYNC_LOST | \
57 DISPC_IRQ_SYNC_LOST_DIGIT)
58
59#define DISPC_MAX_NR_ISRS 8
60
61struct omap_dispc_isr_data {
62 omap_dispc_isr_t isr;
63 void *arg;
64 u32 mask;
65};
66
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +020067struct dispc_h_coef {
68 s8 hc4;
69 s8 hc3;
70 u8 hc2;
71 s8 hc1;
72 s8 hc0;
73};
74
75struct dispc_v_coef {
76 s8 vc22;
77 s8 vc2;
78 u8 vc1;
79 s8 vc0;
80 s8 vc00;
81};
82
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030083enum omap_burst_size {
84 BURST_SIZE_X2 = 0,
85 BURST_SIZE_X4 = 1,
86 BURST_SIZE_X8 = 2,
87};
88
Tomi Valkeinen80c39712009-11-12 11:41:42 +020089#define REG_GET(idx, start, end) \
90 FLD_GET(dispc_read_reg(idx), start, end)
91
92#define REG_FLD_MOD(idx, val, start, end) \
93 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
94
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020095struct dispc_irq_stats {
96 unsigned long last_reset;
97 unsigned irq_count;
98 unsigned irqs[32];
99};
100
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200101static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000102 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200103 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300104
105 int ctx_loss_cnt;
106
archit tanejaaffe3602011-02-23 08:41:03 +0000107 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300108 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109
Archit Tanejae13a1382011-08-05 19:06:04 +0530110 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111
112 spinlock_t irq_lock;
113 u32 irq_error_mask;
114 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
115 u32 error_irqs;
116 struct work_struct error_work;
117
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300118 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200119 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200120
121#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
122 spinlock_t irq_stats_lock;
123 struct dispc_irq_stats irq_stats;
124#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125} dispc;
126
Amber Jain0d66cbb2011-05-19 19:47:54 +0530127enum omap_color_component {
128 /* used for all color formats for OMAP3 and earlier
129 * and for RGB and Y color component on OMAP4
130 */
131 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
132 /* used for UV component for
133 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
134 * color formats on OMAP4
135 */
136 DISPC_COLOR_COMPONENT_UV = 1 << 1,
137};
138
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200139static void _omap_dispc_set_irqs(void);
140
Archit Taneja55978cc2011-05-06 11:45:51 +0530141static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142{
Archit Taneja55978cc2011-05-06 11:45:51 +0530143 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200144}
145
Archit Taneja55978cc2011-05-06 11:45:51 +0530146static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200147{
Archit Taneja55978cc2011-05-06 11:45:51 +0530148 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200149}
150
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300151static int dispc_get_ctx_loss_count(void)
152{
153 struct device *dev = &dispc.pdev->dev;
154 struct omap_display_platform_data *pdata = dev->platform_data;
155 struct omap_dss_board_info *board_data = pdata->board_data;
156 int cnt;
157
158 if (!board_data->get_context_loss_count)
159 return -ENOENT;
160
161 cnt = board_data->get_context_loss_count(dev);
162
163 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
164
165 return cnt;
166}
167
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200168#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530169 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200170#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530171 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200172
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300173static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200174{
Archit Tanejac6104b82011-08-05 19:06:02 +0530175 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200176
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300177 DSSDBG("dispc_save_context\n");
178
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200179 SR(IRQENABLE);
180 SR(CONTROL);
181 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200182 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530183 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
184 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300185 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000186 if (dss_has_feature(FEAT_MGR_LCD2)) {
187 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000188 SR(CONFIG2);
189 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200190
Archit Tanejac6104b82011-08-05 19:06:02 +0530191 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
192 SR(DEFAULT_COLOR(i));
193 SR(TRANS_COLOR(i));
194 SR(SIZE_MGR(i));
195 if (i == OMAP_DSS_CHANNEL_DIGIT)
196 continue;
197 SR(TIMING_H(i));
198 SR(TIMING_V(i));
199 SR(POL_FREQ(i));
200 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200201
Archit Tanejac6104b82011-08-05 19:06:02 +0530202 SR(DATA_CYCLE1(i));
203 SR(DATA_CYCLE2(i));
204 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200205
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300206 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530207 SR(CPR_COEF_R(i));
208 SR(CPR_COEF_G(i));
209 SR(CPR_COEF_B(i));
210 }
211 }
212
213 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
214 SR(OVL_BA0(i));
215 SR(OVL_BA1(i));
216 SR(OVL_POSITION(i));
217 SR(OVL_SIZE(i));
218 SR(OVL_ATTRIBUTES(i));
219 SR(OVL_FIFO_THRESHOLD(i));
220 SR(OVL_ROW_INC(i));
221 SR(OVL_PIXEL_INC(i));
222 if (dss_has_feature(FEAT_PRELOAD))
223 SR(OVL_PRELOAD(i));
224 if (i == OMAP_DSS_GFX) {
225 SR(OVL_WINDOW_SKIP(i));
226 SR(OVL_TABLE_BA(i));
227 continue;
228 }
229 SR(OVL_FIR(i));
230 SR(OVL_PICTURE_SIZE(i));
231 SR(OVL_ACCU0(i));
232 SR(OVL_ACCU1(i));
233
234 for (j = 0; j < 8; j++)
235 SR(OVL_FIR_COEF_H(i, j));
236
237 for (j = 0; j < 8; j++)
238 SR(OVL_FIR_COEF_HV(i, j));
239
240 for (j = 0; j < 5; j++)
241 SR(OVL_CONV_COEF(i, j));
242
243 if (dss_has_feature(FEAT_FIR_COEF_V)) {
244 for (j = 0; j < 8; j++)
245 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300246 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000247
Archit Tanejac6104b82011-08-05 19:06:02 +0530248 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
249 SR(OVL_BA0_UV(i));
250 SR(OVL_BA1_UV(i));
251 SR(OVL_FIR2(i));
252 SR(OVL_ACCU2_0(i));
253 SR(OVL_ACCU2_1(i));
254
255 for (j = 0; j < 8; j++)
256 SR(OVL_FIR_COEF_H2(i, j));
257
258 for (j = 0; j < 8; j++)
259 SR(OVL_FIR_COEF_HV2(i, j));
260
261 for (j = 0; j < 8; j++)
262 SR(OVL_FIR_COEF_V2(i, j));
263 }
264 if (dss_has_feature(FEAT_ATTR2))
265 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000266 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600268 if (dss_has_feature(FEAT_CORE_CLK_DIV))
269 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300270
271 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
272 dispc.ctx_valid = true;
273
274 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200275}
276
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300277static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278{
Archit Tanejac6104b82011-08-05 19:06:02 +0530279 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300280
281 DSSDBG("dispc_restore_context\n");
282
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300283 if (!dispc.ctx_valid)
284 return;
285
286 ctx = dispc_get_ctx_loss_count();
287
288 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
289 return;
290
291 DSSDBG("ctx_loss_count: saved %d, current %d\n",
292 dispc.ctx_loss_cnt, ctx);
293
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200294 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200295 /*RR(CONTROL);*/
296 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200297 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530298 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
299 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300300 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530301 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000302 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200303
Archit Tanejac6104b82011-08-05 19:06:02 +0530304 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
305 RR(DEFAULT_COLOR(i));
306 RR(TRANS_COLOR(i));
307 RR(SIZE_MGR(i));
308 if (i == OMAP_DSS_CHANNEL_DIGIT)
309 continue;
310 RR(TIMING_H(i));
311 RR(TIMING_V(i));
312 RR(POL_FREQ(i));
313 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 RR(DATA_CYCLE1(i));
316 RR(DATA_CYCLE2(i));
317 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000318
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300319 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530320 RR(CPR_COEF_R(i));
321 RR(CPR_COEF_G(i));
322 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300323 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000324 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
327 RR(OVL_BA0(i));
328 RR(OVL_BA1(i));
329 RR(OVL_POSITION(i));
330 RR(OVL_SIZE(i));
331 RR(OVL_ATTRIBUTES(i));
332 RR(OVL_FIFO_THRESHOLD(i));
333 RR(OVL_ROW_INC(i));
334 RR(OVL_PIXEL_INC(i));
335 if (dss_has_feature(FEAT_PRELOAD))
336 RR(OVL_PRELOAD(i));
337 if (i == OMAP_DSS_GFX) {
338 RR(OVL_WINDOW_SKIP(i));
339 RR(OVL_TABLE_BA(i));
340 continue;
341 }
342 RR(OVL_FIR(i));
343 RR(OVL_PICTURE_SIZE(i));
344 RR(OVL_ACCU0(i));
345 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346
Archit Tanejac6104b82011-08-05 19:06:02 +0530347 for (j = 0; j < 8; j++)
348 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200349
Archit Tanejac6104b82011-08-05 19:06:02 +0530350 for (j = 0; j < 8; j++)
351 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352
Archit Tanejac6104b82011-08-05 19:06:02 +0530353 for (j = 0; j < 5; j++)
354 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200355
Archit Tanejac6104b82011-08-05 19:06:02 +0530356 if (dss_has_feature(FEAT_FIR_COEF_V)) {
357 for (j = 0; j < 8; j++)
358 RR(OVL_FIR_COEF_V(i, j));
359 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200360
Archit Tanejac6104b82011-08-05 19:06:02 +0530361 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
362 RR(OVL_BA0_UV(i));
363 RR(OVL_BA1_UV(i));
364 RR(OVL_FIR2(i));
365 RR(OVL_ACCU2_0(i));
366 RR(OVL_ACCU2_1(i));
367
368 for (j = 0; j < 8; j++)
369 RR(OVL_FIR_COEF_H2(i, j));
370
371 for (j = 0; j < 8; j++)
372 RR(OVL_FIR_COEF_HV2(i, j));
373
374 for (j = 0; j < 8; j++)
375 RR(OVL_FIR_COEF_V2(i, j));
376 }
377 if (dss_has_feature(FEAT_ATTR2))
378 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300379 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200380
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600381 if (dss_has_feature(FEAT_CORE_CLK_DIV))
382 RR(DIVISOR);
383
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200384 /* enable last, because LCD & DIGIT enable are here */
385 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000386 if (dss_has_feature(FEAT_MGR_LCD2))
387 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200388 /* clear spurious SYNC_LOST_DIGIT interrupts */
389 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
390
391 /*
392 * enable last so IRQs won't trigger before
393 * the context is fully restored
394 */
395 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300396
397 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
400#undef SR
401#undef RR
402
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403int dispc_runtime_get(void)
404{
405 int r;
406
407 DSSDBG("dispc_runtime_get\n");
408
409 r = pm_runtime_get_sync(&dispc.pdev->dev);
410 WARN_ON(r < 0);
411 return r < 0 ? r : 0;
412}
413
414void dispc_runtime_put(void)
415{
416 int r;
417
418 DSSDBG("dispc_runtime_put\n");
419
420 r = pm_runtime_put(&dispc.pdev->dev);
421 WARN_ON(r < 0);
422}
423
Archit Tanejadac57a02011-09-08 12:30:19 +0530424static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
425{
426 if (channel == OMAP_DSS_CHANNEL_LCD ||
427 channel == OMAP_DSS_CHANNEL_LCD2)
428 return true;
429 else
430 return false;
431}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300432
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530433static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
434{
435 struct omap_overlay_manager *mgr =
436 omap_dss_get_overlay_manager(channel);
437
438 return mgr ? mgr->device : NULL;
439}
440
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300441bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442{
443 int bit;
444
Archit Tanejadac57a02011-09-08 12:30:19 +0530445 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200446 bit = 5; /* GOLCD */
447 else
448 bit = 6; /* GODIGIT */
449
Sumit Semwal2a205f32010-12-02 11:27:12 +0000450 if (channel == OMAP_DSS_CHANNEL_LCD2)
451 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
452 else
453 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454}
455
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300456void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457{
458 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000459 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejadac57a02011-09-08 12:30:19 +0530461 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462 bit = 0; /* LCDENABLE */
463 else
464 bit = 1; /* DIGITALENABLE */
465
466 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000467 if (channel == OMAP_DSS_CHANNEL_LCD2)
468 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
469 else
470 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
471
472 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300473 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474
Archit Tanejadac57a02011-09-08 12:30:19 +0530475 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476 bit = 5; /* GOLCD */
477 else
478 bit = 6; /* GODIGIT */
479
Sumit Semwal2a205f32010-12-02 11:27:12 +0000480 if (channel == OMAP_DSS_CHANNEL_LCD2)
481 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
482 else
483 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
484
485 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300487 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488 }
489
Sumit Semwal2a205f32010-12-02 11:27:12 +0000490 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
491 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200492
Sumit Semwal2a205f32010-12-02 11:27:12 +0000493 if (channel == OMAP_DSS_CHANNEL_LCD2)
494 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
495 else
496 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497}
498
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300499static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500{
Archit Taneja9b372c22011-05-06 11:45:49 +0530501 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200502}
503
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300504static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200505{
Archit Taneja9b372c22011-05-06 11:45:49 +0530506 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200507}
508
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300509static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200510{
Archit Taneja9b372c22011-05-06 11:45:49 +0530511 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200512}
513
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300514static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530515{
516 BUG_ON(plane == OMAP_DSS_GFX);
517
518 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
519}
520
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300521static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
522 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530523{
524 BUG_ON(plane == OMAP_DSS_GFX);
525
526 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
527}
528
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300529static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530530{
531 BUG_ON(plane == OMAP_DSS_GFX);
532
533 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
534}
535
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300536static void dispc_ovl_set_scale_coef(enum omap_plane plane, int hscaleup,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530537 int vscaleup, int five_taps,
538 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539{
540 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200541 static const struct dispc_h_coef coef_hup[8] = {
542 { 0, 0, 128, 0, 0 },
543 { -1, 13, 124, -8, 0 },
544 { -2, 30, 112, -11, -1 },
545 { -5, 51, 95, -11, -2 },
546 { 0, -9, 73, 73, -9 },
547 { -2, -11, 95, 51, -5 },
548 { -1, -11, 112, 30, -2 },
549 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550 };
551
552 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200553 static const struct dispc_v_coef coef_vup_3tap[8] = {
554 { 0, 0, 128, 0, 0 },
555 { 0, 3, 123, 2, 0 },
556 { 0, 12, 111, 5, 0 },
557 { 0, 32, 89, 7, 0 },
558 { 0, 0, 64, 64, 0 },
559 { 0, 7, 89, 32, 0 },
560 { 0, 5, 111, 12, 0 },
561 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562 };
563
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200564 static const struct dispc_v_coef coef_vup_5tap[8] = {
565 { 0, 0, 128, 0, 0 },
566 { -1, 13, 124, -8, 0 },
567 { -2, 30, 112, -11, -1 },
568 { -5, 51, 95, -11, -2 },
569 { 0, -9, 73, 73, -9 },
570 { -2, -11, 95, 51, -5 },
571 { -1, -11, 112, 30, -2 },
572 { 0, -8, 124, 13, -1 },
573 };
574
575 /* Coefficients for horizontal down-sampling */
576 static const struct dispc_h_coef coef_hdown[8] = {
577 { 0, 36, 56, 36, 0 },
578 { 4, 40, 55, 31, -2 },
579 { 8, 44, 54, 27, -5 },
580 { 12, 48, 53, 22, -7 },
581 { -9, 17, 52, 51, 17 },
582 { -7, 22, 53, 48, 12 },
583 { -5, 27, 54, 44, 8 },
584 { -2, 31, 55, 40, 4 },
585 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200586
587 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200588 static const struct dispc_v_coef coef_vdown_3tap[8] = {
589 { 0, 36, 56, 36, 0 },
590 { 0, 40, 57, 31, 0 },
591 { 0, 45, 56, 27, 0 },
592 { 0, 50, 55, 23, 0 },
593 { 0, 18, 55, 55, 0 },
594 { 0, 23, 55, 50, 0 },
595 { 0, 27, 56, 45, 0 },
596 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200597 };
598
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200599 static const struct dispc_v_coef coef_vdown_5tap[8] = {
600 { 0, 36, 56, 36, 0 },
601 { 4, 40, 55, 31, -2 },
602 { 8, 44, 54, 27, -5 },
603 { 12, 48, 53, 22, -7 },
604 { -9, 17, 52, 51, 17 },
605 { -7, 22, 53, 48, 12 },
606 { -5, 27, 54, 44, 8 },
607 { -2, 31, 55, 40, 4 },
608 };
609
610 const struct dispc_h_coef *h_coef;
611 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612 int i;
613
614 if (hscaleup)
615 h_coef = coef_hup;
616 else
617 h_coef = coef_hdown;
618
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200619 if (vscaleup)
620 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
621 else
622 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623
624 for (i = 0; i < 8; i++) {
625 u32 h, hv;
626
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200627 h = FLD_VAL(h_coef[i].hc0, 7, 0)
628 | FLD_VAL(h_coef[i].hc1, 15, 8)
629 | FLD_VAL(h_coef[i].hc2, 23, 16)
630 | FLD_VAL(h_coef[i].hc3, 31, 24);
631 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
632 | FLD_VAL(v_coef[i].vc0, 15, 8)
633 | FLD_VAL(v_coef[i].vc1, 23, 16)
634 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635
Amber Jain0d66cbb2011-05-19 19:47:54 +0530636 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300637 dispc_ovl_write_firh_reg(plane, i, h);
638 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530639 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640 dispc_ovl_write_firh2_reg(plane, i, h);
641 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530642 }
643
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644 }
645
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200646 if (five_taps) {
647 for (i = 0; i < 8; i++) {
648 u32 v;
649 v = FLD_VAL(v_coef[i].vc00, 7, 0)
650 | FLD_VAL(v_coef[i].vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530651 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300652 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530653 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300654 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200655 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200656 }
657}
658
659static void _dispc_setup_color_conv_coef(void)
660{
Archit Tanejaac01c292011-08-05 19:06:03 +0530661 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200662 const struct color_conv_coef {
663 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
664 int full_range;
665 } ctbl_bt601_5 = {
666 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
667 };
668
669 const struct color_conv_coef *ct;
670
671#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
672
673 ct = &ctbl_bt601_5;
674
Archit Tanejaac01c292011-08-05 19:06:03 +0530675 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
676 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
677 CVAL(ct->rcr, ct->ry));
678 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
679 CVAL(ct->gy, ct->rcb));
680 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
681 CVAL(ct->gcb, ct->gcr));
682 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
683 CVAL(ct->bcr, ct->by));
684 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
685 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200686
Archit Tanejaac01c292011-08-05 19:06:03 +0530687 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
688 11, 11);
689 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690
691#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200692}
693
694
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300695static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696{
Archit Taneja9b372c22011-05-06 11:45:49 +0530697 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698}
699
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300700static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701{
Archit Taneja9b372c22011-05-06 11:45:49 +0530702 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703}
704
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300705static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530706{
707 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
708}
709
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300710static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530711{
712 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
713}
714
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300715static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200716{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530718
719 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720}
721
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300722static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530725
726 if (plane == OMAP_DSS_GFX)
727 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
728 else
729 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730}
731
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300732static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200733{
734 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735
736 BUG_ON(plane == OMAP_DSS_GFX);
737
738 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530739
740 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Archit Taneja54128702011-09-08 11:29:17 +0530743static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
744{
745 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
746
747 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
748 return;
749
750 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
751}
752
753static void dispc_ovl_enable_zorder_planes(void)
754{
755 int i;
756
757 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
758 return;
759
760 for (i = 0; i < dss_feat_get_num_ovls(); i++)
761 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
762}
763
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300764static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100765{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300766 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100767
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300768 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100769 return;
770
Archit Taneja9b372c22011-05-06 11:45:49 +0530771 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100772}
773
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300774static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530776 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300777 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300778 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300779
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300780 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100781 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530782
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300783 shift = shifts[plane];
784 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200785}
786
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300787static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788{
Archit Taneja9b372c22011-05-06 11:45:49 +0530789 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200790}
791
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300792static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793{
Archit Taneja9b372c22011-05-06 11:45:49 +0530794 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200795}
796
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300797static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200798 enum omap_color_mode color_mode)
799{
800 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530801 if (plane != OMAP_DSS_GFX) {
802 switch (color_mode) {
803 case OMAP_DSS_COLOR_NV12:
804 m = 0x0; break;
805 case OMAP_DSS_COLOR_RGB12U:
806 m = 0x1; break;
807 case OMAP_DSS_COLOR_RGBA16:
808 m = 0x2; break;
809 case OMAP_DSS_COLOR_RGBX16:
810 m = 0x4; break;
811 case OMAP_DSS_COLOR_ARGB16:
812 m = 0x5; break;
813 case OMAP_DSS_COLOR_RGB16:
814 m = 0x6; break;
815 case OMAP_DSS_COLOR_ARGB16_1555:
816 m = 0x7; break;
817 case OMAP_DSS_COLOR_RGB24U:
818 m = 0x8; break;
819 case OMAP_DSS_COLOR_RGB24P:
820 m = 0x9; break;
821 case OMAP_DSS_COLOR_YUV2:
822 m = 0xa; break;
823 case OMAP_DSS_COLOR_UYVY:
824 m = 0xb; break;
825 case OMAP_DSS_COLOR_ARGB32:
826 m = 0xc; break;
827 case OMAP_DSS_COLOR_RGBA32:
828 m = 0xd; break;
829 case OMAP_DSS_COLOR_RGBX32:
830 m = 0xe; break;
831 case OMAP_DSS_COLOR_XRGB16_1555:
832 m = 0xf; break;
833 default:
834 BUG(); break;
835 }
836 } else {
837 switch (color_mode) {
838 case OMAP_DSS_COLOR_CLUT1:
839 m = 0x0; break;
840 case OMAP_DSS_COLOR_CLUT2:
841 m = 0x1; break;
842 case OMAP_DSS_COLOR_CLUT4:
843 m = 0x2; break;
844 case OMAP_DSS_COLOR_CLUT8:
845 m = 0x3; break;
846 case OMAP_DSS_COLOR_RGB12U:
847 m = 0x4; break;
848 case OMAP_DSS_COLOR_ARGB16:
849 m = 0x5; break;
850 case OMAP_DSS_COLOR_RGB16:
851 m = 0x6; break;
852 case OMAP_DSS_COLOR_ARGB16_1555:
853 m = 0x7; break;
854 case OMAP_DSS_COLOR_RGB24U:
855 m = 0x8; break;
856 case OMAP_DSS_COLOR_RGB24P:
857 m = 0x9; break;
858 case OMAP_DSS_COLOR_YUV2:
859 m = 0xa; break;
860 case OMAP_DSS_COLOR_UYVY:
861 m = 0xb; break;
862 case OMAP_DSS_COLOR_ARGB32:
863 m = 0xc; break;
864 case OMAP_DSS_COLOR_RGBA32:
865 m = 0xd; break;
866 case OMAP_DSS_COLOR_RGBX32:
867 m = 0xe; break;
868 case OMAP_DSS_COLOR_XRGB16_1555:
869 m = 0xf; break;
870 default:
871 BUG(); break;
872 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200873 }
874
Archit Taneja9b372c22011-05-06 11:45:49 +0530875 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200876}
877
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300878static void dispc_ovl_set_channel_out(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200879 enum omap_channel channel)
880{
881 int shift;
882 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000883 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200884
885 switch (plane) {
886 case OMAP_DSS_GFX:
887 shift = 8;
888 break;
889 case OMAP_DSS_VIDEO1:
890 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530891 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200892 shift = 16;
893 break;
894 default:
895 BUG();
896 return;
897 }
898
Archit Taneja9b372c22011-05-06 11:45:49 +0530899 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000900 if (dss_has_feature(FEAT_MGR_LCD2)) {
901 switch (channel) {
902 case OMAP_DSS_CHANNEL_LCD:
903 chan = 0;
904 chan2 = 0;
905 break;
906 case OMAP_DSS_CHANNEL_DIGIT:
907 chan = 1;
908 chan2 = 0;
909 break;
910 case OMAP_DSS_CHANNEL_LCD2:
911 chan = 0;
912 chan2 = 1;
913 break;
914 default:
915 BUG();
916 }
917
918 val = FLD_MOD(val, chan, shift, shift);
919 val = FLD_MOD(val, chan2, 31, 30);
920 } else {
921 val = FLD_MOD(val, channel, shift, shift);
922 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530923 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200924}
925
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300926static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200927 enum omap_burst_size burst_size)
928{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530929 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200930 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200931
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300932 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300933 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934}
935
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300936static void dispc_configure_burst_sizes(void)
937{
938 int i;
939 const int burst_size = BURST_SIZE_X8;
940
941 /* Configure burst size always to maximum size */
942 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300943 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300944}
945
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300946u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300947{
948 unsigned unit = dss_feat_get_burst_size_unit();
949 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
950 return unit * 8;
951}
952
Mythri P Kd3862612011-03-11 18:02:49 +0530953void dispc_enable_gamma_table(bool enable)
954{
955 /*
956 * This is partially implemented to support only disabling of
957 * the gamma table.
958 */
959 if (enable) {
960 DSSWARN("Gamma table enabling for TV not yet supported");
961 return;
962 }
963
964 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
965}
966
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300967void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300968{
969 u16 reg;
970
971 if (channel == OMAP_DSS_CHANNEL_LCD)
972 reg = DISPC_CONFIG;
973 else if (channel == OMAP_DSS_CHANNEL_LCD2)
974 reg = DISPC_CONFIG2;
975 else
976 return;
977
978 REG_FLD_MOD(reg, enable, 15, 15);
979}
980
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300981void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300982 struct omap_dss_cpr_coefs *coefs)
983{
984 u32 coef_r, coef_g, coef_b;
985
Archit Tanejadac57a02011-09-08 12:30:19 +0530986 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300987 return;
988
989 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
990 FLD_VAL(coefs->rb, 9, 0);
991 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
992 FLD_VAL(coefs->gb, 9, 0);
993 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
994 FLD_VAL(coefs->bb, 9, 0);
995
996 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
997 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
998 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
999}
1000
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001001static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001002{
1003 u32 val;
1004
1005 BUG_ON(plane == OMAP_DSS_GFX);
1006
Archit Taneja9b372c22011-05-06 11:45:49 +05301007 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001008 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301009 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010}
1011
Archit Tanejac3d925292011-09-14 11:52:54 +05301012static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301014 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001015 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001016
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001017 shift = shifts[plane];
1018 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001019}
1020
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001021void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001022{
1023 u32 val;
1024 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1025 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301026 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001027}
1028
1029void dispc_set_digit_size(u16 width, u16 height)
1030{
1031 u32 val;
1032 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1033 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301034 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035}
1036
1037static void dispc_read_plane_fifo_sizes(void)
1038{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001039 u32 size;
1040 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301041 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001042 u32 unit;
1043
1044 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001045
Archit Tanejaa0acb552010-09-15 19:20:00 +05301046 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001047
Archit Tanejae13a1382011-08-05 19:06:04 +05301048 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1050 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001051 dispc.fifo_size[plane] = size;
1052 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001053}
1054
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001055u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001056{
1057 return dispc.fifo_size[plane];
1058}
1059
Archit Tanejac3d925292011-09-14 11:52:54 +05301060static void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low,
1061 u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301063 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001064 u32 unit;
1065
1066 unit = dss_feat_get_buffer_size_unit();
1067
1068 WARN_ON(low % unit != 0);
1069 WARN_ON(high % unit != 0);
1070
1071 low /= unit;
1072 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301073
Archit Taneja9b372c22011-05-06 11:45:49 +05301074 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1075 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1076
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001077 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1078 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301079 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1080 lo_start, lo_end),
1081 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1082 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001083 low, high);
1084
Archit Taneja9b372c22011-05-06 11:45:49 +05301085 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301086 FLD_VAL(high, hi_start, hi_end) |
1087 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001088}
1089
1090void dispc_enable_fifomerge(bool enable)
1091{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1093 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001094}
1095
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001096static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301097 int hinc, int vinc,
1098 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001099{
1100 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101
Amber Jain0d66cbb2011-05-19 19:47:54 +05301102 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1103 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301104
Amber Jain0d66cbb2011-05-19 19:47:54 +05301105 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1106 &hinc_start, &hinc_end);
1107 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1108 &vinc_start, &vinc_end);
1109 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1110 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301111
Amber Jain0d66cbb2011-05-19 19:47:54 +05301112 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1113 } else {
1114 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1115 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1116 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117}
1118
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001119static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120{
1121 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301122 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123
Archit Taneja87a74842011-03-02 11:19:50 +05301124 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1125 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1126
1127 val = FLD_VAL(vaccu, vert_start, vert_end) |
1128 FLD_VAL(haccu, hor_start, hor_end);
1129
Archit Taneja9b372c22011-05-06 11:45:49 +05301130 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131}
1132
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001133static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001134{
1135 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301136 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137
Archit Taneja87a74842011-03-02 11:19:50 +05301138 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1139 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1140
1141 val = FLD_VAL(vaccu, vert_start, vert_end) |
1142 FLD_VAL(haccu, hor_start, hor_end);
1143
Archit Taneja9b372c22011-05-06 11:45:49 +05301144 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145}
1146
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001147static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1148 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301149{
1150 u32 val;
1151
1152 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1153 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1154}
1155
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001156static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1157 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301158{
1159 u32 val;
1160
1161 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1162 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1163}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001164
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001165static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001166 u16 orig_width, u16 orig_height,
1167 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301168 bool five_taps, u8 rotation,
1169 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001170{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301171 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172 int hscaleup, vscaleup;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001173
1174 hscaleup = orig_width <= out_width;
1175 vscaleup = orig_height <= out_height;
1176
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001177 dispc_ovl_set_scale_coef(plane, hscaleup, vscaleup, five_taps,
1178 color_comp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001179
Amber Jained14a3c2011-05-19 19:47:51 +05301180 fir_hinc = 1024 * orig_width / out_width;
1181 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001182
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001183 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301184}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001185
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001186static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301187 u16 orig_width, u16 orig_height,
1188 u16 out_width, u16 out_height,
1189 bool ilace, bool five_taps,
1190 bool fieldmode, enum omap_color_mode color_mode,
1191 u8 rotation)
1192{
1193 int accu0 = 0;
1194 int accu1 = 0;
1195 u32 l;
1196
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001197 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301198 out_width, out_height, five_taps,
1199 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301200 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001201
Archit Taneja87a74842011-03-02 11:19:50 +05301202 /* RESIZEENABLE and VERTICALTAPS */
1203 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301204 l |= (orig_width != out_width) ? (1 << 5) : 0;
1205 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301207
1208 /* VRESIZECONF and HRESIZECONF */
1209 if (dss_has_feature(FEAT_RESIZECONF)) {
1210 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301211 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1212 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301213 }
1214
1215 /* LINEBUFFERSPLIT */
1216 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1217 l &= ~(0x1 << 22);
1218 l |= five_taps ? (1 << 22) : 0;
1219 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001220
Archit Taneja9b372c22011-05-06 11:45:49 +05301221 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222
1223 /*
1224 * field 0 = even field = bottom field
1225 * field 1 = odd field = top field
1226 */
1227 if (ilace && !fieldmode) {
1228 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301229 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001230 if (accu0 >= 1024/2) {
1231 accu1 = 1024/2;
1232 accu0 -= accu1;
1233 }
1234 }
1235
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001236 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1237 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001238}
1239
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001240static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301241 u16 orig_width, u16 orig_height,
1242 u16 out_width, u16 out_height,
1243 bool ilace, bool five_taps,
1244 bool fieldmode, enum omap_color_mode color_mode,
1245 u8 rotation)
1246{
1247 int scale_x = out_width != orig_width;
1248 int scale_y = out_height != orig_height;
1249
1250 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1251 return;
1252 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1253 color_mode != OMAP_DSS_COLOR_UYVY &&
1254 color_mode != OMAP_DSS_COLOR_NV12)) {
1255 /* reset chroma resampling for RGB formats */
1256 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1257 return;
1258 }
1259 switch (color_mode) {
1260 case OMAP_DSS_COLOR_NV12:
1261 /* UV is subsampled by 2 vertically*/
1262 orig_height >>= 1;
1263 /* UV is subsampled by 2 horz.*/
1264 orig_width >>= 1;
1265 break;
1266 case OMAP_DSS_COLOR_YUV2:
1267 case OMAP_DSS_COLOR_UYVY:
1268 /*For YUV422 with 90/270 rotation,
1269 *we don't upsample chroma
1270 */
1271 if (rotation == OMAP_DSS_ROT_0 ||
1272 rotation == OMAP_DSS_ROT_180)
1273 /* UV is subsampled by 2 hrz*/
1274 orig_width >>= 1;
1275 /* must use FIR for YUV422 if rotated */
1276 if (rotation != OMAP_DSS_ROT_0)
1277 scale_x = scale_y = true;
1278 break;
1279 default:
1280 BUG();
1281 }
1282
1283 if (out_width != orig_width)
1284 scale_x = true;
1285 if (out_height != orig_height)
1286 scale_y = true;
1287
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001288 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301289 out_width, out_height, five_taps,
1290 rotation, DISPC_COLOR_COMPONENT_UV);
1291
1292 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1293 (scale_x || scale_y) ? 1 : 0, 8, 8);
1294 /* set H scaling */
1295 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1296 /* set V scaling */
1297 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1298
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001299 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1300 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301301}
1302
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001303static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301304 u16 orig_width, u16 orig_height,
1305 u16 out_width, u16 out_height,
1306 bool ilace, bool five_taps,
1307 bool fieldmode, enum omap_color_mode color_mode,
1308 u8 rotation)
1309{
1310 BUG_ON(plane == OMAP_DSS_GFX);
1311
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001312 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301313 orig_width, orig_height,
1314 out_width, out_height,
1315 ilace, five_taps,
1316 fieldmode, color_mode,
1317 rotation);
1318
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001319 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301320 orig_width, orig_height,
1321 out_width, out_height,
1322 ilace, five_taps,
1323 fieldmode, color_mode,
1324 rotation);
1325}
1326
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001327static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001328 bool mirroring, enum omap_color_mode color_mode)
1329{
Archit Taneja87a74842011-03-02 11:19:50 +05301330 bool row_repeat = false;
1331 int vidrot = 0;
1332
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001333 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1334 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001335
1336 if (mirroring) {
1337 switch (rotation) {
1338 case OMAP_DSS_ROT_0:
1339 vidrot = 2;
1340 break;
1341 case OMAP_DSS_ROT_90:
1342 vidrot = 1;
1343 break;
1344 case OMAP_DSS_ROT_180:
1345 vidrot = 0;
1346 break;
1347 case OMAP_DSS_ROT_270:
1348 vidrot = 3;
1349 break;
1350 }
1351 } else {
1352 switch (rotation) {
1353 case OMAP_DSS_ROT_0:
1354 vidrot = 0;
1355 break;
1356 case OMAP_DSS_ROT_90:
1357 vidrot = 1;
1358 break;
1359 case OMAP_DSS_ROT_180:
1360 vidrot = 2;
1361 break;
1362 case OMAP_DSS_ROT_270:
1363 vidrot = 3;
1364 break;
1365 }
1366 }
1367
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001368 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301369 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001370 else
Archit Taneja87a74842011-03-02 11:19:50 +05301371 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001372 }
Archit Taneja87a74842011-03-02 11:19:50 +05301373
Archit Taneja9b372c22011-05-06 11:45:49 +05301374 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301375 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301376 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1377 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001378}
1379
1380static int color_mode_to_bpp(enum omap_color_mode color_mode)
1381{
1382 switch (color_mode) {
1383 case OMAP_DSS_COLOR_CLUT1:
1384 return 1;
1385 case OMAP_DSS_COLOR_CLUT2:
1386 return 2;
1387 case OMAP_DSS_COLOR_CLUT4:
1388 return 4;
1389 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301390 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001391 return 8;
1392 case OMAP_DSS_COLOR_RGB12U:
1393 case OMAP_DSS_COLOR_RGB16:
1394 case OMAP_DSS_COLOR_ARGB16:
1395 case OMAP_DSS_COLOR_YUV2:
1396 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301397 case OMAP_DSS_COLOR_RGBA16:
1398 case OMAP_DSS_COLOR_RGBX16:
1399 case OMAP_DSS_COLOR_ARGB16_1555:
1400 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001401 return 16;
1402 case OMAP_DSS_COLOR_RGB24P:
1403 return 24;
1404 case OMAP_DSS_COLOR_RGB24U:
1405 case OMAP_DSS_COLOR_ARGB32:
1406 case OMAP_DSS_COLOR_RGBA32:
1407 case OMAP_DSS_COLOR_RGBX32:
1408 return 32;
1409 default:
1410 BUG();
1411 }
1412}
1413
1414static s32 pixinc(int pixels, u8 ps)
1415{
1416 if (pixels == 1)
1417 return 1;
1418 else if (pixels > 1)
1419 return 1 + (pixels - 1) * ps;
1420 else if (pixels < 0)
1421 return 1 - (-pixels + 1) * ps;
1422 else
1423 BUG();
1424}
1425
1426static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1427 u16 screen_width,
1428 u16 width, u16 height,
1429 enum omap_color_mode color_mode, bool fieldmode,
1430 unsigned int field_offset,
1431 unsigned *offset0, unsigned *offset1,
1432 s32 *row_inc, s32 *pix_inc)
1433{
1434 u8 ps;
1435
1436 /* FIXME CLUT formats */
1437 switch (color_mode) {
1438 case OMAP_DSS_COLOR_CLUT1:
1439 case OMAP_DSS_COLOR_CLUT2:
1440 case OMAP_DSS_COLOR_CLUT4:
1441 case OMAP_DSS_COLOR_CLUT8:
1442 BUG();
1443 return;
1444 case OMAP_DSS_COLOR_YUV2:
1445 case OMAP_DSS_COLOR_UYVY:
1446 ps = 4;
1447 break;
1448 default:
1449 ps = color_mode_to_bpp(color_mode) / 8;
1450 break;
1451 }
1452
1453 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1454 width, height);
1455
1456 /*
1457 * field 0 = even field = bottom field
1458 * field 1 = odd field = top field
1459 */
1460 switch (rotation + mirror * 4) {
1461 case OMAP_DSS_ROT_0:
1462 case OMAP_DSS_ROT_180:
1463 /*
1464 * If the pixel format is YUV or UYVY divide the width
1465 * of the image by 2 for 0 and 180 degree rotation.
1466 */
1467 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1468 color_mode == OMAP_DSS_COLOR_UYVY)
1469 width = width >> 1;
1470 case OMAP_DSS_ROT_90:
1471 case OMAP_DSS_ROT_270:
1472 *offset1 = 0;
1473 if (field_offset)
1474 *offset0 = field_offset * screen_width * ps;
1475 else
1476 *offset0 = 0;
1477
1478 *row_inc = pixinc(1 + (screen_width - width) +
1479 (fieldmode ? screen_width : 0),
1480 ps);
1481 *pix_inc = pixinc(1, ps);
1482 break;
1483
1484 case OMAP_DSS_ROT_0 + 4:
1485 case OMAP_DSS_ROT_180 + 4:
1486 /* If the pixel format is YUV or UYVY divide the width
1487 * of the image by 2 for 0 degree and 180 degree
1488 */
1489 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1490 color_mode == OMAP_DSS_COLOR_UYVY)
1491 width = width >> 1;
1492 case OMAP_DSS_ROT_90 + 4:
1493 case OMAP_DSS_ROT_270 + 4:
1494 *offset1 = 0;
1495 if (field_offset)
1496 *offset0 = field_offset * screen_width * ps;
1497 else
1498 *offset0 = 0;
1499 *row_inc = pixinc(1 - (screen_width + width) -
1500 (fieldmode ? screen_width : 0),
1501 ps);
1502 *pix_inc = pixinc(1, ps);
1503 break;
1504
1505 default:
1506 BUG();
1507 }
1508}
1509
1510static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1511 u16 screen_width,
1512 u16 width, u16 height,
1513 enum omap_color_mode color_mode, bool fieldmode,
1514 unsigned int field_offset,
1515 unsigned *offset0, unsigned *offset1,
1516 s32 *row_inc, s32 *pix_inc)
1517{
1518 u8 ps;
1519 u16 fbw, fbh;
1520
1521 /* FIXME CLUT formats */
1522 switch (color_mode) {
1523 case OMAP_DSS_COLOR_CLUT1:
1524 case OMAP_DSS_COLOR_CLUT2:
1525 case OMAP_DSS_COLOR_CLUT4:
1526 case OMAP_DSS_COLOR_CLUT8:
1527 BUG();
1528 return;
1529 default:
1530 ps = color_mode_to_bpp(color_mode) / 8;
1531 break;
1532 }
1533
1534 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1535 width, height);
1536
1537 /* width & height are overlay sizes, convert to fb sizes */
1538
1539 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1540 fbw = width;
1541 fbh = height;
1542 } else {
1543 fbw = height;
1544 fbh = width;
1545 }
1546
1547 /*
1548 * field 0 = even field = bottom field
1549 * field 1 = odd field = top field
1550 */
1551 switch (rotation + mirror * 4) {
1552 case OMAP_DSS_ROT_0:
1553 *offset1 = 0;
1554 if (field_offset)
1555 *offset0 = *offset1 + field_offset * screen_width * ps;
1556 else
1557 *offset0 = *offset1;
1558 *row_inc = pixinc(1 + (screen_width - fbw) +
1559 (fieldmode ? screen_width : 0),
1560 ps);
1561 *pix_inc = pixinc(1, ps);
1562 break;
1563 case OMAP_DSS_ROT_90:
1564 *offset1 = screen_width * (fbh - 1) * ps;
1565 if (field_offset)
1566 *offset0 = *offset1 + field_offset * ps;
1567 else
1568 *offset0 = *offset1;
1569 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1570 (fieldmode ? 1 : 0), ps);
1571 *pix_inc = pixinc(-screen_width, ps);
1572 break;
1573 case OMAP_DSS_ROT_180:
1574 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1575 if (field_offset)
1576 *offset0 = *offset1 - field_offset * screen_width * ps;
1577 else
1578 *offset0 = *offset1;
1579 *row_inc = pixinc(-1 -
1580 (screen_width - fbw) -
1581 (fieldmode ? screen_width : 0),
1582 ps);
1583 *pix_inc = pixinc(-1, ps);
1584 break;
1585 case OMAP_DSS_ROT_270:
1586 *offset1 = (fbw - 1) * ps;
1587 if (field_offset)
1588 *offset0 = *offset1 - field_offset * ps;
1589 else
1590 *offset0 = *offset1;
1591 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1592 (fieldmode ? 1 : 0), ps);
1593 *pix_inc = pixinc(screen_width, ps);
1594 break;
1595
1596 /* mirroring */
1597 case OMAP_DSS_ROT_0 + 4:
1598 *offset1 = (fbw - 1) * ps;
1599 if (field_offset)
1600 *offset0 = *offset1 + field_offset * screen_width * ps;
1601 else
1602 *offset0 = *offset1;
1603 *row_inc = pixinc(screen_width * 2 - 1 +
1604 (fieldmode ? screen_width : 0),
1605 ps);
1606 *pix_inc = pixinc(-1, ps);
1607 break;
1608
1609 case OMAP_DSS_ROT_90 + 4:
1610 *offset1 = 0;
1611 if (field_offset)
1612 *offset0 = *offset1 + field_offset * ps;
1613 else
1614 *offset0 = *offset1;
1615 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1616 (fieldmode ? 1 : 0),
1617 ps);
1618 *pix_inc = pixinc(screen_width, ps);
1619 break;
1620
1621 case OMAP_DSS_ROT_180 + 4:
1622 *offset1 = screen_width * (fbh - 1) * ps;
1623 if (field_offset)
1624 *offset0 = *offset1 - field_offset * screen_width * ps;
1625 else
1626 *offset0 = *offset1;
1627 *row_inc = pixinc(1 - screen_width * 2 -
1628 (fieldmode ? screen_width : 0),
1629 ps);
1630 *pix_inc = pixinc(1, ps);
1631 break;
1632
1633 case OMAP_DSS_ROT_270 + 4:
1634 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1635 if (field_offset)
1636 *offset0 = *offset1 - field_offset * ps;
1637 else
1638 *offset0 = *offset1;
1639 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1640 (fieldmode ? 1 : 0),
1641 ps);
1642 *pix_inc = pixinc(-screen_width, ps);
1643 break;
1644
1645 default:
1646 BUG();
1647 }
1648}
1649
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001650static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1651 u16 height, u16 out_width, u16 out_height,
1652 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001653{
1654 u32 fclk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001655 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001656
1657 if (height > out_height) {
Archit Tanejaebdc5242011-09-08 12:51:10 +05301658 struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
1659 unsigned int ppl = dssdev->panel.timings.x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001660
1661 tmp = pclk * height * out_width;
1662 do_div(tmp, 2 * out_height * ppl);
1663 fclk = tmp;
1664
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001665 if (height > 2 * out_height) {
1666 if (ppl == out_width)
1667 return 0;
1668
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001669 tmp = pclk * (height - 2 * out_height) * out_width;
1670 do_div(tmp, 2 * out_height * (ppl - out_width));
1671 fclk = max(fclk, (u32) tmp);
1672 }
1673 }
1674
1675 if (width > out_width) {
1676 tmp = pclk * width;
1677 do_div(tmp, out_width);
1678 fclk = max(fclk, (u32) tmp);
1679
1680 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1681 fclk <<= 1;
1682 }
1683
1684 return fclk;
1685}
1686
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001687static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1688 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001689{
1690 unsigned int hf, vf;
1691
1692 /*
1693 * FIXME how to determine the 'A' factor
1694 * for the no downscaling case ?
1695 */
1696
1697 if (width > 3 * out_width)
1698 hf = 4;
1699 else if (width > 2 * out_width)
1700 hf = 3;
1701 else if (width > out_width)
1702 hf = 2;
1703 else
1704 hf = 1;
1705
1706 if (height > out_height)
1707 vf = 2;
1708 else
1709 vf = 1;
1710
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001711 return dispc_mgr_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001712}
1713
Archit Taneja79ad75f2011-09-08 13:15:11 +05301714static int dispc_ovl_calc_scaling(enum omap_plane plane,
1715 enum omap_channel channel, u16 width, u16 height,
1716 u16 out_width, u16 out_height,
1717 enum omap_color_mode color_mode, bool *five_taps)
1718{
1719 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301720 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301721 unsigned long fclk = 0;
1722
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001723 if (width == out_width && height == out_height)
1724 return 0;
1725
1726 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1727 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301728
1729 if (out_width < width / maxdownscale ||
1730 out_width > width * 8)
1731 return -EINVAL;
1732
1733 if (out_height < height / maxdownscale ||
1734 out_height > height * 8)
1735 return -EINVAL;
1736
1737 /* Must use 5-tap filter? */
1738 *five_taps = height > out_height * 2;
1739
1740 if (!*five_taps) {
1741 fclk = calc_fclk(channel, width, height, out_width,
1742 out_height);
1743
1744 /* Try 5-tap filter if 3-tap fclk is too high */
1745 if (cpu_is_omap34xx() && height > out_height &&
1746 fclk > dispc_fclk_rate())
1747 *five_taps = true;
1748 }
1749
1750 if (width > (2048 >> *five_taps)) {
1751 DSSERR("failed to set up scaling, fclk too low\n");
1752 return -EINVAL;
1753 }
1754
1755 if (*five_taps)
1756 fclk = calc_fclk_five_taps(channel, width, height,
1757 out_width, out_height, color_mode);
1758
1759 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1760 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1761
1762 if (!fclk || fclk > dispc_fclk_rate()) {
1763 DSSERR("failed to set up scaling, "
1764 "required fclk rate = %lu Hz, "
1765 "current fclk rate = %lu Hz\n",
1766 fclk, dispc_fclk_rate());
1767 return -EINVAL;
1768 }
1769
1770 return 0;
1771}
1772
Archit Tanejaa4273b72011-09-14 11:10:10 +05301773int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Tanejac3d925292011-09-14 11:52:54 +05301774 bool ilace, enum omap_channel channel, bool replication,
1775 u32 fifo_low, u32 fifo_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001776{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301777 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1778 bool five_taps = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001779 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301780 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001781 unsigned offset0, offset1;
1782 s32 row_inc;
1783 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301784 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001785 unsigned int field_offset = 0;
1786
Archit Tanejaa4273b72011-09-14 11:10:10 +05301787 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Archit Tanejac3d925292011-09-14 11:52:54 +05301788 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d "
1789 "fifo_low %d fifo high %d\n", plane, oi->paddr, oi->p_uv_addr,
1790 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1791 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
1792 oi->mirror, ilace, channel, replication, fifo_low, fifo_high);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001793
Archit Tanejaa4273b72011-09-14 11:10:10 +05301794 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001795 return -EINVAL;
1796
Archit Tanejaa4273b72011-09-14 11:10:10 +05301797 if (ilace && oi->height == oi->out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001798 fieldmode = 1;
1799
1800 if (ilace) {
1801 if (fieldmode)
Archit Tanejaa4273b72011-09-14 11:10:10 +05301802 oi->height /= 2;
1803 oi->pos_y /= 2;
1804 oi->out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001805
1806 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1807 "out_height %d\n",
Archit Tanejaa4273b72011-09-14 11:10:10 +05301808 oi->height, oi->pos_y, oi->out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001809 }
1810
Archit Tanejaa4273b72011-09-14 11:10:10 +05301811 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301812 return -EINVAL;
1813
Archit Taneja79ad75f2011-09-08 13:15:11 +05301814 r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
1815 oi->out_width, oi->out_height, oi->color_mode,
1816 &five_taps);
1817 if (r)
1818 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001819
Archit Taneja79ad75f2011-09-08 13:15:11 +05301820 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1821 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
1822 oi->color_mode == OMAP_DSS_COLOR_NV12)
1823 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001824
1825 if (ilace && !fieldmode) {
1826 /*
1827 * when downscaling the bottom field may have to start several
1828 * source lines below the top field. Unfortunately ACCUI
1829 * registers will only hold the fractional part of the offset
1830 * so the integer part must be added to the base address of the
1831 * bottom field.
1832 */
Archit Tanejaa4273b72011-09-14 11:10:10 +05301833 if (!oi->height || oi->height == oi->out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001834 field_offset = 0;
1835 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301836 field_offset = oi->height / oi->out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001837 }
1838
1839 /* Fields are independent but interleaved in memory. */
1840 if (fieldmode)
1841 field_offset = 1;
1842
Archit Tanejaa4273b72011-09-14 11:10:10 +05301843 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
1844 calc_dma_rotation_offset(oi->rotation, oi->mirror,
1845 oi->screen_width, oi->width, frame_height,
1846 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001847 &offset0, &offset1, &row_inc, &pix_inc);
1848 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301849 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
1850 oi->screen_width, oi->width, frame_height,
1851 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852 &offset0, &offset1, &row_inc, &pix_inc);
1853
1854 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1855 offset0, offset1, row_inc, pix_inc);
1856
Archit Tanejaa4273b72011-09-14 11:10:10 +05301857 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001858
Archit Tanejaa4273b72011-09-14 11:10:10 +05301859 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
1860 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001861
Archit Tanejaa4273b72011-09-14 11:10:10 +05301862 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
1863 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
1864 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301865 }
1866
1867
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001868 dispc_ovl_set_row_inc(plane, row_inc);
1869 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001870
Archit Tanejaa4273b72011-09-14 11:10:10 +05301871 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
1872 oi->height, oi->out_width, oi->out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001873
Archit Tanejaa4273b72011-09-14 11:10:10 +05301874 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001875
Archit Tanejaa4273b72011-09-14 11:10:10 +05301876 dispc_ovl_set_pic_size(plane, oi->width, oi->height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877
Archit Taneja79ad75f2011-09-08 13:15:11 +05301878 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Archit Tanejaa4273b72011-09-14 11:10:10 +05301879 dispc_ovl_set_scaling(plane, oi->width, oi->height,
1880 oi->out_width, oi->out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301881 ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05301882 oi->color_mode, oi->rotation);
1883 dispc_ovl_set_vid_size(plane, oi->out_width, oi->out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001884 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885 }
1886
Archit Tanejaa4273b72011-09-14 11:10:10 +05301887 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
1888 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001889
Archit Taneja54128702011-09-08 11:29:17 +05301890 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05301891 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
1892 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001893
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001894 dispc_ovl_set_channel_out(plane, channel);
Tomi Valkeinen8fa80312011-08-16 12:56:19 +03001895
Archit Tanejac3d925292011-09-14 11:52:54 +05301896 dispc_ovl_enable_replication(plane, replication);
1897 dispc_ovl_set_fifo_threshold(plane, fifo_low, fifo_high);
1898
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001899 return 0;
1900}
1901
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001902int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001903{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001904 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1905
Archit Taneja9b372c22011-05-06 11:45:49 +05301906 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001907
1908 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001909}
1910
1911static void dispc_disable_isr(void *data, u32 mask)
1912{
1913 struct completion *compl = data;
1914 complete(compl);
1915}
1916
Sumit Semwal2a205f32010-12-02 11:27:12 +00001917static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001918{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001919 if (channel == OMAP_DSS_CHANNEL_LCD2)
1920 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
1921 else
1922 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001923}
1924
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001925static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001926{
1927 struct completion frame_done_completion;
1928 bool is_on;
1929 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001930 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001931
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001932 /* When we disable LCD output, we need to wait until frame is done.
1933 * Otherwise the DSS is still working, and turning off the clocks
1934 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001935 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1936 REG_GET(DISPC_CONTROL2, 0, 0) :
1937 REG_GET(DISPC_CONTROL, 0, 0);
1938
1939 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1940 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941
1942 if (!enable && is_on) {
1943 init_completion(&frame_done_completion);
1944
1945 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001946 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001947
1948 if (r)
1949 DSSERR("failed to register FRAMEDONE isr\n");
1950 }
1951
Sumit Semwal2a205f32010-12-02 11:27:12 +00001952 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001953
1954 if (!enable && is_on) {
1955 if (!wait_for_completion_timeout(&frame_done_completion,
1956 msecs_to_jiffies(100)))
1957 DSSERR("timeout waiting for FRAME DONE\n");
1958
1959 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001960 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001961
1962 if (r)
1963 DSSERR("failed to unregister FRAMEDONE isr\n");
1964 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001965}
1966
1967static void _enable_digit_out(bool enable)
1968{
1969 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
1970}
1971
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001972static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001973{
1974 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001975 enum dss_hdmi_venc_clk_source_select src;
1976 int r, i;
1977 u32 irq_mask;
1978 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001979
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001980 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001982
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001983 src = dss_get_hdmi_venc_clk_source();
1984
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001985 if (enable) {
1986 unsigned long flags;
1987 /* When we enable digit output, we'll get an extra digit
1988 * sync lost interrupt, that we need to ignore */
1989 spin_lock_irqsave(&dispc.irq_lock, flags);
1990 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
1991 _omap_dispc_set_irqs();
1992 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1993 }
1994
1995 /* When we disable digit output, we need to wait until fields are done.
1996 * Otherwise the DSS is still working, and turning off the clocks
1997 * prevents DSS from going to OFF mode. And when enabling, we need to
1998 * wait for the extra sync losts */
1999 init_completion(&frame_done_completion);
2000
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002001 if (src == DSS_HDMI_M_PCLK && enable == false) {
2002 irq_mask = DISPC_IRQ_FRAMEDONETV;
2003 num_irqs = 1;
2004 } else {
2005 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2006 /* XXX I understand from TRM that we should only wait for the
2007 * current field to complete. But it seems we have to wait for
2008 * both fields */
2009 num_irqs = 2;
2010 }
2011
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002013 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002014 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002015 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002016
2017 _enable_digit_out(enable);
2018
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002019 for (i = 0; i < num_irqs; ++i) {
2020 if (!wait_for_completion_timeout(&frame_done_completion,
2021 msecs_to_jiffies(100)))
2022 DSSERR("timeout waiting for digit out to %s\n",
2023 enable ? "start" : "stop");
2024 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002026 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2027 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002028 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002029 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030
2031 if (enable) {
2032 unsigned long flags;
2033 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002034 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002035 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2036 _omap_dispc_set_irqs();
2037 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2038 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002039}
2040
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002041bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002042{
2043 if (channel == OMAP_DSS_CHANNEL_LCD)
2044 return !!REG_GET(DISPC_CONTROL, 0, 0);
2045 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2046 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002047 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2048 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002049 else
2050 BUG();
2051}
2052
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002053void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002054{
Archit Tanejadac57a02011-09-08 12:30:19 +05302055 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002056 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002057 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002058 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002059 else
2060 BUG();
2061}
2062
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063void dispc_lcd_enable_signal_polarity(bool act_high)
2064{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002065 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2066 return;
2067
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002068 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002069}
2070
2071void dispc_lcd_enable_signal(bool enable)
2072{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002073 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2074 return;
2075
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002076 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002077}
2078
2079void dispc_pck_free_enable(bool enable)
2080{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002081 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2082 return;
2083
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002084 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002085}
2086
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002087void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002088{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002089 if (channel == OMAP_DSS_CHANNEL_LCD2)
2090 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2091 else
2092 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093}
2094
2095
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002096void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002097 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002098{
2099 int mode;
2100
2101 switch (type) {
2102 case OMAP_DSS_LCD_DISPLAY_STN:
2103 mode = 0;
2104 break;
2105
2106 case OMAP_DSS_LCD_DISPLAY_TFT:
2107 mode = 1;
2108 break;
2109
2110 default:
2111 BUG();
2112 return;
2113 }
2114
Sumit Semwal2a205f32010-12-02 11:27:12 +00002115 if (channel == OMAP_DSS_CHANNEL_LCD2)
2116 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2117 else
2118 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002119}
2120
2121void dispc_set_loadmode(enum omap_dss_load_mode mode)
2122{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002123 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002124}
2125
2126
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002127void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002128{
Sumit Semwal8613b002010-12-02 11:27:09 +00002129 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002130}
2131
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002132u32 dispc_mgr_get_default_color(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002133{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002134 u32 l;
2135
2136 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
Sumit Semwal2a205f32010-12-02 11:27:12 +00002137 channel != OMAP_DSS_CHANNEL_LCD &&
2138 channel != OMAP_DSS_CHANNEL_LCD2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002139
Sumit Semwal8613b002010-12-02 11:27:09 +00002140 l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002141
2142 return l;
2143}
2144
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002145void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002146 enum omap_dss_trans_key_type type,
2147 u32 trans_key)
2148{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002149 if (ch == OMAP_DSS_CHANNEL_LCD)
2150 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002151 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002152 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002153 else /* OMAP_DSS_CHANNEL_LCD2 */
2154 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002155
Sumit Semwal8613b002010-12-02 11:27:09 +00002156 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002157}
2158
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002159void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002160 enum omap_dss_trans_key_type *type,
2161 u32 *trans_key)
2162{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002163 if (type) {
2164 if (ch == OMAP_DSS_CHANNEL_LCD)
2165 *type = REG_GET(DISPC_CONFIG, 11, 11);
2166 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2167 *type = REG_GET(DISPC_CONFIG, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002168 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2169 *type = REG_GET(DISPC_CONFIG2, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002170 else
2171 BUG();
2172 }
2173
2174 if (trans_key)
Sumit Semwal8613b002010-12-02 11:27:09 +00002175 *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002176}
2177
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002178void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002179{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180 if (ch == OMAP_DSS_CHANNEL_LCD)
2181 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002182 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002184 else /* OMAP_DSS_CHANNEL_LCD2 */
2185 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002186}
Archit Taneja11354dd2011-09-26 11:47:29 +05302187
2188void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189{
Archit Taneja11354dd2011-09-26 11:47:29 +05302190 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002191 return;
2192
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002193 if (ch == OMAP_DSS_CHANNEL_LCD)
2194 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002195 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002196 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002197}
Archit Taneja11354dd2011-09-26 11:47:29 +05302198
2199bool dispc_mgr_alpha_fixed_zorder_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002200{
2201 bool enabled;
2202
Archit Taneja11354dd2011-09-26 11:47:29 +05302203 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002204 return false;
2205
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002206 if (ch == OMAP_DSS_CHANNEL_LCD)
2207 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2208 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002209 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002210 else
2211 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002212
2213 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002214}
2215
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002216bool dispc_mgr_trans_key_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002217{
2218 bool enabled;
2219
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002220 if (ch == OMAP_DSS_CHANNEL_LCD)
2221 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2222 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2223 enabled = REG_GET(DISPC_CONFIG, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002224 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2225 enabled = REG_GET(DISPC_CONFIG2, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002226 else
2227 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002228
2229 return enabled;
2230}
2231
2232
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002233void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002234{
2235 int code;
2236
2237 switch (data_lines) {
2238 case 12:
2239 code = 0;
2240 break;
2241 case 16:
2242 code = 1;
2243 break;
2244 case 18:
2245 code = 2;
2246 break;
2247 case 24:
2248 code = 3;
2249 break;
2250 default:
2251 BUG();
2252 return;
2253 }
2254
Sumit Semwal2a205f32010-12-02 11:27:12 +00002255 if (channel == OMAP_DSS_CHANNEL_LCD2)
2256 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2257 else
2258 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002259}
2260
Archit Taneja569969d2011-08-22 17:41:57 +05302261void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002262{
2263 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302264 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002265
2266 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302267 case DSS_IO_PAD_MODE_RESET:
2268 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002269 gpout1 = 0;
2270 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302271 case DSS_IO_PAD_MODE_RFBI:
2272 gpout0 = 1;
2273 gpout1 = 0;
2274 break;
2275 case DSS_IO_PAD_MODE_BYPASS:
2276 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002277 gpout1 = 1;
2278 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002279 default:
2280 BUG();
2281 return;
2282 }
2283
Archit Taneja569969d2011-08-22 17:41:57 +05302284 l = dispc_read_reg(DISPC_CONTROL);
2285 l = FLD_MOD(l, gpout0, 15, 15);
2286 l = FLD_MOD(l, gpout1, 16, 16);
2287 dispc_write_reg(DISPC_CONTROL, l);
2288}
2289
2290void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2291{
2292 if (channel == OMAP_DSS_CHANNEL_LCD2)
2293 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2294 else
2295 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002296}
2297
2298static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2299 int vsw, int vfp, int vbp)
2300{
2301 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2302 if (hsw < 1 || hsw > 64 ||
2303 hfp < 1 || hfp > 256 ||
2304 hbp < 1 || hbp > 256 ||
2305 vsw < 1 || vsw > 64 ||
2306 vfp < 0 || vfp > 255 ||
2307 vbp < 0 || vbp > 255)
2308 return false;
2309 } else {
2310 if (hsw < 1 || hsw > 256 ||
2311 hfp < 1 || hfp > 4096 ||
2312 hbp < 1 || hbp > 4096 ||
2313 vsw < 1 || vsw > 256 ||
2314 vfp < 0 || vfp > 4095 ||
2315 vbp < 0 || vbp > 4095)
2316 return false;
2317 }
2318
2319 return true;
2320}
2321
2322bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2323{
2324 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2325 timings->hbp, timings->vsw,
2326 timings->vfp, timings->vbp);
2327}
2328
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002329static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002330 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002331{
2332 u32 timing_h, timing_v;
2333
2334 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2335 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2336 FLD_VAL(hbp-1, 27, 20);
2337
2338 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2339 FLD_VAL(vbp, 27, 20);
2340 } else {
2341 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2342 FLD_VAL(hbp-1, 31, 20);
2343
2344 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2345 FLD_VAL(vbp, 31, 20);
2346 }
2347
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002348 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2349 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002350}
2351
2352/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002353void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002354 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002355{
2356 unsigned xtot, ytot;
2357 unsigned long ht, vt;
2358
2359 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2360 timings->hbp, timings->vsw,
2361 timings->vfp, timings->vbp))
2362 BUG();
2363
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002364 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002365 timings->hbp, timings->vsw, timings->vfp,
2366 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002367
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002368 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002369
2370 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2371 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2372
2373 ht = (timings->pixel_clock * 1000) / xtot;
2374 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2375
Sumit Semwal2a205f32010-12-02 11:27:12 +00002376 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2377 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002378 DSSDBG("pck %u\n", timings->pixel_clock);
2379 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2380 timings->hsw, timings->hfp, timings->hbp,
2381 timings->vsw, timings->vfp, timings->vbp);
2382
2383 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2384}
2385
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002386static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002387 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002388{
2389 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002390 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002391
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002392 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002393 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002394}
2395
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002396static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002397 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002398{
2399 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002400 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002401 *lck_div = FLD_GET(l, 23, 16);
2402 *pck_div = FLD_GET(l, 7, 0);
2403}
2404
2405unsigned long dispc_fclk_rate(void)
2406{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302407 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002408 unsigned long r = 0;
2409
Taneja, Archit66534e82011-03-08 05:50:34 -06002410 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302411 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002412 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002413 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302414 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302415 dsidev = dsi_get_dsidev_from_id(0);
2416 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002417 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302418 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2419 dsidev = dsi_get_dsidev_from_id(1);
2420 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2421 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002422 default:
2423 BUG();
2424 }
2425
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002426 return r;
2427}
2428
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002429unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002430{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302431 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432 int lcd;
2433 unsigned long r;
2434 u32 l;
2435
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002436 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002437
2438 lcd = FLD_GET(l, 23, 16);
2439
Taneja, Architea751592011-03-08 05:50:35 -06002440 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302441 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002442 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002443 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302444 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302445 dsidev = dsi_get_dsidev_from_id(0);
2446 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002447 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302448 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2449 dsidev = dsi_get_dsidev_from_id(1);
2450 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2451 break;
Taneja, Architea751592011-03-08 05:50:35 -06002452 default:
2453 BUG();
2454 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002455
2456 return r / lcd;
2457}
2458
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002459unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002460{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002462
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302463 if (dispc_mgr_is_lcd(channel)) {
2464 int pcd;
2465 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002466
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302467 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002468
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302469 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002470
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302471 r = dispc_mgr_lclk_rate(channel);
2472
2473 return r / pcd;
2474 } else {
2475 struct omap_dss_device *dssdev =
2476 dispc_mgr_get_device(channel);
2477
2478 switch (dssdev->type) {
2479 case OMAP_DISPLAY_TYPE_VENC:
2480 return venc_get_pixel_clock();
2481 case OMAP_DISPLAY_TYPE_HDMI:
2482 return hdmi_get_pixel_clock();
2483 default:
2484 BUG();
2485 }
2486 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002487}
2488
2489void dispc_dump_clocks(struct seq_file *s)
2490{
2491 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002492 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302493 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2494 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002495
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002496 if (dispc_runtime_get())
2497 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002498
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002499 seq_printf(s, "- DISPC -\n");
2500
Archit Taneja067a57e2011-03-02 11:57:25 +05302501 seq_printf(s, "dispc fclk source = %s (%s)\n",
2502 dss_get_generic_clk_source_name(dispc_clk_src),
2503 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002504
2505 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002506
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002507 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2508 seq_printf(s, "- DISPC-CORE-CLK -\n");
2509 l = dispc_read_reg(DISPC_DIVISOR);
2510 lcd = FLD_GET(l, 23, 16);
2511
2512 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2513 (dispc_fclk_rate()/lcd), lcd);
2514 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002515 seq_printf(s, "- LCD1 -\n");
2516
Taneja, Architea751592011-03-08 05:50:35 -06002517 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2518
2519 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2520 dss_get_generic_clk_source_name(lcd_clk_src),
2521 dss_feat_get_clk_source_name(lcd_clk_src));
2522
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002523 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002524
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002525 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002526 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002527 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002528 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002529 if (dss_has_feature(FEAT_MGR_LCD2)) {
2530 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002531
Taneja, Architea751592011-03-08 05:50:35 -06002532 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2533
2534 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2535 dss_get_generic_clk_source_name(lcd_clk_src),
2536 dss_feat_get_clk_source_name(lcd_clk_src));
2537
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002538 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002539
2540 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002541 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002542 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002543 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002544 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002545
2546 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002547}
2548
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002549#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2550void dispc_dump_irqs(struct seq_file *s)
2551{
2552 unsigned long flags;
2553 struct dispc_irq_stats stats;
2554
2555 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2556
2557 stats = dispc.irq_stats;
2558 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2559 dispc.irq_stats.last_reset = jiffies;
2560
2561 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2562
2563 seq_printf(s, "period %u ms\n",
2564 jiffies_to_msecs(jiffies - stats.last_reset));
2565
2566 seq_printf(s, "irqs %d\n", stats.irq_count);
2567#define PIS(x) \
2568 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2569
2570 PIS(FRAMEDONE);
2571 PIS(VSYNC);
2572 PIS(EVSYNC_EVEN);
2573 PIS(EVSYNC_ODD);
2574 PIS(ACBIAS_COUNT_STAT);
2575 PIS(PROG_LINE_NUM);
2576 PIS(GFX_FIFO_UNDERFLOW);
2577 PIS(GFX_END_WIN);
2578 PIS(PAL_GAMMA_MASK);
2579 PIS(OCP_ERR);
2580 PIS(VID1_FIFO_UNDERFLOW);
2581 PIS(VID1_END_WIN);
2582 PIS(VID2_FIFO_UNDERFLOW);
2583 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302584 if (dss_feat_get_num_ovls() > 3) {
2585 PIS(VID3_FIFO_UNDERFLOW);
2586 PIS(VID3_END_WIN);
2587 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002588 PIS(SYNC_LOST);
2589 PIS(SYNC_LOST_DIGIT);
2590 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002591 if (dss_has_feature(FEAT_MGR_LCD2)) {
2592 PIS(FRAMEDONE2);
2593 PIS(VSYNC2);
2594 PIS(ACBIAS_COUNT_STAT2);
2595 PIS(SYNC_LOST2);
2596 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002597#undef PIS
2598}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002599#endif
2600
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002601void dispc_dump_regs(struct seq_file *s)
2602{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302603 int i, j;
2604 const char *mgr_names[] = {
2605 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2606 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2607 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2608 };
2609 const char *ovl_names[] = {
2610 [OMAP_DSS_GFX] = "GFX",
2611 [OMAP_DSS_VIDEO1] = "VID1",
2612 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302613 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302614 };
2615 const char **p_names;
2616
Archit Taneja9b372c22011-05-06 11:45:49 +05302617#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002618
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002619 if (dispc_runtime_get())
2620 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002621
Archit Taneja5010be82011-08-05 19:06:00 +05302622 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002623 DUMPREG(DISPC_REVISION);
2624 DUMPREG(DISPC_SYSCONFIG);
2625 DUMPREG(DISPC_SYSSTATUS);
2626 DUMPREG(DISPC_IRQSTATUS);
2627 DUMPREG(DISPC_IRQENABLE);
2628 DUMPREG(DISPC_CONTROL);
2629 DUMPREG(DISPC_CONFIG);
2630 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002631 DUMPREG(DISPC_LINE_STATUS);
2632 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302633 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2634 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002635 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002636 if (dss_has_feature(FEAT_MGR_LCD2)) {
2637 DUMPREG(DISPC_CONTROL2);
2638 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002639 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640
Archit Taneja5010be82011-08-05 19:06:00 +05302641#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642
Archit Taneja5010be82011-08-05 19:06:00 +05302643#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302644#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2645 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302646 dispc_read_reg(DISPC_REG(i, r)))
2647
Archit Taneja4dd2da12011-08-05 19:06:01 +05302648 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302649
Archit Taneja4dd2da12011-08-05 19:06:01 +05302650 /* DISPC channel specific registers */
2651 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2652 DUMPREG(i, DISPC_DEFAULT_COLOR);
2653 DUMPREG(i, DISPC_TRANS_COLOR);
2654 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655
Archit Taneja4dd2da12011-08-05 19:06:01 +05302656 if (i == OMAP_DSS_CHANNEL_DIGIT)
2657 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302658
Archit Taneja4dd2da12011-08-05 19:06:01 +05302659 DUMPREG(i, DISPC_DEFAULT_COLOR);
2660 DUMPREG(i, DISPC_TRANS_COLOR);
2661 DUMPREG(i, DISPC_TIMING_H);
2662 DUMPREG(i, DISPC_TIMING_V);
2663 DUMPREG(i, DISPC_POL_FREQ);
2664 DUMPREG(i, DISPC_DIVISORo);
2665 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302666
Archit Taneja4dd2da12011-08-05 19:06:01 +05302667 DUMPREG(i, DISPC_DATA_CYCLE1);
2668 DUMPREG(i, DISPC_DATA_CYCLE2);
2669 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002670
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002671 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302672 DUMPREG(i, DISPC_CPR_COEF_R);
2673 DUMPREG(i, DISPC_CPR_COEF_G);
2674 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002675 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002676 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677
Archit Taneja4dd2da12011-08-05 19:06:01 +05302678 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002679
Archit Taneja4dd2da12011-08-05 19:06:01 +05302680 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2681 DUMPREG(i, DISPC_OVL_BA0);
2682 DUMPREG(i, DISPC_OVL_BA1);
2683 DUMPREG(i, DISPC_OVL_POSITION);
2684 DUMPREG(i, DISPC_OVL_SIZE);
2685 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2686 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2687 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2688 DUMPREG(i, DISPC_OVL_ROW_INC);
2689 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2690 if (dss_has_feature(FEAT_PRELOAD))
2691 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692
Archit Taneja4dd2da12011-08-05 19:06:01 +05302693 if (i == OMAP_DSS_GFX) {
2694 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2695 DUMPREG(i, DISPC_OVL_TABLE_BA);
2696 continue;
2697 }
2698
2699 DUMPREG(i, DISPC_OVL_FIR);
2700 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2701 DUMPREG(i, DISPC_OVL_ACCU0);
2702 DUMPREG(i, DISPC_OVL_ACCU1);
2703 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2704 DUMPREG(i, DISPC_OVL_BA0_UV);
2705 DUMPREG(i, DISPC_OVL_BA1_UV);
2706 DUMPREG(i, DISPC_OVL_FIR2);
2707 DUMPREG(i, DISPC_OVL_ACCU2_0);
2708 DUMPREG(i, DISPC_OVL_ACCU2_1);
2709 }
2710 if (dss_has_feature(FEAT_ATTR2))
2711 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2712 if (dss_has_feature(FEAT_PRELOAD))
2713 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302714 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715
Archit Taneja5010be82011-08-05 19:06:00 +05302716#undef DISPC_REG
2717#undef DUMPREG
2718
2719#define DISPC_REG(plane, name, i) name(plane, i)
2720#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302721 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2722 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302723 dispc_read_reg(DISPC_REG(plane, name, i)))
2724
Archit Taneja4dd2da12011-08-05 19:06:01 +05302725 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302726
Archit Taneja4dd2da12011-08-05 19:06:01 +05302727 /* start from OMAP_DSS_VIDEO1 */
2728 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2729 for (j = 0; j < 8; j++)
2730 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302731
Archit Taneja4dd2da12011-08-05 19:06:01 +05302732 for (j = 0; j < 8; j++)
2733 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302734
Archit Taneja4dd2da12011-08-05 19:06:01 +05302735 for (j = 0; j < 5; j++)
2736 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737
Archit Taneja4dd2da12011-08-05 19:06:01 +05302738 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2739 for (j = 0; j < 8; j++)
2740 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2741 }
Amber Jainab5ca072011-05-19 19:47:53 +05302742
Archit Taneja4dd2da12011-08-05 19:06:01 +05302743 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2744 for (j = 0; j < 8; j++)
2745 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302746
Archit Taneja4dd2da12011-08-05 19:06:01 +05302747 for (j = 0; j < 8; j++)
2748 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302749
Archit Taneja4dd2da12011-08-05 19:06:01 +05302750 for (j = 0; j < 8; j++)
2751 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2752 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002753 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002754
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002755 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302756
2757#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758#undef DUMPREG
2759}
2760
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002761static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2762 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2763 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764{
2765 u32 l = 0;
2766
2767 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2768 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2769
2770 l |= FLD_VAL(onoff, 17, 17);
2771 l |= FLD_VAL(rf, 16, 16);
2772 l |= FLD_VAL(ieo, 15, 15);
2773 l |= FLD_VAL(ipc, 14, 14);
2774 l |= FLD_VAL(ihs, 13, 13);
2775 l |= FLD_VAL(ivs, 12, 12);
2776 l |= FLD_VAL(acbi, 11, 8);
2777 l |= FLD_VAL(acb, 7, 0);
2778
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002779 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780}
2781
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002782void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002783 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002785 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786 (config & OMAP_DSS_LCD_RF) != 0,
2787 (config & OMAP_DSS_LCD_IEO) != 0,
2788 (config & OMAP_DSS_LCD_IPC) != 0,
2789 (config & OMAP_DSS_LCD_IHS) != 0,
2790 (config & OMAP_DSS_LCD_IVS) != 0,
2791 acbi, acb);
2792}
2793
2794/* with fck as input clock rate, find dispc dividers that produce req_pck */
2795void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2796 struct dispc_clock_info *cinfo)
2797{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002798 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002799 unsigned long best_pck;
2800 u16 best_ld, cur_ld;
2801 u16 best_pd, cur_pd;
2802
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002803 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2804 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2805
2806 if (!is_tft)
2807 pcd_min = 3;
2808
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002809 best_pck = 0;
2810 best_ld = 0;
2811 best_pd = 0;
2812
2813 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2814 unsigned long lck = fck / cur_ld;
2815
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002816 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002817 unsigned long pck = lck / cur_pd;
2818 long old_delta = abs(best_pck - req_pck);
2819 long new_delta = abs(pck - req_pck);
2820
2821 if (best_pck == 0 || new_delta < old_delta) {
2822 best_pck = pck;
2823 best_ld = cur_ld;
2824 best_pd = cur_pd;
2825
2826 if (pck == req_pck)
2827 goto found;
2828 }
2829
2830 if (pck < req_pck)
2831 break;
2832 }
2833
2834 if (lck / pcd_min < req_pck)
2835 break;
2836 }
2837
2838found:
2839 cinfo->lck_div = best_ld;
2840 cinfo->pck_div = best_pd;
2841 cinfo->lck = fck / cinfo->lck_div;
2842 cinfo->pck = cinfo->lck / cinfo->pck_div;
2843}
2844
2845/* calculate clock rates using dividers in cinfo */
2846int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2847 struct dispc_clock_info *cinfo)
2848{
2849 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2850 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002851 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852 return -EINVAL;
2853
2854 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2855 cinfo->pck = cinfo->lck / cinfo->pck_div;
2856
2857 return 0;
2858}
2859
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002860int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002861 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002862{
2863 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2864 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2865
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002866 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002867
2868 return 0;
2869}
2870
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002871int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002872 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873{
2874 unsigned long fck;
2875
2876 fck = dispc_fclk_rate();
2877
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002878 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2879 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880
2881 cinfo->lck = fck / cinfo->lck_div;
2882 cinfo->pck = cinfo->lck / cinfo->pck_div;
2883
2884 return 0;
2885}
2886
2887/* dispc.irq_lock has to be locked by the caller */
2888static void _omap_dispc_set_irqs(void)
2889{
2890 u32 mask;
2891 u32 old_mask;
2892 int i;
2893 struct omap_dispc_isr_data *isr_data;
2894
2895 mask = dispc.irq_error_mask;
2896
2897 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2898 isr_data = &dispc.registered_isr[i];
2899
2900 if (isr_data->isr == NULL)
2901 continue;
2902
2903 mask |= isr_data->mask;
2904 }
2905
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002906 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2907 /* clear the irqstatus for newly enabled irqs */
2908 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2909
2910 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911}
2912
2913int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2914{
2915 int i;
2916 int ret;
2917 unsigned long flags;
2918 struct omap_dispc_isr_data *isr_data;
2919
2920 if (isr == NULL)
2921 return -EINVAL;
2922
2923 spin_lock_irqsave(&dispc.irq_lock, flags);
2924
2925 /* check for duplicate entry */
2926 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2927 isr_data = &dispc.registered_isr[i];
2928 if (isr_data->isr == isr && isr_data->arg == arg &&
2929 isr_data->mask == mask) {
2930 ret = -EINVAL;
2931 goto err;
2932 }
2933 }
2934
2935 isr_data = NULL;
2936 ret = -EBUSY;
2937
2938 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2939 isr_data = &dispc.registered_isr[i];
2940
2941 if (isr_data->isr != NULL)
2942 continue;
2943
2944 isr_data->isr = isr;
2945 isr_data->arg = arg;
2946 isr_data->mask = mask;
2947 ret = 0;
2948
2949 break;
2950 }
2951
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002952 if (ret)
2953 goto err;
2954
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002955 _omap_dispc_set_irqs();
2956
2957 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2958
2959 return 0;
2960err:
2961 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2962
2963 return ret;
2964}
2965EXPORT_SYMBOL(omap_dispc_register_isr);
2966
2967int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2968{
2969 int i;
2970 unsigned long flags;
2971 int ret = -EINVAL;
2972 struct omap_dispc_isr_data *isr_data;
2973
2974 spin_lock_irqsave(&dispc.irq_lock, flags);
2975
2976 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2977 isr_data = &dispc.registered_isr[i];
2978 if (isr_data->isr != isr || isr_data->arg != arg ||
2979 isr_data->mask != mask)
2980 continue;
2981
2982 /* found the correct isr */
2983
2984 isr_data->isr = NULL;
2985 isr_data->arg = NULL;
2986 isr_data->mask = 0;
2987
2988 ret = 0;
2989 break;
2990 }
2991
2992 if (ret == 0)
2993 _omap_dispc_set_irqs();
2994
2995 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2996
2997 return ret;
2998}
2999EXPORT_SYMBOL(omap_dispc_unregister_isr);
3000
3001#ifdef DEBUG
3002static void print_irq_status(u32 status)
3003{
3004 if ((status & dispc.irq_error_mask) == 0)
3005 return;
3006
3007 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3008
3009#define PIS(x) \
3010 if (status & DISPC_IRQ_##x) \
3011 printk(#x " ");
3012 PIS(GFX_FIFO_UNDERFLOW);
3013 PIS(OCP_ERR);
3014 PIS(VID1_FIFO_UNDERFLOW);
3015 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303016 if (dss_feat_get_num_ovls() > 3)
3017 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003018 PIS(SYNC_LOST);
3019 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003020 if (dss_has_feature(FEAT_MGR_LCD2))
3021 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003022#undef PIS
3023
3024 printk("\n");
3025}
3026#endif
3027
3028/* Called from dss.c. Note that we don't touch clocks here,
3029 * but we presume they are on because we got an IRQ. However,
3030 * an irq handler may turn the clocks off, so we may not have
3031 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003032static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003033{
3034 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003035 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003036 u32 handledirqs = 0;
3037 u32 unhandled_errors;
3038 struct omap_dispc_isr_data *isr_data;
3039 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3040
3041 spin_lock(&dispc.irq_lock);
3042
3043 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003044 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3045
3046 /* IRQ is not for us */
3047 if (!(irqstatus & irqenable)) {
3048 spin_unlock(&dispc.irq_lock);
3049 return IRQ_NONE;
3050 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003051
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003052#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3053 spin_lock(&dispc.irq_stats_lock);
3054 dispc.irq_stats.irq_count++;
3055 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3056 spin_unlock(&dispc.irq_stats_lock);
3057#endif
3058
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003059#ifdef DEBUG
3060 if (dss_debug)
3061 print_irq_status(irqstatus);
3062#endif
3063 /* Ack the interrupt. Do it here before clocks are possibly turned
3064 * off */
3065 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3066 /* flush posted write */
3067 dispc_read_reg(DISPC_IRQSTATUS);
3068
3069 /* make a copy and unlock, so that isrs can unregister
3070 * themselves */
3071 memcpy(registered_isr, dispc.registered_isr,
3072 sizeof(registered_isr));
3073
3074 spin_unlock(&dispc.irq_lock);
3075
3076 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3077 isr_data = &registered_isr[i];
3078
3079 if (!isr_data->isr)
3080 continue;
3081
3082 if (isr_data->mask & irqstatus) {
3083 isr_data->isr(isr_data->arg, irqstatus);
3084 handledirqs |= isr_data->mask;
3085 }
3086 }
3087
3088 spin_lock(&dispc.irq_lock);
3089
3090 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3091
3092 if (unhandled_errors) {
3093 dispc.error_irqs |= unhandled_errors;
3094
3095 dispc.irq_error_mask &= ~unhandled_errors;
3096 _omap_dispc_set_irqs();
3097
3098 schedule_work(&dispc.error_work);
3099 }
3100
3101 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003102
3103 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003104}
3105
3106static void dispc_error_worker(struct work_struct *work)
3107{
3108 int i;
3109 u32 errors;
3110 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003111 static const unsigned fifo_underflow_bits[] = {
3112 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3113 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3114 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303115 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003116 };
3117
3118 static const unsigned sync_lost_bits[] = {
3119 DISPC_IRQ_SYNC_LOST,
3120 DISPC_IRQ_SYNC_LOST_DIGIT,
3121 DISPC_IRQ_SYNC_LOST2,
3122 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003123
3124 spin_lock_irqsave(&dispc.irq_lock, flags);
3125 errors = dispc.error_irqs;
3126 dispc.error_irqs = 0;
3127 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3128
Dima Zavin13eae1f2011-06-27 10:31:05 -07003129 dispc_runtime_get();
3130
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003131 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3132 struct omap_overlay *ovl;
3133 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003134
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003135 ovl = omap_dss_get_overlay(i);
3136 bit = fifo_underflow_bits[i];
3137
3138 if (bit & errors) {
3139 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3140 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003141 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003142 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003143 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003144 }
3145 }
3146
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003147 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3148 struct omap_overlay_manager *mgr;
3149 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003151 mgr = omap_dss_get_overlay_manager(i);
3152 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003154 if (bit & errors) {
3155 struct omap_dss_device *dssdev = mgr->device;
3156 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003157
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003158 DSSERR("SYNC_LOST on channel %s, restarting the output "
3159 "with video overlays disabled\n",
3160 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003161
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003162 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3163 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003164
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3166 struct omap_overlay *ovl;
3167 ovl = omap_dss_get_overlay(i);
3168
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003169 if (ovl->id != OMAP_DSS_GFX &&
3170 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003171 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003172 }
3173
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003174 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003175 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003176
Sumit Semwal2a205f32010-12-02 11:27:12 +00003177 if (enable)
3178 dssdev->driver->enable(dssdev);
3179 }
3180 }
3181
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003182 if (errors & DISPC_IRQ_OCP_ERR) {
3183 DSSERR("OCP_ERR\n");
3184 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3185 struct omap_overlay_manager *mgr;
3186 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03003187 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003188 }
3189 }
3190
3191 spin_lock_irqsave(&dispc.irq_lock, flags);
3192 dispc.irq_error_mask |= errors;
3193 _omap_dispc_set_irqs();
3194 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003195
3196 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003197}
3198
3199int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3200{
3201 void dispc_irq_wait_handler(void *data, u32 mask)
3202 {
3203 complete((struct completion *)data);
3204 }
3205
3206 int r;
3207 DECLARE_COMPLETION_ONSTACK(completion);
3208
3209 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3210 irqmask);
3211
3212 if (r)
3213 return r;
3214
3215 timeout = wait_for_completion_timeout(&completion, timeout);
3216
3217 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3218
3219 if (timeout == 0)
3220 return -ETIMEDOUT;
3221
3222 if (timeout == -ERESTARTSYS)
3223 return -ERESTARTSYS;
3224
3225 return 0;
3226}
3227
3228int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3229 unsigned long timeout)
3230{
3231 void dispc_irq_wait_handler(void *data, u32 mask)
3232 {
3233 complete((struct completion *)data);
3234 }
3235
3236 int r;
3237 DECLARE_COMPLETION_ONSTACK(completion);
3238
3239 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3240 irqmask);
3241
3242 if (r)
3243 return r;
3244
3245 timeout = wait_for_completion_interruptible_timeout(&completion,
3246 timeout);
3247
3248 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3249
3250 if (timeout == 0)
3251 return -ETIMEDOUT;
3252
3253 if (timeout == -ERESTARTSYS)
3254 return -ERESTARTSYS;
3255
3256 return 0;
3257}
3258
3259#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3260void dispc_fake_vsync_irq(void)
3261{
3262 u32 irqstatus = DISPC_IRQ_VSYNC;
3263 int i;
3264
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003265 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003266
3267 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3268 struct omap_dispc_isr_data *isr_data;
3269 isr_data = &dispc.registered_isr[i];
3270
3271 if (!isr_data->isr)
3272 continue;
3273
3274 if (isr_data->mask & irqstatus)
3275 isr_data->isr(isr_data->arg, irqstatus);
3276 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003277}
3278#endif
3279
3280static void _omap_dispc_initialize_irq(void)
3281{
3282 unsigned long flags;
3283
3284 spin_lock_irqsave(&dispc.irq_lock, flags);
3285
3286 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3287
3288 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003289 if (dss_has_feature(FEAT_MGR_LCD2))
3290 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303291 if (dss_feat_get_num_ovls() > 3)
3292 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003293
3294 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3295 * so clear it */
3296 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3297
3298 _omap_dispc_set_irqs();
3299
3300 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3301}
3302
3303void dispc_enable_sidle(void)
3304{
3305 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3306}
3307
3308void dispc_disable_sidle(void)
3309{
3310 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3311}
3312
3313static void _omap_dispc_initial_config(void)
3314{
3315 u32 l;
3316
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003317 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3318 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3319 l = dispc_read_reg(DISPC_DIVISOR);
3320 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3321 l = FLD_MOD(l, 1, 0, 0);
3322 l = FLD_MOD(l, 1, 23, 16);
3323 dispc_write_reg(DISPC_DIVISOR, l);
3324 }
3325
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003327 if (dss_has_feature(FEAT_FUNCGATED))
3328 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329
3330 /* L3 firewall setting: enable access to OCM RAM */
3331 /* XXX this should be somewhere in plat-omap */
3332 if (cpu_is_omap24xx())
3333 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3334
3335 _dispc_setup_color_conv_coef();
3336
3337 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3338
3339 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003340
3341 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303342
3343 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003344}
3345
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003346/* DISPC HW IP initialisation */
3347static int omap_dispchw_probe(struct platform_device *pdev)
3348{
3349 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003350 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003351 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003352 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003353
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003354 dispc.pdev = pdev;
3355
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003356 clk = clk_get(&pdev->dev, "fck");
3357 if (IS_ERR(clk)) {
3358 DSSERR("can't get fck\n");
3359 r = PTR_ERR(clk);
3360 goto err_get_clk;
3361 }
3362
3363 dispc.dss_clk = clk;
3364
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003365 spin_lock_init(&dispc.irq_lock);
3366
3367#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3368 spin_lock_init(&dispc.irq_stats_lock);
3369 dispc.irq_stats.last_reset = jiffies;
3370#endif
3371
3372 INIT_WORK(&dispc.error_work, dispc_error_worker);
3373
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003374 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3375 if (!dispc_mem) {
3376 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003377 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003378 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003379 }
3380 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003381 if (!dispc.base) {
3382 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003383 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003384 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003385 }
3386 dispc.irq = platform_get_irq(dispc.pdev, 0);
3387 if (dispc.irq < 0) {
3388 DSSERR("platform_get_irq failed\n");
3389 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003390 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003391 }
3392
3393 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3394 "OMAP DISPC", dispc.pdev);
3395 if (r < 0) {
3396 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003397 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003398 }
3399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003400 pm_runtime_enable(&pdev->dev);
3401
3402 r = dispc_runtime_get();
3403 if (r)
3404 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003405
3406 _omap_dispc_initial_config();
3407
3408 _omap_dispc_initialize_irq();
3409
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003410 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003411 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003412 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3413
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003414 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003415
3416 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003417
3418err_runtime_get:
3419 pm_runtime_disable(&pdev->dev);
3420 free_irq(dispc.irq, dispc.pdev);
3421err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003422 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003423err_ioremap:
3424 clk_put(dispc.dss_clk);
3425err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003426 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003427}
3428
3429static int omap_dispchw_remove(struct platform_device *pdev)
3430{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003431 pm_runtime_disable(&pdev->dev);
3432
3433 clk_put(dispc.dss_clk);
3434
archit tanejaaffe3602011-02-23 08:41:03 +00003435 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003436 iounmap(dispc.base);
3437 return 0;
3438}
3439
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003440static int dispc_runtime_suspend(struct device *dev)
3441{
3442 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003443 dss_runtime_put();
3444
3445 return 0;
3446}
3447
3448static int dispc_runtime_resume(struct device *dev)
3449{
3450 int r;
3451
3452 r = dss_runtime_get();
3453 if (r < 0)
3454 return r;
3455
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003456 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003457
3458 return 0;
3459}
3460
3461static const struct dev_pm_ops dispc_pm_ops = {
3462 .runtime_suspend = dispc_runtime_suspend,
3463 .runtime_resume = dispc_runtime_resume,
3464};
3465
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003466static struct platform_driver omap_dispchw_driver = {
3467 .probe = omap_dispchw_probe,
3468 .remove = omap_dispchw_remove,
3469 .driver = {
3470 .name = "omapdss_dispc",
3471 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003472 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003473 },
3474};
3475
3476int dispc_init_platform_driver(void)
3477{
3478 return platform_driver_register(&omap_dispchw_driver);
3479}
3480
3481void dispc_uninit_platform_driver(void)
3482{
3483 return platform_driver_unregister(&omap_dispchw_driver);
3484}