Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Low-Level PCI Support for the SH7751 |
| 3 | * |
| 4 | * Dustin McIntire (dustin@sensoria.com) |
| 5 | * Derived from arch/i386/kernel/pci-*.c which bore the message: |
| 6 | * (c) 1999--2000 Martin Mares <mj@ucw.cz> |
| 7 | * |
| 8 | * Ported to the new API by Paul Mundt <lethal@linux-sh.org> |
| 9 | * With cleanup by Paul van Gool <pvangool@mimotech.com> |
| 10 | * |
| 11 | * May be copied or modified under the terms of the GNU General Public |
| 12 | * License. See linux/COPYING for more information. |
| 13 | * |
| 14 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #undef DEBUG |
| 16 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/init.h> |
| 18 | #include <linux/pci.h> |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 19 | #include <linux/types.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | #include <linux/errno.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <linux/delay.h> |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 22 | #include "pci-sh4.h" |
| 23 | #include <asm/addrspace.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | #include <asm/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
| 26 | /* |
| 27 | * Initialization. Try all known PCI access methods. Note that we support |
| 28 | * using both PCI BIOS and direct access: in such cases, we use I/O ports |
| 29 | * to access config space. |
Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 30 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | * Note that the platform specific initialization (BSC registers, and memory |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 32 | * space mapping) will be called via the platform defined function |
| 33 | * pcibios_init_platform(). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | static int __init sh7751_pci_init(void) |
| 36 | { |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 37 | unsigned int id; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | int ret; |
| 39 | |
| 40 | pr_debug("PCI: Starting intialization.\n"); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 41 | |
| 42 | /* check for SH7751/SH7751R hardware */ |
| 43 | id = pci_read_reg(SH7751_PCICONF0); |
| 44 | if (id != ((SH7751_DEVICE_ID << 16) | SH7751_VENDOR_ID) && |
| 45 | id != ((SH7751R_DEVICE_ID << 16) | SH7751_VENDOR_ID)) { |
| 46 | pr_debug("PCI: This is not an SH7751(R) (%x)\n", id); |
| 47 | return -ENODEV; |
| 48 | } |
| 49 | |
| 50 | if ((ret = sh4_pci_check_direct()) != 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | return ret; |
| 52 | |
| 53 | return pcibios_init_platform(); |
| 54 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | subsys_initcall(sh7751_pci_init); |
| 56 | |
| 57 | static int __init __area_sdram_check(unsigned int area) |
| 58 | { |
| 59 | u32 word; |
| 60 | |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 61 | word = ctrl_inl(SH7751_BCR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | /* check BCR for SDRAM in area */ |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 63 | if (((word >> area) & 1) == 0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | printk("PCI: Area %d is not configured for SDRAM. BCR1=0x%x\n", |
| 65 | area, word); |
| 66 | return 0; |
| 67 | } |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 68 | pci_write_reg(word, SH4_PCIBCR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 70 | word = (u16)ctrl_inw(SH7751_BCR2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | /* check BCR2 for 32bit SDRAM interface*/ |
Paul Mundt | 5283ecb | 2006-09-27 15:59:17 +0900 | [diff] [blame] | 72 | if (((word >> (area << 1)) & 0x3) != 0x3) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | printk("PCI: Area %d is not 32 bit SDRAM. BCR2=0x%x\n", |
| 74 | area, word); |
| 75 | return 0; |
| 76 | } |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 77 | pci_write_reg(word, SH4_PCIBCR2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | |
| 79 | return 1; |
| 80 | } |
| 81 | |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 82 | int __init sh7751_pcic_init(struct sh4_pci_address_map *map) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | { |
| 84 | u32 reg; |
| 85 | u32 word; |
| 86 | |
| 87 | /* Set the BCR's to enable PCI access */ |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 88 | reg = ctrl_inl(SH7751_BCR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | reg |= 0x80000; |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 90 | ctrl_outl(reg, SH7751_BCR1); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 91 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | /* Turn the clocks back on (not done in reset)*/ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 93 | pci_write_reg(0, SH4_PCICLKR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | /* Clear Powerdown IRQ's (not done in reset) */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 95 | word = SH4_PCIPINT_D3 | SH4_PCIPINT_D0; |
| 96 | pci_write_reg(word, SH4_PCIPINT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | |
| 98 | /* |
| 99 | * This code is unused for some boards as it is done in the |
| 100 | * bootloader and doing it here means the MAC addresses loaded |
| 101 | * by the bootloader get lost. |
| 102 | */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 103 | if (!(map->flags & SH4_PCIC_NO_RESET)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | /* toggle PCI reset pin */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 105 | word = SH4_PCICR_PREFIX | SH4_PCICR_PRST; |
| 106 | pci_write_reg(word, SH4_PCICR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | /* Wait for a long time... not 1 sec. but long enough */ |
| 108 | mdelay(100); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 109 | word = SH4_PCICR_PREFIX; |
| 110 | pci_write_reg(word, SH4_PCICR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | } |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 112 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | /* set the command/status bits to: |
| 114 | * Wait Cycle Control + Parity Enable + Bus Master + |
| 115 | * Mem space enable |
| 116 | */ |
Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 117 | word = SH7751_PCICONF1_WCC | SH7751_PCICONF1_PER | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | SH7751_PCICONF1_BUM | SH7751_PCICONF1_MES; |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 119 | pci_write_reg(word, SH7751_PCICONF1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | |
| 121 | /* define this host as the host bridge */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 122 | word = PCI_BASE_CLASS_BRIDGE << 24; |
| 123 | pci_write_reg(word, SH7751_PCICONF2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | |
Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 125 | /* Set IO and Mem windows to local address |
| 126 | * Make PCI and local address the same for easy 1 to 1 mapping |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | * Window0 = map->window0.size @ non-cached area base = SDRAM |
Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 128 | * Window1 = map->window1.size @ cached area base = SDRAM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | */ |
| 130 | word = map->window0.size - 1; |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 131 | pci_write_reg(word, SH4_PCILSR0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | word = map->window1.size - 1; |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 133 | pci_write_reg(word, SH4_PCILSR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | /* Set the values on window 0 PCI config registers */ |
| 135 | word = P2SEGADDR(map->window0.base); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 136 | pci_write_reg(word, SH4_PCILAR0); |
| 137 | pci_write_reg(word, SH7751_PCICONF5); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | /* Set the values on window 1 PCI config registers */ |
| 139 | word = PHYSADDR(map->window1.base); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 140 | pci_write_reg(word, SH4_PCILAR1); |
| 141 | pci_write_reg(word, SH7751_PCICONF6); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 142 | |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 143 | /* Set the local 16MB PCI memory space window to |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | * the lowest PCI mapped address |
| 145 | */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 146 | word = PCIBIOS_MIN_MEM & SH4_PCIMBR_MASK; |
| 147 | pr_debug("PCI: Setting upper bits of Memory window to 0x%x\n", word); |
| 148 | pci_write_reg(word , SH4_PCIMBR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | |
| 150 | /* Map IO space into PCI IO window |
| 151 | * The IO window is 64K-PCIBIOS_MIN_IO in size |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 152 | * IO addresses will be translated to the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | * PCI IO window base address |
| 154 | */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 155 | pr_debug("PCI: Mapping IO address 0x%x - 0x%x to base 0x%x\n", |
| 156 | PCIBIOS_MIN_IO, (64 << 10), |
Jamie Lenehan | 5804100 | 2006-10-06 15:36:15 +0900 | [diff] [blame] | 157 | SH7751_PCI_IO_BASE + PCIBIOS_MIN_IO); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 159 | /* Make sure the MSB's of IO window are set to access PCI space |
| 160 | * correctly */ |
| 161 | word = PCIBIOS_MIN_IO & SH4_PCIIOBR_MASK; |
| 162 | pr_debug("PCI: Setting upper bits of IO window to 0x%x\n", word); |
| 163 | pci_write_reg(word, SH4_PCIIOBR); |
| 164 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | /* Set PCI WCRx, BCRx's, copy from BSC locations */ |
| 166 | |
| 167 | /* check BCR for SDRAM in specified area */ |
| 168 | switch (map->window0.base) { |
| 169 | case SH7751_CS0_BASE_ADDR: word = __area_sdram_check(0); break; |
| 170 | case SH7751_CS1_BASE_ADDR: word = __area_sdram_check(1); break; |
| 171 | case SH7751_CS2_BASE_ADDR: word = __area_sdram_check(2); break; |
| 172 | case SH7751_CS3_BASE_ADDR: word = __area_sdram_check(3); break; |
| 173 | case SH7751_CS4_BASE_ADDR: word = __area_sdram_check(4); break; |
| 174 | case SH7751_CS5_BASE_ADDR: word = __area_sdram_check(5); break; |
| 175 | case SH7751_CS6_BASE_ADDR: word = __area_sdram_check(6); break; |
| 176 | } |
Paul Mundt | cd6c7ea | 2007-03-29 00:04:39 +0900 | [diff] [blame] | 177 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | if (!word) |
| 179 | return 0; |
| 180 | |
| 181 | /* configure the wait control registers */ |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 182 | word = ctrl_inl(SH7751_WCR1); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 183 | pci_write_reg(word, SH4_PCIWCR1); |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 184 | word = ctrl_inl(SH7751_WCR2); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 185 | pci_write_reg(word, SH4_PCIWCR2); |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 186 | word = ctrl_inl(SH7751_WCR3); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 187 | pci_write_reg(word, SH4_PCIWCR3); |
Magnus Damm | e036eaa | 2008-02-14 13:52:43 +0900 | [diff] [blame^] | 188 | word = ctrl_inl(SH7751_MCR); |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 189 | pci_write_reg(word, SH4_PCIMCR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | |
| 191 | /* NOTE: I'm ignoring the PCI error IRQs for now.. |
| 192 | * TODO: add support for the internal error interrupts and |
| 193 | * DMA interrupts... |
| 194 | */ |
| 195 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 | pci_fixup_pcic(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | |
| 198 | /* SH7751 init done, set central function init complete */ |
| 199 | /* use round robin mode to stop a device starving/overruning */ |
Paul Mundt | 959f85f | 2006-09-27 16:43:28 +0900 | [diff] [blame] | 200 | word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_ARBM; |
| 201 | pci_write_reg(word, SH4_PCICR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | |
| 203 | return 1; |
| 204 | } |