Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * offload engine driver for the Marvell XOR engine |
| 3 | * Copyright (C) 2007, 2008, Marvell International Ltd. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms and conditions of the GNU General Public License, |
| 7 | * version 2, as published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, write to the Free Software Foundation, Inc., |
| 16 | * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 17 | */ |
| 18 | |
| 19 | #include <linux/init.h> |
| 20 | #include <linux/module.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 21 | #include <linux/slab.h> |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 22 | #include <linux/delay.h> |
| 23 | #include <linux/dma-mapping.h> |
| 24 | #include <linux/spinlock.h> |
| 25 | #include <linux/interrupt.h> |
| 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/memory.h> |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame] | 28 | #include <linux/clk.h> |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 29 | #include <linux/of.h> |
| 30 | #include <linux/of_irq.h> |
| 31 | #include <linux/irqdomain.h> |
Arnd Bergmann | c02cecb | 2012-08-24 15:21:54 +0200 | [diff] [blame] | 32 | #include <linux/platform_data/dma-mv_xor.h> |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 33 | |
| 34 | #include "dmaengine.h" |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 35 | #include "mv_xor.h" |
| 36 | |
| 37 | static void mv_xor_issue_pending(struct dma_chan *chan); |
| 38 | |
| 39 | #define to_mv_xor_chan(chan) \ |
Thomas Petazzoni | 98817b9 | 2012-11-15 14:57:44 +0100 | [diff] [blame] | 40 | container_of(chan, struct mv_xor_chan, dmachan) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 41 | |
| 42 | #define to_mv_xor_slot(tx) \ |
| 43 | container_of(tx, struct mv_xor_desc_slot, async_tx) |
| 44 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 45 | #define mv_chan_to_devp(chan) \ |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 46 | ((chan)->dmadev.dev) |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 47 | |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 48 | static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags) |
| 49 | { |
| 50 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
| 51 | |
| 52 | hw_desc->status = (1 << 31); |
| 53 | hw_desc->phy_next_desc = 0; |
| 54 | hw_desc->desc_command = (1 << 31); |
| 55 | } |
| 56 | |
| 57 | static u32 mv_desc_get_dest_addr(struct mv_xor_desc_slot *desc) |
| 58 | { |
| 59 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
| 60 | return hw_desc->phy_dest_addr; |
| 61 | } |
| 62 | |
| 63 | static u32 mv_desc_get_src_addr(struct mv_xor_desc_slot *desc, |
| 64 | int src_idx) |
| 65 | { |
| 66 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
Thomas Petazzoni | e03bc65 | 2013-07-29 17:42:14 +0200 | [diff] [blame^] | 67 | return hw_desc->phy_src_addr[mv_phy_src_idx(src_idx)]; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 68 | } |
| 69 | |
| 70 | |
| 71 | static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc, |
| 72 | u32 byte_count) |
| 73 | { |
| 74 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
| 75 | hw_desc->byte_count = byte_count; |
| 76 | } |
| 77 | |
| 78 | static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc, |
| 79 | u32 next_desc_addr) |
| 80 | { |
| 81 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
| 82 | BUG_ON(hw_desc->phy_next_desc); |
| 83 | hw_desc->phy_next_desc = next_desc_addr; |
| 84 | } |
| 85 | |
| 86 | static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc) |
| 87 | { |
| 88 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
| 89 | hw_desc->phy_next_desc = 0; |
| 90 | } |
| 91 | |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 92 | static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc, |
| 93 | dma_addr_t addr) |
| 94 | { |
| 95 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
| 96 | hw_desc->phy_dest_addr = addr; |
| 97 | } |
| 98 | |
| 99 | static int mv_chan_memset_slot_count(size_t len) |
| 100 | { |
| 101 | return 1; |
| 102 | } |
| 103 | |
| 104 | #define mv_chan_memcpy_slot_count(c) mv_chan_memset_slot_count(c) |
| 105 | |
| 106 | static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc, |
| 107 | int index, dma_addr_t addr) |
| 108 | { |
| 109 | struct mv_xor_desc *hw_desc = desc->hw_desc; |
Thomas Petazzoni | e03bc65 | 2013-07-29 17:42:14 +0200 | [diff] [blame^] | 110 | hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 111 | if (desc->type == DMA_XOR) |
| 112 | hw_desc->desc_command |= (1 << index); |
| 113 | } |
| 114 | |
| 115 | static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan) |
| 116 | { |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 117 | return readl_relaxed(XOR_CURR_DESC(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan, |
| 121 | u32 next_desc_addr) |
| 122 | { |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 123 | writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 124 | } |
| 125 | |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 126 | static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan) |
| 127 | { |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 128 | u32 val = readl_relaxed(XOR_INTR_MASK(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 129 | val |= XOR_INTR_MASK_VALUE << (chan->idx * 16); |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 130 | writel_relaxed(val, XOR_INTR_MASK(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 131 | } |
| 132 | |
| 133 | static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan) |
| 134 | { |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 135 | u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 136 | intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF; |
| 137 | return intr_cause; |
| 138 | } |
| 139 | |
| 140 | static int mv_is_err_intr(u32 intr_cause) |
| 141 | { |
| 142 | if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9))) |
| 143 | return 1; |
| 144 | |
| 145 | return 0; |
| 146 | } |
| 147 | |
| 148 | static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan) |
| 149 | { |
Simon Guinot | 8636368 | 2010-09-17 23:33:51 +0200 | [diff] [blame] | 150 | u32 val = ~(1 << (chan->idx * 16)); |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 151 | dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val); |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 152 | writel_relaxed(val, XOR_INTR_CAUSE(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan) |
| 156 | { |
| 157 | u32 val = 0xFFFF0000 >> (chan->idx * 16); |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 158 | writel_relaxed(val, XOR_INTR_CAUSE(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 159 | } |
| 160 | |
| 161 | static int mv_can_chain(struct mv_xor_desc_slot *desc) |
| 162 | { |
| 163 | struct mv_xor_desc_slot *chain_old_tail = list_entry( |
| 164 | desc->chain_node.prev, struct mv_xor_desc_slot, chain_node); |
| 165 | |
| 166 | if (chain_old_tail->type != desc->type) |
| 167 | return 0; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 168 | |
| 169 | return 1; |
| 170 | } |
| 171 | |
| 172 | static void mv_set_mode(struct mv_xor_chan *chan, |
| 173 | enum dma_transaction_type type) |
| 174 | { |
| 175 | u32 op_mode; |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 176 | u32 config = readl_relaxed(XOR_CONFIG(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 177 | |
| 178 | switch (type) { |
| 179 | case DMA_XOR: |
| 180 | op_mode = XOR_OPERATION_MODE_XOR; |
| 181 | break; |
| 182 | case DMA_MEMCPY: |
| 183 | op_mode = XOR_OPERATION_MODE_MEMCPY; |
| 184 | break; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 185 | default: |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 186 | dev_err(mv_chan_to_devp(chan), |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 187 | "error: unsupported operation %d\n", |
Thomas Petazzoni | a3fc74b | 2012-11-15 12:50:27 +0100 | [diff] [blame] | 188 | type); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 189 | BUG(); |
| 190 | return; |
| 191 | } |
| 192 | |
| 193 | config &= ~0x7; |
| 194 | config |= op_mode; |
Thomas Petazzoni | e03bc65 | 2013-07-29 17:42:14 +0200 | [diff] [blame^] | 195 | |
| 196 | #if defined(__BIG_ENDIAN) |
| 197 | config |= XOR_DESCRIPTOR_SWAP; |
| 198 | #else |
| 199 | config &= ~XOR_DESCRIPTOR_SWAP; |
| 200 | #endif |
| 201 | |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 202 | writel_relaxed(config, XOR_CONFIG(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 203 | chan->current_type = type; |
| 204 | } |
| 205 | |
| 206 | static void mv_chan_activate(struct mv_xor_chan *chan) |
| 207 | { |
| 208 | u32 activation; |
| 209 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 210 | dev_dbg(mv_chan_to_devp(chan), " activate chan.\n"); |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 211 | activation = readl_relaxed(XOR_ACTIVATION(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 212 | activation |= 0x1; |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 213 | writel_relaxed(activation, XOR_ACTIVATION(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 214 | } |
| 215 | |
| 216 | static char mv_chan_is_busy(struct mv_xor_chan *chan) |
| 217 | { |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 218 | u32 state = readl_relaxed(XOR_ACTIVATION(chan)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 219 | |
| 220 | state = (state >> 4) & 0x3; |
| 221 | |
| 222 | return (state == 1) ? 1 : 0; |
| 223 | } |
| 224 | |
| 225 | static int mv_chan_xor_slot_count(size_t len, int src_cnt) |
| 226 | { |
| 227 | return 1; |
| 228 | } |
| 229 | |
| 230 | /** |
| 231 | * mv_xor_free_slots - flags descriptor slots for reuse |
| 232 | * @slot: Slot to free |
| 233 | * Caller must hold &mv_chan->lock while calling this function |
| 234 | */ |
| 235 | static void mv_xor_free_slots(struct mv_xor_chan *mv_chan, |
| 236 | struct mv_xor_desc_slot *slot) |
| 237 | { |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 238 | dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n", |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 239 | __func__, __LINE__, slot); |
| 240 | |
| 241 | slot->slots_per_op = 0; |
| 242 | |
| 243 | } |
| 244 | |
| 245 | /* |
| 246 | * mv_xor_start_new_chain - program the engine to operate on new chain headed by |
| 247 | * sw_desc |
| 248 | * Caller must hold &mv_chan->lock while calling this function |
| 249 | */ |
| 250 | static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan, |
| 251 | struct mv_xor_desc_slot *sw_desc) |
| 252 | { |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 253 | dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n", |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 254 | __func__, __LINE__, sw_desc); |
| 255 | if (sw_desc->type != mv_chan->current_type) |
| 256 | mv_set_mode(mv_chan, sw_desc->type); |
| 257 | |
Bartlomiej Zolnierkiewicz | 48a9db4 | 2013-07-03 15:05:06 -0700 | [diff] [blame] | 258 | /* set the hardware chain */ |
| 259 | mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys); |
| 260 | |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 261 | mv_chan->pending += sw_desc->slot_cnt; |
Thomas Petazzoni | 98817b9 | 2012-11-15 14:57:44 +0100 | [diff] [blame] | 262 | mv_xor_issue_pending(&mv_chan->dmachan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 263 | } |
| 264 | |
| 265 | static dma_cookie_t |
| 266 | mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc, |
| 267 | struct mv_xor_chan *mv_chan, dma_cookie_t cookie) |
| 268 | { |
| 269 | BUG_ON(desc->async_tx.cookie < 0); |
| 270 | |
| 271 | if (desc->async_tx.cookie > 0) { |
| 272 | cookie = desc->async_tx.cookie; |
| 273 | |
| 274 | /* call the callback (must not sleep or submit new |
| 275 | * operations to this channel) |
| 276 | */ |
| 277 | if (desc->async_tx.callback) |
| 278 | desc->async_tx.callback( |
| 279 | desc->async_tx.callback_param); |
| 280 | |
| 281 | /* unmap dma addresses |
| 282 | * (unmap_single vs unmap_page?) |
| 283 | */ |
| 284 | if (desc->group_head && desc->unmap_len) { |
| 285 | struct mv_xor_desc_slot *unmap = desc->group_head; |
Thomas Petazzoni | ecde6cd | 2012-11-15 14:37:36 +0100 | [diff] [blame] | 286 | struct device *dev = mv_chan_to_devp(mv_chan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 287 | u32 len = unmap->unmap_len; |
Dan Williams | e1d181e | 2008-07-04 00:13:40 -0700 | [diff] [blame] | 288 | enum dma_ctrl_flags flags = desc->async_tx.flags; |
| 289 | u32 src_cnt; |
| 290 | dma_addr_t addr; |
Dan Williams | a06d568 | 2008-12-08 13:46:00 -0700 | [diff] [blame] | 291 | dma_addr_t dest; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 292 | |
Dan Williams | a06d568 | 2008-12-08 13:46:00 -0700 | [diff] [blame] | 293 | src_cnt = unmap->unmap_src_cnt; |
| 294 | dest = mv_desc_get_dest_addr(unmap); |
Dan Williams | e1d181e | 2008-07-04 00:13:40 -0700 | [diff] [blame] | 295 | if (!(flags & DMA_COMPL_SKIP_DEST_UNMAP)) { |
Dan Williams | a06d568 | 2008-12-08 13:46:00 -0700 | [diff] [blame] | 296 | enum dma_data_direction dir; |
| 297 | |
| 298 | if (src_cnt > 1) /* is xor ? */ |
| 299 | dir = DMA_BIDIRECTIONAL; |
| 300 | else |
| 301 | dir = DMA_FROM_DEVICE; |
| 302 | dma_unmap_page(dev, dest, len, dir); |
Dan Williams | e1d181e | 2008-07-04 00:13:40 -0700 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | if (!(flags & DMA_COMPL_SKIP_SRC_UNMAP)) { |
Dan Williams | e1d181e | 2008-07-04 00:13:40 -0700 | [diff] [blame] | 306 | while (src_cnt--) { |
| 307 | addr = mv_desc_get_src_addr(unmap, |
| 308 | src_cnt); |
Dan Williams | a06d568 | 2008-12-08 13:46:00 -0700 | [diff] [blame] | 309 | if (addr == dest) |
| 310 | continue; |
Dan Williams | e1d181e | 2008-07-04 00:13:40 -0700 | [diff] [blame] | 311 | dma_unmap_page(dev, addr, len, |
| 312 | DMA_TO_DEVICE); |
| 313 | } |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 314 | } |
| 315 | desc->group_head = NULL; |
| 316 | } |
| 317 | } |
| 318 | |
| 319 | /* run dependent operations */ |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 320 | dma_run_dependencies(&desc->async_tx); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 321 | |
| 322 | return cookie; |
| 323 | } |
| 324 | |
| 325 | static int |
| 326 | mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan) |
| 327 | { |
| 328 | struct mv_xor_desc_slot *iter, *_iter; |
| 329 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 330 | dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 331 | list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, |
| 332 | completed_node) { |
| 333 | |
| 334 | if (async_tx_test_ack(&iter->async_tx)) { |
| 335 | list_del(&iter->completed_node); |
| 336 | mv_xor_free_slots(mv_chan, iter); |
| 337 | } |
| 338 | } |
| 339 | return 0; |
| 340 | } |
| 341 | |
| 342 | static int |
| 343 | mv_xor_clean_slot(struct mv_xor_desc_slot *desc, |
| 344 | struct mv_xor_chan *mv_chan) |
| 345 | { |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 346 | dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n", |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 347 | __func__, __LINE__, desc, desc->async_tx.flags); |
| 348 | list_del(&desc->chain_node); |
| 349 | /* the client is allowed to attach dependent operations |
| 350 | * until 'ack' is set |
| 351 | */ |
| 352 | if (!async_tx_test_ack(&desc->async_tx)) { |
| 353 | /* move this slot to the completed_slots */ |
| 354 | list_add_tail(&desc->completed_node, &mv_chan->completed_slots); |
| 355 | return 0; |
| 356 | } |
| 357 | |
| 358 | mv_xor_free_slots(mv_chan, desc); |
| 359 | return 0; |
| 360 | } |
| 361 | |
| 362 | static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan) |
| 363 | { |
| 364 | struct mv_xor_desc_slot *iter, *_iter; |
| 365 | dma_cookie_t cookie = 0; |
| 366 | int busy = mv_chan_is_busy(mv_chan); |
| 367 | u32 current_desc = mv_chan_get_current_desc(mv_chan); |
| 368 | int seen_current = 0; |
| 369 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 370 | dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); |
| 371 | dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 372 | mv_xor_clean_completed_slots(mv_chan); |
| 373 | |
| 374 | /* free completed slots from the chain starting with |
| 375 | * the oldest descriptor |
| 376 | */ |
| 377 | |
| 378 | list_for_each_entry_safe(iter, _iter, &mv_chan->chain, |
| 379 | chain_node) { |
| 380 | prefetch(_iter); |
| 381 | prefetch(&_iter->async_tx); |
| 382 | |
| 383 | /* do not advance past the current descriptor loaded into the |
| 384 | * hardware channel, subsequent descriptors are either in |
| 385 | * process or have not been submitted |
| 386 | */ |
| 387 | if (seen_current) |
| 388 | break; |
| 389 | |
| 390 | /* stop the search if we reach the current descriptor and the |
| 391 | * channel is busy |
| 392 | */ |
| 393 | if (iter->async_tx.phys == current_desc) { |
| 394 | seen_current = 1; |
| 395 | if (busy) |
| 396 | break; |
| 397 | } |
| 398 | |
| 399 | cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie); |
| 400 | |
| 401 | if (mv_xor_clean_slot(iter, mv_chan)) |
| 402 | break; |
| 403 | } |
| 404 | |
| 405 | if ((busy == 0) && !list_empty(&mv_chan->chain)) { |
| 406 | struct mv_xor_desc_slot *chain_head; |
| 407 | chain_head = list_entry(mv_chan->chain.next, |
| 408 | struct mv_xor_desc_slot, |
| 409 | chain_node); |
| 410 | |
| 411 | mv_xor_start_new_chain(mv_chan, chain_head); |
| 412 | } |
| 413 | |
| 414 | if (cookie > 0) |
Thomas Petazzoni | 98817b9 | 2012-11-15 14:57:44 +0100 | [diff] [blame] | 415 | mv_chan->dmachan.completed_cookie = cookie; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 416 | } |
| 417 | |
| 418 | static void |
| 419 | mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan) |
| 420 | { |
| 421 | spin_lock_bh(&mv_chan->lock); |
| 422 | __mv_xor_slot_cleanup(mv_chan); |
| 423 | spin_unlock_bh(&mv_chan->lock); |
| 424 | } |
| 425 | |
| 426 | static void mv_xor_tasklet(unsigned long data) |
| 427 | { |
| 428 | struct mv_xor_chan *chan = (struct mv_xor_chan *) data; |
Saeed Bishara | 8333f65 | 2010-12-21 16:53:39 +0200 | [diff] [blame] | 429 | mv_xor_slot_cleanup(chan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 430 | } |
| 431 | |
| 432 | static struct mv_xor_desc_slot * |
| 433 | mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots, |
| 434 | int slots_per_op) |
| 435 | { |
| 436 | struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL; |
| 437 | LIST_HEAD(chain); |
| 438 | int slots_found, retry = 0; |
| 439 | |
| 440 | /* start search from the last allocated descrtiptor |
| 441 | * if a contiguous allocation can not be found start searching |
| 442 | * from the beginning of the list |
| 443 | */ |
| 444 | retry: |
| 445 | slots_found = 0; |
| 446 | if (retry == 0) |
| 447 | iter = mv_chan->last_used; |
| 448 | else |
| 449 | iter = list_entry(&mv_chan->all_slots, |
| 450 | struct mv_xor_desc_slot, |
| 451 | slot_node); |
| 452 | |
| 453 | list_for_each_entry_safe_continue( |
| 454 | iter, _iter, &mv_chan->all_slots, slot_node) { |
| 455 | prefetch(_iter); |
| 456 | prefetch(&_iter->async_tx); |
| 457 | if (iter->slots_per_op) { |
| 458 | /* give up after finding the first busy slot |
| 459 | * on the second pass through the list |
| 460 | */ |
| 461 | if (retry) |
| 462 | break; |
| 463 | |
| 464 | slots_found = 0; |
| 465 | continue; |
| 466 | } |
| 467 | |
| 468 | /* start the allocation if the slot is correctly aligned */ |
| 469 | if (!slots_found++) |
| 470 | alloc_start = iter; |
| 471 | |
| 472 | if (slots_found == num_slots) { |
| 473 | struct mv_xor_desc_slot *alloc_tail = NULL; |
| 474 | struct mv_xor_desc_slot *last_used = NULL; |
| 475 | iter = alloc_start; |
| 476 | while (num_slots) { |
| 477 | int i; |
| 478 | |
| 479 | /* pre-ack all but the last descriptor */ |
| 480 | async_tx_ack(&iter->async_tx); |
| 481 | |
| 482 | list_add_tail(&iter->chain_node, &chain); |
| 483 | alloc_tail = iter; |
| 484 | iter->async_tx.cookie = 0; |
| 485 | iter->slot_cnt = num_slots; |
| 486 | iter->xor_check_result = NULL; |
| 487 | for (i = 0; i < slots_per_op; i++) { |
| 488 | iter->slots_per_op = slots_per_op - i; |
| 489 | last_used = iter; |
| 490 | iter = list_entry(iter->slot_node.next, |
| 491 | struct mv_xor_desc_slot, |
| 492 | slot_node); |
| 493 | } |
| 494 | num_slots -= slots_per_op; |
| 495 | } |
| 496 | alloc_tail->group_head = alloc_start; |
| 497 | alloc_tail->async_tx.cookie = -EBUSY; |
Dan Williams | 64203b6 | 2009-09-08 17:53:03 -0700 | [diff] [blame] | 498 | list_splice(&chain, &alloc_tail->tx_list); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 499 | mv_chan->last_used = last_used; |
| 500 | mv_desc_clear_next_desc(alloc_start); |
| 501 | mv_desc_clear_next_desc(alloc_tail); |
| 502 | return alloc_tail; |
| 503 | } |
| 504 | } |
| 505 | if (!retry++) |
| 506 | goto retry; |
| 507 | |
| 508 | /* try to free some slots if the allocation fails */ |
| 509 | tasklet_schedule(&mv_chan->irq_tasklet); |
| 510 | |
| 511 | return NULL; |
| 512 | } |
| 513 | |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 514 | /************************ DMA engine API functions ****************************/ |
| 515 | static dma_cookie_t |
| 516 | mv_xor_tx_submit(struct dma_async_tx_descriptor *tx) |
| 517 | { |
| 518 | struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx); |
| 519 | struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan); |
| 520 | struct mv_xor_desc_slot *grp_start, *old_chain_tail; |
| 521 | dma_cookie_t cookie; |
| 522 | int new_hw_chain = 1; |
| 523 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 524 | dev_dbg(mv_chan_to_devp(mv_chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 525 | "%s sw_desc %p: async_tx %p\n", |
| 526 | __func__, sw_desc, &sw_desc->async_tx); |
| 527 | |
| 528 | grp_start = sw_desc->group_head; |
| 529 | |
| 530 | spin_lock_bh(&mv_chan->lock); |
Russell King - ARM Linux | 884485e | 2012-03-06 22:34:46 +0000 | [diff] [blame] | 531 | cookie = dma_cookie_assign(tx); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 532 | |
| 533 | if (list_empty(&mv_chan->chain)) |
Dan Williams | 64203b6 | 2009-09-08 17:53:03 -0700 | [diff] [blame] | 534 | list_splice_init(&sw_desc->tx_list, &mv_chan->chain); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 535 | else { |
| 536 | new_hw_chain = 0; |
| 537 | |
| 538 | old_chain_tail = list_entry(mv_chan->chain.prev, |
| 539 | struct mv_xor_desc_slot, |
| 540 | chain_node); |
Dan Williams | 64203b6 | 2009-09-08 17:53:03 -0700 | [diff] [blame] | 541 | list_splice_init(&grp_start->tx_list, |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 542 | &old_chain_tail->chain_node); |
| 543 | |
| 544 | if (!mv_can_chain(grp_start)) |
| 545 | goto submit_done; |
| 546 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 547 | dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %x\n", |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 548 | old_chain_tail->async_tx.phys); |
| 549 | |
| 550 | /* fix up the hardware chain */ |
| 551 | mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys); |
| 552 | |
| 553 | /* if the channel is not busy */ |
| 554 | if (!mv_chan_is_busy(mv_chan)) { |
| 555 | u32 current_desc = mv_chan_get_current_desc(mv_chan); |
| 556 | /* |
| 557 | * and the curren desc is the end of the chain before |
| 558 | * the append, then we need to start the channel |
| 559 | */ |
| 560 | if (current_desc == old_chain_tail->async_tx.phys) |
| 561 | new_hw_chain = 1; |
| 562 | } |
| 563 | } |
| 564 | |
| 565 | if (new_hw_chain) |
| 566 | mv_xor_start_new_chain(mv_chan, grp_start); |
| 567 | |
| 568 | submit_done: |
| 569 | spin_unlock_bh(&mv_chan->lock); |
| 570 | |
| 571 | return cookie; |
| 572 | } |
| 573 | |
| 574 | /* returns the number of allocated descriptors */ |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 575 | static int mv_xor_alloc_chan_resources(struct dma_chan *chan) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 576 | { |
| 577 | char *hw_desc; |
| 578 | int idx; |
| 579 | struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); |
| 580 | struct mv_xor_desc_slot *slot = NULL; |
Thomas Petazzoni | b503fa0 | 2012-11-15 15:55:30 +0100 | [diff] [blame] | 581 | int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 582 | |
| 583 | /* Allocate descriptor slots */ |
| 584 | idx = mv_chan->slots_allocated; |
| 585 | while (idx < num_descs_in_pool) { |
| 586 | slot = kzalloc(sizeof(*slot), GFP_KERNEL); |
| 587 | if (!slot) { |
| 588 | printk(KERN_INFO "MV XOR Channel only initialized" |
| 589 | " %d descriptor slots", idx); |
| 590 | break; |
| 591 | } |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 592 | hw_desc = (char *) mv_chan->dma_desc_pool_virt; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 593 | slot->hw_desc = (void *) &hw_desc[idx * MV_XOR_SLOT_SIZE]; |
| 594 | |
| 595 | dma_async_tx_descriptor_init(&slot->async_tx, chan); |
| 596 | slot->async_tx.tx_submit = mv_xor_tx_submit; |
| 597 | INIT_LIST_HEAD(&slot->chain_node); |
| 598 | INIT_LIST_HEAD(&slot->slot_node); |
Dan Williams | 64203b6 | 2009-09-08 17:53:03 -0700 | [diff] [blame] | 599 | INIT_LIST_HEAD(&slot->tx_list); |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 600 | hw_desc = (char *) mv_chan->dma_desc_pool; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 601 | slot->async_tx.phys = |
| 602 | (dma_addr_t) &hw_desc[idx * MV_XOR_SLOT_SIZE]; |
| 603 | slot->idx = idx++; |
| 604 | |
| 605 | spin_lock_bh(&mv_chan->lock); |
| 606 | mv_chan->slots_allocated = idx; |
| 607 | list_add_tail(&slot->slot_node, &mv_chan->all_slots); |
| 608 | spin_unlock_bh(&mv_chan->lock); |
| 609 | } |
| 610 | |
| 611 | if (mv_chan->slots_allocated && !mv_chan->last_used) |
| 612 | mv_chan->last_used = list_entry(mv_chan->all_slots.next, |
| 613 | struct mv_xor_desc_slot, |
| 614 | slot_node); |
| 615 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 616 | dev_dbg(mv_chan_to_devp(mv_chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 617 | "allocated %d descriptor slots last_used: %p\n", |
| 618 | mv_chan->slots_allocated, mv_chan->last_used); |
| 619 | |
| 620 | return mv_chan->slots_allocated ? : -ENOMEM; |
| 621 | } |
| 622 | |
| 623 | static struct dma_async_tx_descriptor * |
| 624 | mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, |
| 625 | size_t len, unsigned long flags) |
| 626 | { |
| 627 | struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); |
| 628 | struct mv_xor_desc_slot *sw_desc, *grp_start; |
| 629 | int slot_cnt; |
| 630 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 631 | dev_dbg(mv_chan_to_devp(mv_chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 632 | "%s dest: %x src %x len: %u flags: %ld\n", |
| 633 | __func__, dest, src, len, flags); |
| 634 | if (unlikely(len < MV_XOR_MIN_BYTE_COUNT)) |
| 635 | return NULL; |
| 636 | |
Coly Li | 7912d30 | 2011-03-27 01:26:53 +0800 | [diff] [blame] | 637 | BUG_ON(len > MV_XOR_MAX_BYTE_COUNT); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 638 | |
| 639 | spin_lock_bh(&mv_chan->lock); |
| 640 | slot_cnt = mv_chan_memcpy_slot_count(len); |
| 641 | sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1); |
| 642 | if (sw_desc) { |
| 643 | sw_desc->type = DMA_MEMCPY; |
| 644 | sw_desc->async_tx.flags = flags; |
| 645 | grp_start = sw_desc->group_head; |
| 646 | mv_desc_init(grp_start, flags); |
| 647 | mv_desc_set_byte_count(grp_start, len); |
| 648 | mv_desc_set_dest_addr(sw_desc->group_head, dest); |
| 649 | mv_desc_set_src_addr(grp_start, 0, src); |
| 650 | sw_desc->unmap_src_cnt = 1; |
| 651 | sw_desc->unmap_len = len; |
| 652 | } |
| 653 | spin_unlock_bh(&mv_chan->lock); |
| 654 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 655 | dev_dbg(mv_chan_to_devp(mv_chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 656 | "%s sw_desc %p async_tx %p\n", |
| 657 | __func__, sw_desc, sw_desc ? &sw_desc->async_tx : 0); |
| 658 | |
| 659 | return sw_desc ? &sw_desc->async_tx : NULL; |
| 660 | } |
| 661 | |
| 662 | static struct dma_async_tx_descriptor * |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 663 | mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src, |
| 664 | unsigned int src_cnt, size_t len, unsigned long flags) |
| 665 | { |
| 666 | struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); |
| 667 | struct mv_xor_desc_slot *sw_desc, *grp_start; |
| 668 | int slot_cnt; |
| 669 | |
| 670 | if (unlikely(len < MV_XOR_MIN_BYTE_COUNT)) |
| 671 | return NULL; |
| 672 | |
Coly Li | 7912d30 | 2011-03-27 01:26:53 +0800 | [diff] [blame] | 673 | BUG_ON(len > MV_XOR_MAX_BYTE_COUNT); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 674 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 675 | dev_dbg(mv_chan_to_devp(mv_chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 676 | "%s src_cnt: %d len: dest %x %u flags: %ld\n", |
| 677 | __func__, src_cnt, len, dest, flags); |
| 678 | |
| 679 | spin_lock_bh(&mv_chan->lock); |
| 680 | slot_cnt = mv_chan_xor_slot_count(len, src_cnt); |
| 681 | sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1); |
| 682 | if (sw_desc) { |
| 683 | sw_desc->type = DMA_XOR; |
| 684 | sw_desc->async_tx.flags = flags; |
| 685 | grp_start = sw_desc->group_head; |
| 686 | mv_desc_init(grp_start, flags); |
| 687 | /* the byte count field is the same as in memcpy desc*/ |
| 688 | mv_desc_set_byte_count(grp_start, len); |
| 689 | mv_desc_set_dest_addr(sw_desc->group_head, dest); |
| 690 | sw_desc->unmap_src_cnt = src_cnt; |
| 691 | sw_desc->unmap_len = len; |
| 692 | while (src_cnt--) |
| 693 | mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]); |
| 694 | } |
| 695 | spin_unlock_bh(&mv_chan->lock); |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 696 | dev_dbg(mv_chan_to_devp(mv_chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 697 | "%s sw_desc %p async_tx %p \n", |
| 698 | __func__, sw_desc, &sw_desc->async_tx); |
| 699 | return sw_desc ? &sw_desc->async_tx : NULL; |
| 700 | } |
| 701 | |
| 702 | static void mv_xor_free_chan_resources(struct dma_chan *chan) |
| 703 | { |
| 704 | struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); |
| 705 | struct mv_xor_desc_slot *iter, *_iter; |
| 706 | int in_use_descs = 0; |
| 707 | |
| 708 | mv_xor_slot_cleanup(mv_chan); |
| 709 | |
| 710 | spin_lock_bh(&mv_chan->lock); |
| 711 | list_for_each_entry_safe(iter, _iter, &mv_chan->chain, |
| 712 | chain_node) { |
| 713 | in_use_descs++; |
| 714 | list_del(&iter->chain_node); |
| 715 | } |
| 716 | list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, |
| 717 | completed_node) { |
| 718 | in_use_descs++; |
| 719 | list_del(&iter->completed_node); |
| 720 | } |
| 721 | list_for_each_entry_safe_reverse( |
| 722 | iter, _iter, &mv_chan->all_slots, slot_node) { |
| 723 | list_del(&iter->slot_node); |
| 724 | kfree(iter); |
| 725 | mv_chan->slots_allocated--; |
| 726 | } |
| 727 | mv_chan->last_used = NULL; |
| 728 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 729 | dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n", |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 730 | __func__, mv_chan->slots_allocated); |
| 731 | spin_unlock_bh(&mv_chan->lock); |
| 732 | |
| 733 | if (in_use_descs) |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 734 | dev_err(mv_chan_to_devp(mv_chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 735 | "freeing %d in use descriptors!\n", in_use_descs); |
| 736 | } |
| 737 | |
| 738 | /** |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 739 | * mv_xor_status - poll the status of an XOR transaction |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 740 | * @chan: XOR channel handle |
| 741 | * @cookie: XOR transaction identifier |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 742 | * @txstate: XOR transactions state holder (or NULL) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 743 | */ |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 744 | static enum dma_status mv_xor_status(struct dma_chan *chan, |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 745 | dma_cookie_t cookie, |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 746 | struct dma_tx_state *txstate) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 747 | { |
| 748 | struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 749 | enum dma_status ret; |
| 750 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 751 | ret = dma_cookie_status(chan, cookie, txstate); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 752 | if (ret == DMA_SUCCESS) { |
| 753 | mv_xor_clean_completed_slots(mv_chan); |
| 754 | return ret; |
| 755 | } |
| 756 | mv_xor_slot_cleanup(mv_chan); |
| 757 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 758 | return dma_cookie_status(chan, cookie, txstate); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 759 | } |
| 760 | |
| 761 | static void mv_dump_xor_regs(struct mv_xor_chan *chan) |
| 762 | { |
| 763 | u32 val; |
| 764 | |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 765 | val = readl_relaxed(XOR_CONFIG(chan)); |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 766 | dev_err(mv_chan_to_devp(chan), "config 0x%08x\n", val); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 767 | |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 768 | val = readl_relaxed(XOR_ACTIVATION(chan)); |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 769 | dev_err(mv_chan_to_devp(chan), "activation 0x%08x\n", val); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 770 | |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 771 | val = readl_relaxed(XOR_INTR_CAUSE(chan)); |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 772 | dev_err(mv_chan_to_devp(chan), "intr cause 0x%08x\n", val); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 773 | |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 774 | val = readl_relaxed(XOR_INTR_MASK(chan)); |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 775 | dev_err(mv_chan_to_devp(chan), "intr mask 0x%08x\n", val); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 776 | |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 777 | val = readl_relaxed(XOR_ERROR_CAUSE(chan)); |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 778 | dev_err(mv_chan_to_devp(chan), "error cause 0x%08x\n", val); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 779 | |
Thomas Petazzoni | 5733c38 | 2013-07-29 17:42:13 +0200 | [diff] [blame] | 780 | val = readl_relaxed(XOR_ERROR_ADDR(chan)); |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 781 | dev_err(mv_chan_to_devp(chan), "error addr 0x%08x\n", val); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 782 | } |
| 783 | |
| 784 | static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan, |
| 785 | u32 intr_cause) |
| 786 | { |
| 787 | if (intr_cause & (1 << 4)) { |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 788 | dev_dbg(mv_chan_to_devp(chan), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 789 | "ignore this error\n"); |
| 790 | return; |
| 791 | } |
| 792 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 793 | dev_err(mv_chan_to_devp(chan), |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 794 | "error on chan %d. intr cause 0x%08x\n", |
Thomas Petazzoni | a3fc74b | 2012-11-15 12:50:27 +0100 | [diff] [blame] | 795 | chan->idx, intr_cause); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 796 | |
| 797 | mv_dump_xor_regs(chan); |
| 798 | BUG(); |
| 799 | } |
| 800 | |
| 801 | static irqreturn_t mv_xor_interrupt_handler(int irq, void *data) |
| 802 | { |
| 803 | struct mv_xor_chan *chan = data; |
| 804 | u32 intr_cause = mv_chan_get_intr_cause(chan); |
| 805 | |
Thomas Petazzoni | c98c178 | 2012-11-15 14:17:18 +0100 | [diff] [blame] | 806 | dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 807 | |
| 808 | if (mv_is_err_intr(intr_cause)) |
| 809 | mv_xor_err_interrupt_handler(chan, intr_cause); |
| 810 | |
| 811 | tasklet_schedule(&chan->irq_tasklet); |
| 812 | |
| 813 | mv_xor_device_clear_eoc_cause(chan); |
| 814 | |
| 815 | return IRQ_HANDLED; |
| 816 | } |
| 817 | |
| 818 | static void mv_xor_issue_pending(struct dma_chan *chan) |
| 819 | { |
| 820 | struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); |
| 821 | |
| 822 | if (mv_chan->pending >= MV_XOR_THRESHOLD) { |
| 823 | mv_chan->pending = 0; |
| 824 | mv_chan_activate(mv_chan); |
| 825 | } |
| 826 | } |
| 827 | |
| 828 | /* |
| 829 | * Perform a transaction to verify the HW works. |
| 830 | */ |
| 831 | #define MV_XOR_TEST_SIZE 2000 |
| 832 | |
Linus Torvalds | c271433 | 2012-12-14 14:54:26 -0800 | [diff] [blame] | 833 | static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 834 | { |
| 835 | int i; |
| 836 | void *src, *dest; |
| 837 | dma_addr_t src_dma, dest_dma; |
| 838 | struct dma_chan *dma_chan; |
| 839 | dma_cookie_t cookie; |
| 840 | struct dma_async_tx_descriptor *tx; |
| 841 | int err = 0; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 842 | |
| 843 | src = kmalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL); |
| 844 | if (!src) |
| 845 | return -ENOMEM; |
| 846 | |
| 847 | dest = kzalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL); |
| 848 | if (!dest) { |
| 849 | kfree(src); |
| 850 | return -ENOMEM; |
| 851 | } |
| 852 | |
| 853 | /* Fill in src buffer */ |
| 854 | for (i = 0; i < MV_XOR_TEST_SIZE; i++) |
| 855 | ((u8 *) src)[i] = (u8)i; |
| 856 | |
Thomas Petazzoni | 275cc0c | 2012-11-15 15:09:42 +0100 | [diff] [blame] | 857 | dma_chan = &mv_chan->dmachan; |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 858 | if (mv_xor_alloc_chan_resources(dma_chan) < 1) { |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 859 | err = -ENODEV; |
| 860 | goto out; |
| 861 | } |
| 862 | |
| 863 | dest_dma = dma_map_single(dma_chan->device->dev, dest, |
| 864 | MV_XOR_TEST_SIZE, DMA_FROM_DEVICE); |
| 865 | |
| 866 | src_dma = dma_map_single(dma_chan->device->dev, src, |
| 867 | MV_XOR_TEST_SIZE, DMA_TO_DEVICE); |
| 868 | |
| 869 | tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma, |
| 870 | MV_XOR_TEST_SIZE, 0); |
| 871 | cookie = mv_xor_tx_submit(tx); |
| 872 | mv_xor_issue_pending(dma_chan); |
| 873 | async_tx_ack(tx); |
| 874 | msleep(1); |
| 875 | |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 876 | if (mv_xor_status(dma_chan, cookie, NULL) != |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 877 | DMA_SUCCESS) { |
Thomas Petazzoni | a3fc74b | 2012-11-15 12:50:27 +0100 | [diff] [blame] | 878 | dev_err(dma_chan->device->dev, |
| 879 | "Self-test copy timed out, disabling\n"); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 880 | err = -ENODEV; |
| 881 | goto free_resources; |
| 882 | } |
| 883 | |
Thomas Petazzoni | c35064c | 2012-11-15 13:01:59 +0100 | [diff] [blame] | 884 | dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 885 | MV_XOR_TEST_SIZE, DMA_FROM_DEVICE); |
| 886 | if (memcmp(src, dest, MV_XOR_TEST_SIZE)) { |
Thomas Petazzoni | a3fc74b | 2012-11-15 12:50:27 +0100 | [diff] [blame] | 887 | dev_err(dma_chan->device->dev, |
| 888 | "Self-test copy failed compare, disabling\n"); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 889 | err = -ENODEV; |
| 890 | goto free_resources; |
| 891 | } |
| 892 | |
| 893 | free_resources: |
| 894 | mv_xor_free_chan_resources(dma_chan); |
| 895 | out: |
| 896 | kfree(src); |
| 897 | kfree(dest); |
| 898 | return err; |
| 899 | } |
| 900 | |
| 901 | #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */ |
Bill Pemberton | 463a1f8 | 2012-11-19 13:22:55 -0500 | [diff] [blame] | 902 | static int |
Thomas Petazzoni | 275cc0c | 2012-11-15 15:09:42 +0100 | [diff] [blame] | 903 | mv_xor_xor_self_test(struct mv_xor_chan *mv_chan) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 904 | { |
| 905 | int i, src_idx; |
| 906 | struct page *dest; |
| 907 | struct page *xor_srcs[MV_XOR_NUM_SRC_TEST]; |
| 908 | dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST]; |
| 909 | dma_addr_t dest_dma; |
| 910 | struct dma_async_tx_descriptor *tx; |
| 911 | struct dma_chan *dma_chan; |
| 912 | dma_cookie_t cookie; |
| 913 | u8 cmp_byte = 0; |
| 914 | u32 cmp_word; |
| 915 | int err = 0; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 916 | |
| 917 | for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) { |
| 918 | xor_srcs[src_idx] = alloc_page(GFP_KERNEL); |
Roel Kluin | a09b09a | 2009-02-25 13:56:21 +0100 | [diff] [blame] | 919 | if (!xor_srcs[src_idx]) { |
| 920 | while (src_idx--) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 921 | __free_page(xor_srcs[src_idx]); |
Roel Kluin | a09b09a | 2009-02-25 13:56:21 +0100 | [diff] [blame] | 922 | return -ENOMEM; |
| 923 | } |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | dest = alloc_page(GFP_KERNEL); |
Roel Kluin | a09b09a | 2009-02-25 13:56:21 +0100 | [diff] [blame] | 927 | if (!dest) { |
| 928 | while (src_idx--) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 929 | __free_page(xor_srcs[src_idx]); |
Roel Kluin | a09b09a | 2009-02-25 13:56:21 +0100 | [diff] [blame] | 930 | return -ENOMEM; |
| 931 | } |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 932 | |
| 933 | /* Fill in src buffers */ |
| 934 | for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) { |
| 935 | u8 *ptr = page_address(xor_srcs[src_idx]); |
| 936 | for (i = 0; i < PAGE_SIZE; i++) |
| 937 | ptr[i] = (1 << src_idx); |
| 938 | } |
| 939 | |
| 940 | for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) |
| 941 | cmp_byte ^= (u8) (1 << src_idx); |
| 942 | |
| 943 | cmp_word = (cmp_byte << 24) | (cmp_byte << 16) | |
| 944 | (cmp_byte << 8) | cmp_byte; |
| 945 | |
| 946 | memset(page_address(dest), 0, PAGE_SIZE); |
| 947 | |
Thomas Petazzoni | 275cc0c | 2012-11-15 15:09:42 +0100 | [diff] [blame] | 948 | dma_chan = &mv_chan->dmachan; |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 949 | if (mv_xor_alloc_chan_resources(dma_chan) < 1) { |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 950 | err = -ENODEV; |
| 951 | goto out; |
| 952 | } |
| 953 | |
| 954 | /* test xor */ |
| 955 | dest_dma = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE, |
| 956 | DMA_FROM_DEVICE); |
| 957 | |
| 958 | for (i = 0; i < MV_XOR_NUM_SRC_TEST; i++) |
| 959 | dma_srcs[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i], |
| 960 | 0, PAGE_SIZE, DMA_TO_DEVICE); |
| 961 | |
| 962 | tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs, |
| 963 | MV_XOR_NUM_SRC_TEST, PAGE_SIZE, 0); |
| 964 | |
| 965 | cookie = mv_xor_tx_submit(tx); |
| 966 | mv_xor_issue_pending(dma_chan); |
| 967 | async_tx_ack(tx); |
| 968 | msleep(8); |
| 969 | |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 970 | if (mv_xor_status(dma_chan, cookie, NULL) != |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 971 | DMA_SUCCESS) { |
Thomas Petazzoni | a3fc74b | 2012-11-15 12:50:27 +0100 | [diff] [blame] | 972 | dev_err(dma_chan->device->dev, |
| 973 | "Self-test xor timed out, disabling\n"); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 974 | err = -ENODEV; |
| 975 | goto free_resources; |
| 976 | } |
| 977 | |
Thomas Petazzoni | c35064c | 2012-11-15 13:01:59 +0100 | [diff] [blame] | 978 | dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 979 | PAGE_SIZE, DMA_FROM_DEVICE); |
| 980 | for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) { |
| 981 | u32 *ptr = page_address(dest); |
| 982 | if (ptr[i] != cmp_word) { |
Thomas Petazzoni | a3fc74b | 2012-11-15 12:50:27 +0100 | [diff] [blame] | 983 | dev_err(dma_chan->device->dev, |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 984 | "Self-test xor failed compare, disabling. index %d, data %x, expected %x\n", |
| 985 | i, ptr[i], cmp_word); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 986 | err = -ENODEV; |
| 987 | goto free_resources; |
| 988 | } |
| 989 | } |
| 990 | |
| 991 | free_resources: |
| 992 | mv_xor_free_chan_resources(dma_chan); |
| 993 | out: |
| 994 | src_idx = MV_XOR_NUM_SRC_TEST; |
| 995 | while (src_idx--) |
| 996 | __free_page(xor_srcs[src_idx]); |
| 997 | __free_page(dest); |
| 998 | return err; |
| 999 | } |
| 1000 | |
Andrew Lunn | 34c93c8 | 2012-11-18 11:44:56 +0100 | [diff] [blame] | 1001 | /* This driver does not implement any of the optional DMA operations. */ |
| 1002 | static int |
| 1003 | mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, |
| 1004 | unsigned long arg) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1005 | { |
Andrew Lunn | 34c93c8 | 2012-11-18 11:44:56 +0100 | [diff] [blame] | 1006 | return -ENOSYS; |
| 1007 | } |
| 1008 | |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1009 | static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1010 | { |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1011 | struct dma_chan *chan, *_chan; |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1012 | struct device *dev = mv_chan->dmadev.dev; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1013 | |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1014 | dma_async_device_unregister(&mv_chan->dmadev); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1015 | |
Thomas Petazzoni | b503fa0 | 2012-11-15 15:55:30 +0100 | [diff] [blame] | 1016 | dma_free_coherent(dev, MV_XOR_POOL_SIZE, |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1017 | mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1018 | |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1019 | list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels, |
Thomas Petazzoni | a6b4a9d | 2012-10-29 16:45:46 +0100 | [diff] [blame] | 1020 | device_node) { |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1021 | list_del(&chan->device_node); |
| 1022 | } |
| 1023 | |
Thomas Petazzoni | 88eb92c | 2012-11-15 16:11:18 +0100 | [diff] [blame] | 1024 | free_irq(mv_chan->irq, mv_chan); |
| 1025 | |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1026 | return 0; |
| 1027 | } |
| 1028 | |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1029 | static struct mv_xor_chan * |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1030 | mv_xor_channel_add(struct mv_xor_device *xordev, |
Thomas Petazzoni | a6b4a9d | 2012-10-29 16:45:46 +0100 | [diff] [blame] | 1031 | struct platform_device *pdev, |
Thomas Petazzoni | b503fa0 | 2012-11-15 15:55:30 +0100 | [diff] [blame] | 1032 | int idx, dma_cap_mask_t cap_mask, int irq) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1033 | { |
| 1034 | int ret = 0; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1035 | struct mv_xor_chan *mv_chan; |
| 1036 | struct dma_device *dma_dev; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1037 | |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1038 | mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL); |
| 1039 | if (!mv_chan) { |
| 1040 | ret = -ENOMEM; |
| 1041 | goto err_free_dma; |
| 1042 | } |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1043 | |
Thomas Petazzoni | 9aedbdb | 2012-11-15 15:36:37 +0100 | [diff] [blame] | 1044 | mv_chan->idx = idx; |
Thomas Petazzoni | 88eb92c | 2012-11-15 16:11:18 +0100 | [diff] [blame] | 1045 | mv_chan->irq = irq; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1046 | |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1047 | dma_dev = &mv_chan->dmadev; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1048 | |
| 1049 | /* allocate coherent memory for hardware descriptors |
| 1050 | * note: writecombine gives slightly better performance, but |
| 1051 | * requires that we explicitly flush the writes |
| 1052 | */ |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1053 | mv_chan->dma_desc_pool_virt = |
Thomas Petazzoni | b503fa0 | 2012-11-15 15:55:30 +0100 | [diff] [blame] | 1054 | dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE, |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1055 | &mv_chan->dma_desc_pool, GFP_KERNEL); |
| 1056 | if (!mv_chan->dma_desc_pool_virt) |
Thomas Petazzoni | a6b4a9d | 2012-10-29 16:45:46 +0100 | [diff] [blame] | 1057 | return ERR_PTR(-ENOMEM); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1058 | |
| 1059 | /* discover transaction capabilites from the platform data */ |
Thomas Petazzoni | a6b4a9d | 2012-10-29 16:45:46 +0100 | [diff] [blame] | 1060 | dma_dev->cap_mask = cap_mask; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1061 | |
| 1062 | INIT_LIST_HEAD(&dma_dev->channels); |
| 1063 | |
| 1064 | /* set base routines */ |
| 1065 | dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources; |
| 1066 | dma_dev->device_free_chan_resources = mv_xor_free_chan_resources; |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1067 | dma_dev->device_tx_status = mv_xor_status; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1068 | dma_dev->device_issue_pending = mv_xor_issue_pending; |
Andrew Lunn | 34c93c8 | 2012-11-18 11:44:56 +0100 | [diff] [blame] | 1069 | dma_dev->device_control = mv_xor_control; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1070 | dma_dev->dev = &pdev->dev; |
| 1071 | |
| 1072 | /* set prep routines based on capability */ |
| 1073 | if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) |
| 1074 | dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1075 | if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { |
Joe Perches | c019894 | 2009-06-28 09:26:21 -0700 | [diff] [blame] | 1076 | dma_dev->max_xor = 8; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1077 | dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor; |
| 1078 | } |
| 1079 | |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1080 | mv_chan->mmr_base = xordev->xor_base; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1081 | if (!mv_chan->mmr_base) { |
| 1082 | ret = -ENOMEM; |
| 1083 | goto err_free_dma; |
| 1084 | } |
| 1085 | tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long) |
| 1086 | mv_chan); |
| 1087 | |
| 1088 | /* clear errors before enabling interrupts */ |
| 1089 | mv_xor_device_clear_err_status(mv_chan); |
| 1090 | |
Thomas Petazzoni | 2d0a074 | 2012-11-22 18:19:09 +0100 | [diff] [blame] | 1091 | ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler, |
| 1092 | 0, dev_name(&pdev->dev), mv_chan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1093 | if (ret) |
| 1094 | goto err_free_dma; |
| 1095 | |
| 1096 | mv_chan_unmask_interrupts(mv_chan); |
| 1097 | |
| 1098 | mv_set_mode(mv_chan, DMA_MEMCPY); |
| 1099 | |
| 1100 | spin_lock_init(&mv_chan->lock); |
| 1101 | INIT_LIST_HEAD(&mv_chan->chain); |
| 1102 | INIT_LIST_HEAD(&mv_chan->completed_slots); |
| 1103 | INIT_LIST_HEAD(&mv_chan->all_slots); |
Thomas Petazzoni | 98817b9 | 2012-11-15 14:57:44 +0100 | [diff] [blame] | 1104 | mv_chan->dmachan.device = dma_dev; |
| 1105 | dma_cookie_init(&mv_chan->dmachan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1106 | |
Thomas Petazzoni | 98817b9 | 2012-11-15 14:57:44 +0100 | [diff] [blame] | 1107 | list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1108 | |
| 1109 | if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) { |
Thomas Petazzoni | 275cc0c | 2012-11-15 15:09:42 +0100 | [diff] [blame] | 1110 | ret = mv_xor_memcpy_self_test(mv_chan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1111 | dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret); |
| 1112 | if (ret) |
Thomas Petazzoni | 2d0a074 | 2012-11-22 18:19:09 +0100 | [diff] [blame] | 1113 | goto err_free_irq; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1114 | } |
| 1115 | |
| 1116 | if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { |
Thomas Petazzoni | 275cc0c | 2012-11-15 15:09:42 +0100 | [diff] [blame] | 1117 | ret = mv_xor_xor_self_test(mv_chan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1118 | dev_dbg(&pdev->dev, "xor self test returned %d\n", ret); |
| 1119 | if (ret) |
Thomas Petazzoni | 2d0a074 | 2012-11-22 18:19:09 +0100 | [diff] [blame] | 1120 | goto err_free_irq; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1121 | } |
| 1122 | |
Bartlomiej Zolnierkiewicz | 48a9db4 | 2013-07-03 15:05:06 -0700 | [diff] [blame] | 1123 | dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n", |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 1124 | dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "", |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 1125 | dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "", |
| 1126 | dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : ""); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1127 | |
| 1128 | dma_async_device_register(dma_dev); |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1129 | return mv_chan; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1130 | |
Thomas Petazzoni | 2d0a074 | 2012-11-22 18:19:09 +0100 | [diff] [blame] | 1131 | err_free_irq: |
| 1132 | free_irq(mv_chan->irq, mv_chan); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1133 | err_free_dma: |
Thomas Petazzoni | b503fa0 | 2012-11-15 15:55:30 +0100 | [diff] [blame] | 1134 | dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE, |
Thomas Petazzoni | 1ef48a2 | 2012-11-15 15:17:05 +0100 | [diff] [blame] | 1135 | mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); |
Thomas Petazzoni | a6b4a9d | 2012-10-29 16:45:46 +0100 | [diff] [blame] | 1136 | return ERR_PTR(ret); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1137 | } |
| 1138 | |
| 1139 | static void |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1140 | mv_xor_conf_mbus_windows(struct mv_xor_device *xordev, |
Andrew Lunn | 63a9332 | 2011-12-07 21:48:07 +0100 | [diff] [blame] | 1141 | const struct mbus_dram_target_info *dram) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1142 | { |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1143 | void __iomem *base = xordev->xor_base; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1144 | u32 win_enable = 0; |
| 1145 | int i; |
| 1146 | |
| 1147 | for (i = 0; i < 8; i++) { |
| 1148 | writel(0, base + WINDOW_BASE(i)); |
| 1149 | writel(0, base + WINDOW_SIZE(i)); |
| 1150 | if (i < 4) |
| 1151 | writel(0, base + WINDOW_REMAP_HIGH(i)); |
| 1152 | } |
| 1153 | |
| 1154 | for (i = 0; i < dram->num_cs; i++) { |
Andrew Lunn | 63a9332 | 2011-12-07 21:48:07 +0100 | [diff] [blame] | 1155 | const struct mbus_dram_window *cs = dram->cs + i; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1156 | |
| 1157 | writel((cs->base & 0xffff0000) | |
| 1158 | (cs->mbus_attr << 8) | |
| 1159 | dram->mbus_dram_target_id, base + WINDOW_BASE(i)); |
| 1160 | writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i)); |
| 1161 | |
| 1162 | win_enable |= (1 << i); |
| 1163 | win_enable |= 3 << (16 + (2 * i)); |
| 1164 | } |
| 1165 | |
| 1166 | writel(win_enable, base + WINDOW_BAR_ENABLE(0)); |
| 1167 | writel(win_enable, base + WINDOW_BAR_ENABLE(1)); |
Thomas Petazzoni | c4b4b73 | 2012-11-22 18:16:37 +0100 | [diff] [blame] | 1168 | writel(0, base + WINDOW_OVERRIDE_CTRL(0)); |
| 1169 | writel(0, base + WINDOW_OVERRIDE_CTRL(1)); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1170 | } |
| 1171 | |
Linus Torvalds | c271433 | 2012-12-14 14:54:26 -0800 | [diff] [blame] | 1172 | static int mv_xor_probe(struct platform_device *pdev) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1173 | { |
Andrew Lunn | 63a9332 | 2011-12-07 21:48:07 +0100 | [diff] [blame] | 1174 | const struct mbus_dram_target_info *dram; |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1175 | struct mv_xor_device *xordev; |
Thomas Petazzoni | 7dde453 | 2012-10-30 11:58:14 +0100 | [diff] [blame] | 1176 | struct mv_xor_platform_data *pdata = pdev->dev.platform_data; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1177 | struct resource *res; |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1178 | int i, ret; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1179 | |
Joe Perches | 1ba151c | 2012-10-28 01:05:44 -0700 | [diff] [blame] | 1180 | dev_notice(&pdev->dev, "Marvell shared XOR driver\n"); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1181 | |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1182 | xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL); |
| 1183 | if (!xordev) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1184 | return -ENOMEM; |
| 1185 | |
| 1186 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1187 | if (!res) |
| 1188 | return -ENODEV; |
| 1189 | |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1190 | xordev->xor_base = devm_ioremap(&pdev->dev, res->start, |
| 1191 | resource_size(res)); |
| 1192 | if (!xordev->xor_base) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1193 | return -EBUSY; |
| 1194 | |
| 1195 | res = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 1196 | if (!res) |
| 1197 | return -ENODEV; |
| 1198 | |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1199 | xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start, |
| 1200 | resource_size(res)); |
| 1201 | if (!xordev->xor_high_base) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1202 | return -EBUSY; |
| 1203 | |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1204 | platform_set_drvdata(pdev, xordev); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1205 | |
| 1206 | /* |
| 1207 | * (Re-)program MBUS remapping windows if we are asked to. |
| 1208 | */ |
Andrew Lunn | 63a9332 | 2011-12-07 21:48:07 +0100 | [diff] [blame] | 1209 | dram = mv_mbus_dram_info(); |
| 1210 | if (dram) |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1211 | mv_xor_conf_mbus_windows(xordev, dram); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1212 | |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame] | 1213 | /* Not all platforms can gate the clock, so it is not |
| 1214 | * an error if the clock does not exists. |
| 1215 | */ |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1216 | xordev->clk = clk_get(&pdev->dev, NULL); |
| 1217 | if (!IS_ERR(xordev->clk)) |
| 1218 | clk_prepare_enable(xordev->clk); |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame] | 1219 | |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1220 | if (pdev->dev.of_node) { |
| 1221 | struct device_node *np; |
| 1222 | int i = 0; |
| 1223 | |
| 1224 | for_each_child_of_node(pdev->dev.of_node, np) { |
| 1225 | dma_cap_mask_t cap_mask; |
| 1226 | int irq; |
| 1227 | |
| 1228 | dma_cap_zero(cap_mask); |
| 1229 | if (of_property_read_bool(np, "dmacap,memcpy")) |
| 1230 | dma_cap_set(DMA_MEMCPY, cap_mask); |
| 1231 | if (of_property_read_bool(np, "dmacap,xor")) |
| 1232 | dma_cap_set(DMA_XOR, cap_mask); |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1233 | if (of_property_read_bool(np, "dmacap,interrupt")) |
| 1234 | dma_cap_set(DMA_INTERRUPT, cap_mask); |
| 1235 | |
| 1236 | irq = irq_of_parse_and_map(np, 0); |
Thomas Petazzoni | f8eb9e7 | 2012-11-22 18:22:12 +0100 | [diff] [blame] | 1237 | if (!irq) { |
| 1238 | ret = -ENODEV; |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1239 | goto err_channel_add; |
| 1240 | } |
| 1241 | |
| 1242 | xordev->channels[i] = |
| 1243 | mv_xor_channel_add(xordev, pdev, i, |
| 1244 | cap_mask, irq); |
| 1245 | if (IS_ERR(xordev->channels[i])) { |
| 1246 | ret = PTR_ERR(xordev->channels[i]); |
Thomas Petazzoni | 73d9cdc | 2012-11-22 18:22:59 +0100 | [diff] [blame] | 1247 | xordev->channels[i] = NULL; |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1248 | irq_dispose_mapping(irq); |
| 1249 | goto err_channel_add; |
| 1250 | } |
| 1251 | |
| 1252 | i++; |
| 1253 | } |
| 1254 | } else if (pdata && pdata->channels) { |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1255 | for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { |
Thomas Petazzoni | e39f6ec | 2012-10-30 11:56:26 +0100 | [diff] [blame] | 1256 | struct mv_xor_channel_data *cd; |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1257 | int irq; |
| 1258 | |
| 1259 | cd = &pdata->channels[i]; |
| 1260 | if (!cd) { |
| 1261 | ret = -ENODEV; |
| 1262 | goto err_channel_add; |
| 1263 | } |
| 1264 | |
| 1265 | irq = platform_get_irq(pdev, i); |
| 1266 | if (irq < 0) { |
| 1267 | ret = irq; |
| 1268 | goto err_channel_add; |
| 1269 | } |
| 1270 | |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1271 | xordev->channels[i] = |
Thomas Petazzoni | 9aedbdb | 2012-11-15 15:36:37 +0100 | [diff] [blame] | 1272 | mv_xor_channel_add(xordev, pdev, i, |
Thomas Petazzoni | b503fa0 | 2012-11-15 15:55:30 +0100 | [diff] [blame] | 1273 | cd->cap_mask, irq); |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1274 | if (IS_ERR(xordev->channels[i])) { |
| 1275 | ret = PTR_ERR(xordev->channels[i]); |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1276 | goto err_channel_add; |
| 1277 | } |
| 1278 | } |
| 1279 | } |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1280 | |
| 1281 | return 0; |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1282 | |
| 1283 | err_channel_add: |
| 1284 | for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1285 | if (xordev->channels[i]) { |
Thomas Petazzoni | ab6e439 | 2013-01-06 11:10:43 +0100 | [diff] [blame] | 1286 | mv_xor_channel_remove(xordev->channels[i]); |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1287 | if (pdev->dev.of_node) |
| 1288 | irq_dispose_mapping(xordev->channels[i]->irq); |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1289 | } |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1290 | |
Thomas Petazzoni | dab9206 | 2013-01-06 11:10:44 +0100 | [diff] [blame] | 1291 | if (!IS_ERR(xordev->clk)) { |
| 1292 | clk_disable_unprepare(xordev->clk); |
| 1293 | clk_put(xordev->clk); |
| 1294 | } |
| 1295 | |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1296 | return ret; |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1297 | } |
| 1298 | |
Linus Torvalds | c271433 | 2012-12-14 14:54:26 -0800 | [diff] [blame] | 1299 | static int mv_xor_remove(struct platform_device *pdev) |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1300 | { |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1301 | struct mv_xor_device *xordev = platform_get_drvdata(pdev); |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1302 | int i; |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame] | 1303 | |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1304 | for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1305 | if (xordev->channels[i]) |
| 1306 | mv_xor_channel_remove(xordev->channels[i]); |
Thomas Petazzoni | 60d151f | 2012-10-29 16:54:49 +0100 | [diff] [blame] | 1307 | } |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame] | 1308 | |
Thomas Petazzoni | 297eedba | 2012-11-15 15:29:53 +0100 | [diff] [blame] | 1309 | if (!IS_ERR(xordev->clk)) { |
| 1310 | clk_disable_unprepare(xordev->clk); |
| 1311 | clk_put(xordev->clk); |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame] | 1312 | } |
| 1313 | |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1314 | return 0; |
| 1315 | } |
| 1316 | |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1317 | #ifdef CONFIG_OF |
Linus Torvalds | c271433 | 2012-12-14 14:54:26 -0800 | [diff] [blame] | 1318 | static struct of_device_id mv_xor_dt_ids[] = { |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1319 | { .compatible = "marvell,orion-xor", }, |
| 1320 | {}, |
| 1321 | }; |
| 1322 | MODULE_DEVICE_TABLE(of, mv_xor_dt_ids); |
| 1323 | #endif |
| 1324 | |
Thomas Petazzoni | 6197165 | 2012-10-30 12:05:40 +0100 | [diff] [blame] | 1325 | static struct platform_driver mv_xor_driver = { |
| 1326 | .probe = mv_xor_probe, |
Linus Torvalds | c271433 | 2012-12-14 14:54:26 -0800 | [diff] [blame] | 1327 | .remove = mv_xor_remove, |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1328 | .driver = { |
Thomas Petazzoni | f7d12ef | 2012-11-15 16:47:58 +0100 | [diff] [blame] | 1329 | .owner = THIS_MODULE, |
| 1330 | .name = MV_XOR_NAME, |
| 1331 | .of_match_table = of_match_ptr(mv_xor_dt_ids), |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1332 | }, |
| 1333 | }; |
| 1334 | |
| 1335 | |
| 1336 | static int __init mv_xor_init(void) |
| 1337 | { |
Thomas Petazzoni | 6197165 | 2012-10-30 12:05:40 +0100 | [diff] [blame] | 1338 | return platform_driver_register(&mv_xor_driver); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1339 | } |
| 1340 | module_init(mv_xor_init); |
| 1341 | |
| 1342 | /* it's currently unsafe to unload this module */ |
| 1343 | #if 0 |
| 1344 | static void __exit mv_xor_exit(void) |
| 1345 | { |
| 1346 | platform_driver_unregister(&mv_xor_driver); |
Saeed Bishara | ff7b047 | 2008-07-08 11:58:36 -0700 | [diff] [blame] | 1347 | return; |
| 1348 | } |
| 1349 | |
| 1350 | module_exit(mv_xor_exit); |
| 1351 | #endif |
| 1352 | |
| 1353 | MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>"); |
| 1354 | MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine"); |
| 1355 | MODULE_LICENSE("GPL"); |