blob: 06715f7403efae94816e07c7db2bf54137481cb7 [file] [log] [blame]
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001/* QLogic qed NIC Driver
2 * Copyright (c) 2015-2017 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32#include <linux/types.h>
33#include <asm/byteorder.h>
34#include <linux/bitops.h>
35#include <linux/delay.h>
36#include <linux/dma-mapping.h>
37#include <linux/errno.h>
38#include <linux/io.h>
39#include <linux/kernel.h>
40#include <linux/list.h>
41#include <linux/module.h>
42#include <linux/mutex.h>
43#include <linux/pci.h>
44#include <linux/slab.h>
45#include <linux/spinlock.h>
46#include <linux/string.h>
47#include "qed.h"
48#include "qed_cxt.h"
49#include "qed_hsi.h"
50#include "qed_hw.h"
51#include "qed_init_ops.h"
52#include "qed_int.h"
53#include "qed_ll2.h"
54#include "qed_mcp.h"
55#include "qed_reg_addr.h"
Kalderon, Michal7003cdd2017-06-21 16:22:46 +030056#include <linux/qed/qed_rdma_if.h>
Kalderon, Michalb71b9af2017-06-21 16:22:45 +030057#include "qed_rdma.h"
58#include "qed_roce.h"
Kalderon, Michalf1372ee2017-06-21 16:22:44 +030059#include "qed_sp.h"
60
Kalderon, Michalf1372ee2017-06-21 16:22:44 +030061
Kalderon, Michalb71b9af2017-06-21 16:22:45 +030062int qed_rdma_bmap_alloc(struct qed_hwfn *p_hwfn,
63 struct qed_bmap *bmap, u32 max_count, char *name)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +030064{
65 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "max_count = %08x\n", max_count);
66
67 bmap->max_count = max_count;
68
69 bmap->bitmap = kcalloc(BITS_TO_LONGS(max_count), sizeof(long),
70 GFP_KERNEL);
71 if (!bmap->bitmap)
72 return -ENOMEM;
73
74 snprintf(bmap->name, QED_RDMA_MAX_BMAP_NAME, "%s", name);
75
76 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "0\n");
77 return 0;
78}
79
Kalderon, Michalb71b9af2017-06-21 16:22:45 +030080int qed_rdma_bmap_alloc_id(struct qed_hwfn *p_hwfn,
81 struct qed_bmap *bmap, u32 *id_num)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +030082{
83 *id_num = find_first_zero_bit(bmap->bitmap, bmap->max_count);
84 if (*id_num >= bmap->max_count)
85 return -EINVAL;
86
87 __set_bit(*id_num, bmap->bitmap);
88
89 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "%s bitmap: allocated id %d\n",
90 bmap->name, *id_num);
91
92 return 0;
93}
94
Kalderon, Michalb71b9af2017-06-21 16:22:45 +030095void qed_bmap_set_id(struct qed_hwfn *p_hwfn,
96 struct qed_bmap *bmap, u32 id_num)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +030097{
98 if (id_num >= bmap->max_count)
99 return;
100
101 __set_bit(id_num, bmap->bitmap);
102}
103
Kalderon, Michalb71b9af2017-06-21 16:22:45 +0300104void qed_bmap_release_id(struct qed_hwfn *p_hwfn,
105 struct qed_bmap *bmap, u32 id_num)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300106{
107 bool b_acquired;
108
109 if (id_num >= bmap->max_count)
110 return;
111
112 b_acquired = test_and_clear_bit(id_num, bmap->bitmap);
113 if (!b_acquired) {
114 DP_NOTICE(p_hwfn, "%s bitmap: id %d already released\n",
115 bmap->name, id_num);
116 return;
117 }
118
119 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "%s bitmap: released id %d\n",
120 bmap->name, id_num);
121}
122
Kalderon, Michalb71b9af2017-06-21 16:22:45 +0300123int qed_bmap_test_id(struct qed_hwfn *p_hwfn,
124 struct qed_bmap *bmap, u32 id_num)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300125{
126 if (id_num >= bmap->max_count)
127 return -1;
128
129 return test_bit(id_num, bmap->bitmap);
130}
131
132static bool qed_bmap_is_empty(struct qed_bmap *bmap)
133{
134 return bmap->max_count == find_first_bit(bmap->bitmap, bmap->max_count);
135}
136
Kalderon, Michalb71b9af2017-06-21 16:22:45 +0300137u32 qed_rdma_get_sb_id(void *p_hwfn, u32 rel_sb_id)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300138{
139 /* First sb id for RoCE is after all the l2 sb */
140 return FEAT_NUM((struct qed_hwfn *)p_hwfn, QED_PF_L2_QUE) + rel_sb_id;
141}
142
143static int qed_rdma_alloc(struct qed_hwfn *p_hwfn,
144 struct qed_ptt *p_ptt,
145 struct qed_rdma_start_in_params *params)
146{
147 struct qed_rdma_info *p_rdma_info;
148 u32 num_cons, num_tasks;
149 int rc = -ENOMEM;
150
151 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocating RDMA\n");
152
153 /* Allocate a struct with current pf rdma info */
154 p_rdma_info = kzalloc(sizeof(*p_rdma_info), GFP_KERNEL);
155 if (!p_rdma_info)
156 return rc;
157
158 p_hwfn->p_rdma_info = p_rdma_info;
Michal Kalderone0a8f9d2017-09-24 12:09:42 +0300159 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
160 p_rdma_info->proto = PROTOCOLID_IWARP;
161 else
162 p_rdma_info->proto = PROTOCOLID_ROCE;
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300163
164 num_cons = qed_cxt_get_proto_cid_count(p_hwfn, p_rdma_info->proto,
165 NULL);
166
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300167 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
168 p_rdma_info->num_qps = num_cons;
169 else
170 p_rdma_info->num_qps = num_cons / 2; /* 2 cids per qp */
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300171
172 num_tasks = qed_cxt_get_proto_tid_count(p_hwfn, PROTOCOLID_ROCE);
173
174 /* Each MR uses a single task */
175 p_rdma_info->num_mrs = num_tasks;
176
177 /* Queue zone lines are shared between RoCE and L2 in such a way that
178 * they can be used by each without obstructing the other.
179 */
180 p_rdma_info->queue_zone_base = (u16)RESC_START(p_hwfn, QED_L2_QUEUE);
181 p_rdma_info->max_queue_zones = (u16)RESC_NUM(p_hwfn, QED_L2_QUEUE);
182
183 /* Allocate a struct with device params and fill it */
184 p_rdma_info->dev = kzalloc(sizeof(*p_rdma_info->dev), GFP_KERNEL);
185 if (!p_rdma_info->dev)
186 goto free_rdma_info;
187
188 /* Allocate a struct with port params and fill it */
189 p_rdma_info->port = kzalloc(sizeof(*p_rdma_info->port), GFP_KERNEL);
190 if (!p_rdma_info->port)
191 goto free_rdma_dev;
192
193 /* Allocate bit map for pd's */
194 rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->pd_map, RDMA_MAX_PDS,
195 "PD");
196 if (rc) {
197 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
198 "Failed to allocate pd_map, rc = %d\n",
199 rc);
200 goto free_rdma_port;
201 }
202
203 /* Allocate DPI bitmap */
204 rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->dpi_map,
205 p_hwfn->dpi_count, "DPI");
206 if (rc) {
207 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
208 "Failed to allocate DPI bitmap, rc = %d\n", rc);
209 goto free_pd_map;
210 }
211
212 /* Allocate bitmap for cq's. The maximum number of CQs is bounded to
213 * twice the number of QPs.
214 */
215 rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cq_map,
216 p_rdma_info->num_qps * 2, "CQ");
217 if (rc) {
218 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
219 "Failed to allocate cq bitmap, rc = %d\n", rc);
220 goto free_dpi_map;
221 }
222
223 /* Allocate bitmap for toggle bit for cq icids
224 * We toggle the bit every time we create or resize cq for a given icid.
225 * The maximum number of CQs is bounded to twice the number of QPs.
226 */
227 rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->toggle_bits,
228 p_rdma_info->num_qps * 2, "Toggle");
229 if (rc) {
230 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
231 "Failed to allocate toogle bits, rc = %d\n", rc);
232 goto free_cq_map;
233 }
234
235 /* Allocate bitmap for itids */
236 rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->tid_map,
237 p_rdma_info->num_mrs, "MR");
238 if (rc) {
239 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
240 "Failed to allocate itids bitmaps, rc = %d\n", rc);
241 goto free_toggle_map;
242 }
243
244 /* Allocate bitmap for cids used for qps. */
245 rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cid_map, num_cons,
246 "CID");
247 if (rc) {
248 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
249 "Failed to allocate cid bitmap, rc = %d\n", rc);
250 goto free_tid_map;
251 }
252
253 /* Allocate bitmap for cids used for responders/requesters. */
254 rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->real_cid_map, num_cons,
255 "REAL_CID");
256 if (rc) {
257 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
258 "Failed to allocate real cid bitmap, rc = %d\n", rc);
259 goto free_cid_map;
260 }
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300261
262 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
263 rc = qed_iwarp_alloc(p_hwfn);
264
265 if (rc)
266 goto free_cid_map;
267
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300268 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocation successful\n");
269 return 0;
270
271free_cid_map:
272 kfree(p_rdma_info->cid_map.bitmap);
273free_tid_map:
274 kfree(p_rdma_info->tid_map.bitmap);
275free_toggle_map:
276 kfree(p_rdma_info->toggle_bits.bitmap);
277free_cq_map:
278 kfree(p_rdma_info->cq_map.bitmap);
279free_dpi_map:
280 kfree(p_rdma_info->dpi_map.bitmap);
281free_pd_map:
282 kfree(p_rdma_info->pd_map.bitmap);
283free_rdma_port:
284 kfree(p_rdma_info->port);
285free_rdma_dev:
286 kfree(p_rdma_info->dev);
287free_rdma_info:
288 kfree(p_rdma_info);
289
290 return rc;
291}
292
Kalderon, Michalb71b9af2017-06-21 16:22:45 +0300293void qed_rdma_bmap_free(struct qed_hwfn *p_hwfn,
294 struct qed_bmap *bmap, bool check)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300295{
296 int weight = bitmap_weight(bmap->bitmap, bmap->max_count);
297 int last_line = bmap->max_count / (64 * 8);
298 int last_item = last_line * 8 +
299 DIV_ROUND_UP(bmap->max_count % (64 * 8), 64);
300 u64 *pmap = (u64 *)bmap->bitmap;
301 int line, item, offset;
302 u8 str_last_line[200] = { 0 };
303
304 if (!weight || !check)
305 goto end;
306
307 DP_NOTICE(p_hwfn,
308 "%s bitmap not free - size=%d, weight=%d, 512 bits per line\n",
309 bmap->name, bmap->max_count, weight);
310
311 /* print aligned non-zero lines, if any */
312 for (item = 0, line = 0; line < last_line; line++, item += 8)
313 if (bitmap_weight((unsigned long *)&pmap[item], 64 * 8))
314 DP_NOTICE(p_hwfn,
315 "line 0x%04x: 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx\n",
316 line,
317 pmap[item],
318 pmap[item + 1],
319 pmap[item + 2],
320 pmap[item + 3],
321 pmap[item + 4],
322 pmap[item + 5],
323 pmap[item + 6], pmap[item + 7]);
324
325 /* print last unaligned non-zero line, if any */
326 if ((bmap->max_count % (64 * 8)) &&
327 (bitmap_weight((unsigned long *)&pmap[item],
328 bmap->max_count - item * 64))) {
329 offset = sprintf(str_last_line, "line 0x%04x: ", line);
330 for (; item < last_item; item++)
331 offset += sprintf(str_last_line + offset,
332 "0x%016llx ", pmap[item]);
333 DP_NOTICE(p_hwfn, "%s\n", str_last_line);
334 }
335
336end:
337 kfree(bmap->bitmap);
338 bmap->bitmap = NULL;
339}
340
341static void qed_rdma_resc_free(struct qed_hwfn *p_hwfn)
342{
343 struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
344
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300345 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
346 qed_iwarp_resc_free(p_hwfn);
347
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300348 qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->cid_map, 1);
349 qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->pd_map, 1);
350 qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->dpi_map, 1);
351 qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->cq_map, 1);
352 qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->toggle_bits, 0);
353 qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->tid_map, 1);
354
355 kfree(p_rdma_info->port);
356 kfree(p_rdma_info->dev);
357
358 kfree(p_rdma_info);
359}
360
361static void qed_rdma_free(struct qed_hwfn *p_hwfn)
362{
363 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Freeing RDMA\n");
364
365 qed_rdma_resc_free(p_hwfn);
366}
367
368static void qed_rdma_get_guid(struct qed_hwfn *p_hwfn, u8 *guid)
369{
370 guid[0] = p_hwfn->hw_info.hw_mac_addr[0] ^ 2;
371 guid[1] = p_hwfn->hw_info.hw_mac_addr[1];
372 guid[2] = p_hwfn->hw_info.hw_mac_addr[2];
373 guid[3] = 0xff;
374 guid[4] = 0xfe;
375 guid[5] = p_hwfn->hw_info.hw_mac_addr[3];
376 guid[6] = p_hwfn->hw_info.hw_mac_addr[4];
377 guid[7] = p_hwfn->hw_info.hw_mac_addr[5];
378}
379
380static void qed_rdma_init_events(struct qed_hwfn *p_hwfn,
381 struct qed_rdma_start_in_params *params)
382{
383 struct qed_rdma_events *events;
384
385 events = &p_hwfn->p_rdma_info->events;
386
387 events->unaffiliated_event = params->events->unaffiliated_event;
388 events->affiliated_event = params->events->affiliated_event;
389 events->context = params->events->context;
390}
391
392static void qed_rdma_init_devinfo(struct qed_hwfn *p_hwfn,
393 struct qed_rdma_start_in_params *params)
394{
395 struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
396 struct qed_dev *cdev = p_hwfn->cdev;
397 u32 pci_status_control;
398 u32 num_qps;
399
400 /* Vendor specific information */
401 dev->vendor_id = cdev->vendor_id;
402 dev->vendor_part_id = cdev->device_id;
403 dev->hw_ver = 0;
404 dev->fw_ver = (FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) |
405 (FW_REVISION_VERSION << 8) | (FW_ENGINEERING_VERSION);
406
407 qed_rdma_get_guid(p_hwfn, (u8 *)&dev->sys_image_guid);
408 dev->node_guid = dev->sys_image_guid;
409
410 dev->max_sge = min_t(u32, RDMA_MAX_SGE_PER_SQ_WQE,
411 RDMA_MAX_SGE_PER_RQ_WQE);
412
413 if (cdev->rdma_max_sge)
414 dev->max_sge = min_t(u32, cdev->rdma_max_sge, dev->max_sge);
415
416 dev->max_inline = ROCE_REQ_MAX_INLINE_DATA_SIZE;
417
418 dev->max_inline = (cdev->rdma_max_inline) ?
419 min_t(u32, cdev->rdma_max_inline, dev->max_inline) :
420 dev->max_inline;
421
422 dev->max_wqe = QED_RDMA_MAX_WQE;
423 dev->max_cnq = (u8)FEAT_NUM(p_hwfn, QED_RDMA_CNQ);
424
425 /* The number of QPs may be higher than QED_ROCE_MAX_QPS, because
426 * it is up-aligned to 16 and then to ILT page size within qed cxt.
427 * This is OK in terms of ILT but we don't want to configure the FW
428 * above its abilities
429 */
430 num_qps = ROCE_MAX_QPS;
431 num_qps = min_t(u64, num_qps, p_hwfn->p_rdma_info->num_qps);
432 dev->max_qp = num_qps;
433
434 /* CQs uses the same icids that QPs use hence they are limited by the
435 * number of icids. There are two icids per QP.
436 */
437 dev->max_cq = num_qps * 2;
438
439 /* The number of mrs is smaller by 1 since the first is reserved */
440 dev->max_mr = p_hwfn->p_rdma_info->num_mrs - 1;
441 dev->max_mr_size = QED_RDMA_MAX_MR_SIZE;
442
443 /* The maximum CQE capacity per CQ supported.
444 * max number of cqes will be in two layer pbl,
445 * 8 is the pointer size in bytes
446 * 32 is the size of cq element in bytes
447 */
448 if (params->cq_mode == QED_RDMA_CQ_MODE_32_BITS)
449 dev->max_cqe = QED_RDMA_MAX_CQE_32_BIT;
450 else
451 dev->max_cqe = QED_RDMA_MAX_CQE_16_BIT;
452
453 dev->max_mw = 0;
454 dev->max_fmr = QED_RDMA_MAX_FMR;
455 dev->max_mr_mw_fmr_pbl = (PAGE_SIZE / 8) * (PAGE_SIZE / 8);
456 dev->max_mr_mw_fmr_size = dev->max_mr_mw_fmr_pbl * PAGE_SIZE;
457 dev->max_pkey = QED_RDMA_MAX_P_KEY;
458
459 dev->max_qp_resp_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
460 (RDMA_RESP_RD_ATOMIC_ELM_SIZE * 2);
461 dev->max_qp_req_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
462 RDMA_REQ_RD_ATOMIC_ELM_SIZE;
463 dev->max_dev_resp_rd_atomic_resc = dev->max_qp_resp_rd_atomic_resc *
464 p_hwfn->p_rdma_info->num_qps;
465 dev->page_size_caps = QED_RDMA_PAGE_SIZE_CAPS;
466 dev->dev_ack_delay = QED_RDMA_ACK_DELAY;
467 dev->max_pd = RDMA_MAX_PDS;
468 dev->max_ah = p_hwfn->p_rdma_info->num_qps;
469 dev->max_stats_queues = (u8)RESC_NUM(p_hwfn, QED_RDMA_STATS_QUEUE);
470
471 /* Set capablities */
472 dev->dev_caps = 0;
473 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RNR_NAK, 1);
474 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_ACTIVE_EVENT, 1);
475 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_CHANGE_EVENT, 1);
476 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RESIZE_CQ, 1);
477 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_MEMORY_EXT, 1);
478 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_QUEUE_EXT, 1);
479 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ZBVA, 1);
480 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_LOCAL_INV_FENCE, 1);
481
482 /* Check atomic operations support in PCI configuration space. */
483 pci_read_config_dword(cdev->pdev,
484 cdev->pdev->pcie_cap + PCI_EXP_DEVCTL2,
485 &pci_status_control);
486
487 if (pci_status_control & PCI_EXP_DEVCTL2_LTR_EN)
488 SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ATOMIC_OP, 1);
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300489
490 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
491 qed_iwarp_init_devinfo(p_hwfn);
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300492}
493
494static void qed_rdma_init_port(struct qed_hwfn *p_hwfn)
495{
496 struct qed_rdma_port *port = p_hwfn->p_rdma_info->port;
497 struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
498
499 port->port_state = p_hwfn->mcp_info->link_output.link_up ?
500 QED_RDMA_PORT_UP : QED_RDMA_PORT_DOWN;
501
502 port->max_msg_size = min_t(u64,
503 (dev->max_mr_mw_fmr_size *
504 p_hwfn->cdev->rdma_max_sge),
505 BIT(31));
506
507 port->pkey_bad_counter = 0;
508}
509
510static int qed_rdma_init_hw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
511{
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300512 int rc = 0;
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300513
514 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Initializing HW\n");
515 p_hwfn->b_rdma_enabled_in_prs = false;
516
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300517 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
518 qed_iwarp_init_hw(p_hwfn, p_ptt);
519 else
520 rc = qed_roce_init_hw(p_hwfn, p_ptt);
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300521
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300522 return rc;
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300523}
524
525static int qed_rdma_start_fw(struct qed_hwfn *p_hwfn,
526 struct qed_rdma_start_in_params *params,
527 struct qed_ptt *p_ptt)
528{
529 struct rdma_init_func_ramrod_data *p_ramrod;
530 struct qed_rdma_cnq_params *p_cnq_pbl_list;
531 struct rdma_init_func_hdr *p_params_header;
532 struct rdma_cnq_params *p_cnq_params;
533 struct qed_sp_init_data init_data;
534 struct qed_spq_entry *p_ent;
535 u32 cnq_id, sb_id;
536 u16 igu_sb_id;
537 int rc;
538
539 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Starting FW\n");
540
541 /* Save the number of cnqs for the function close ramrod */
542 p_hwfn->p_rdma_info->num_cnqs = params->desired_cnq;
543
544 /* Get SPQ entry */
545 memset(&init_data, 0, sizeof(init_data));
546 init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
547 init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
548
549 rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_INIT,
550 p_hwfn->p_rdma_info->proto, &init_data);
551 if (rc)
552 return rc;
553
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300554 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
555 p_ramrod = &p_ent->ramrod.iwarp_init_func.rdma;
556 else
557 p_ramrod = &p_ent->ramrod.roce_init_func.rdma;
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300558
559 p_params_header = &p_ramrod->params_header;
560 p_params_header->cnq_start_offset = (u8)RESC_START(p_hwfn,
561 QED_RDMA_CNQ_RAM);
562 p_params_header->num_cnqs = params->desired_cnq;
563
564 if (params->cq_mode == QED_RDMA_CQ_MODE_16_BITS)
565 p_params_header->cq_ring_mode = 1;
566 else
567 p_params_header->cq_ring_mode = 0;
568
569 for (cnq_id = 0; cnq_id < params->desired_cnq; cnq_id++) {
570 sb_id = qed_rdma_get_sb_id(p_hwfn, cnq_id);
571 igu_sb_id = qed_get_igu_sb_id(p_hwfn, sb_id);
572 p_ramrod->cnq_params[cnq_id].sb_num = cpu_to_le16(igu_sb_id);
573 p_cnq_params = &p_ramrod->cnq_params[cnq_id];
574 p_cnq_pbl_list = &params->cnq_pbl_list[cnq_id];
575
576 p_cnq_params->sb_index = p_hwfn->pf_params.rdma_pf_params.gl_pi;
577 p_cnq_params->num_pbl_pages = p_cnq_pbl_list->num_pbl_pages;
578
579 DMA_REGPAIR_LE(p_cnq_params->pbl_base_addr,
580 p_cnq_pbl_list->pbl_ptr);
581
582 /* we assume here that cnq_id and qz_offset are the same */
583 p_cnq_params->queue_zone_num =
584 cpu_to_le16(p_hwfn->p_rdma_info->queue_zone_base +
585 cnq_id);
586 }
587
588 return qed_spq_post(p_hwfn, p_ent, NULL);
589}
590
591static int qed_rdma_alloc_tid(void *rdma_cxt, u32 *itid)
592{
593 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
594 int rc;
595
596 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID\n");
597
598 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
599 rc = qed_rdma_bmap_alloc_id(p_hwfn,
600 &p_hwfn->p_rdma_info->tid_map, itid);
601 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
602 if (rc)
603 goto out;
604
605 rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_TASK, *itid);
606out:
607 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID - done, rc = %d\n", rc);
608 return rc;
609}
610
611static int qed_rdma_reserve_lkey(struct qed_hwfn *p_hwfn)
612{
613 struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
614
615 /* The first DPI is reserved for the Kernel */
616 __set_bit(0, p_hwfn->p_rdma_info->dpi_map.bitmap);
617
618 /* Tid 0 will be used as the key for "reserved MR".
619 * The driver should allocate memory for it so it can be loaded but no
620 * ramrod should be passed on it.
621 */
622 qed_rdma_alloc_tid(p_hwfn, &dev->reserved_lkey);
623 if (dev->reserved_lkey != RDMA_RESERVED_LKEY) {
624 DP_NOTICE(p_hwfn,
625 "Reserved lkey should be equal to RDMA_RESERVED_LKEY\n");
626 return -EINVAL;
627 }
628
629 return 0;
630}
631
632static int qed_rdma_setup(struct qed_hwfn *p_hwfn,
633 struct qed_ptt *p_ptt,
634 struct qed_rdma_start_in_params *params)
635{
636 int rc;
637
638 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA setup\n");
639
640 spin_lock_init(&p_hwfn->p_rdma_info->lock);
641
642 qed_rdma_init_devinfo(p_hwfn, params);
643 qed_rdma_init_port(p_hwfn);
644 qed_rdma_init_events(p_hwfn, params);
645
646 rc = qed_rdma_reserve_lkey(p_hwfn);
647 if (rc)
648 return rc;
649
650 rc = qed_rdma_init_hw(p_hwfn, p_ptt);
651 if (rc)
652 return rc;
653
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300654 if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
655 rc = qed_iwarp_setup(p_hwfn, p_ptt, params);
656 if (rc)
657 return rc;
658 } else {
659 rc = qed_roce_setup(p_hwfn);
660 if (rc)
661 return rc;
662 }
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300663
664 return qed_rdma_start_fw(p_hwfn, params, p_ptt);
665}
666
Kalderon, Michalb71b9af2017-06-21 16:22:45 +0300667int qed_rdma_stop(void *rdma_cxt)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300668{
669 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
670 struct rdma_close_func_ramrod_data *p_ramrod;
671 struct qed_sp_init_data init_data;
672 struct qed_spq_entry *p_ent;
673 struct qed_ptt *p_ptt;
674 u32 ll2_ethertype_en;
675 int rc = -EBUSY;
676
677 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop\n");
678
679 p_ptt = qed_ptt_acquire(p_hwfn);
680 if (!p_ptt) {
681 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Failed to acquire PTT\n");
682 return rc;
683 }
684
685 /* Disable RoCE search */
686 qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0);
687 p_hwfn->b_rdma_enabled_in_prs = false;
688
689 qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF, 0);
690
691 ll2_ethertype_en = qed_rd(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN);
692
693 qed_wr(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN,
694 (ll2_ethertype_en & 0xFFFE));
695
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300696 if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
697 rc = qed_iwarp_stop(p_hwfn, p_ptt);
698 if (rc) {
699 qed_ptt_release(p_hwfn, p_ptt);
700 return rc;
701 }
702 } else {
703 qed_roce_stop(p_hwfn);
704 }
705
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300706 qed_ptt_release(p_hwfn, p_ptt);
707
708 /* Get SPQ entry */
709 memset(&init_data, 0, sizeof(init_data));
710 init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
711 init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
712
713 /* Stop RoCE */
714 rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_CLOSE,
715 p_hwfn->p_rdma_info->proto, &init_data);
716 if (rc)
717 goto out;
718
719 p_ramrod = &p_ent->ramrod.rdma_close_func;
720
721 p_ramrod->num_cnqs = p_hwfn->p_rdma_info->num_cnqs;
722 p_ramrod->cnq_start_offset = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM);
723
724 rc = qed_spq_post(p_hwfn, p_ent, NULL);
725
726out:
727 qed_rdma_free(p_hwfn);
728
729 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop done, rc = %d\n", rc);
730 return rc;
731}
732
733static int qed_rdma_add_user(void *rdma_cxt,
734 struct qed_rdma_add_user_out_params *out_params)
735{
736 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
737 u32 dpi_start_offset;
738 u32 returned_id = 0;
739 int rc;
740
741 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding User\n");
742
743 /* Allocate DPI */
744 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
745 rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map,
746 &returned_id);
747 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
748
749 out_params->dpi = (u16)returned_id;
750
751 /* Calculate the corresponding DPI address */
752 dpi_start_offset = p_hwfn->dpi_start_offset;
753
754 out_params->dpi_addr = (u64)((u8 __iomem *)p_hwfn->doorbells +
755 dpi_start_offset +
756 ((out_params->dpi) * p_hwfn->dpi_size));
757
758 out_params->dpi_phys_addr = p_hwfn->cdev->db_phys_addr +
759 dpi_start_offset +
760 ((out_params->dpi) * p_hwfn->dpi_size);
761
762 out_params->dpi_size = p_hwfn->dpi_size;
763 out_params->wid_count = p_hwfn->wid_count;
764
765 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding user - done, rc = %d\n", rc);
766 return rc;
767}
768
769static struct qed_rdma_port *qed_rdma_query_port(void *rdma_cxt)
770{
771 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
772 struct qed_rdma_port *p_port = p_hwfn->p_rdma_info->port;
773
774 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA Query port\n");
775
776 /* Link may have changed */
777 p_port->port_state = p_hwfn->mcp_info->link_output.link_up ?
778 QED_RDMA_PORT_UP : QED_RDMA_PORT_DOWN;
779
780 p_port->link_speed = p_hwfn->mcp_info->link_output.speed;
781
782 p_port->max_msg_size = RDMA_MAX_DATA_SIZE_IN_WQE;
783
784 return p_port;
785}
786
787static struct qed_rdma_device *qed_rdma_query_device(void *rdma_cxt)
788{
789 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
790
791 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query device\n");
792
793 /* Return struct with device parameters */
794 return p_hwfn->p_rdma_info->dev;
795}
796
797static void qed_rdma_free_tid(void *rdma_cxt, u32 itid)
798{
799 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
800
801 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
802
803 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
804 qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->tid_map, itid);
805 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
806}
807
808static void qed_rdma_cnq_prod_update(void *rdma_cxt, u8 qz_offset, u16 prod)
809{
810 struct qed_hwfn *p_hwfn;
811 u16 qz_num;
812 u32 addr;
813
814 p_hwfn = (struct qed_hwfn *)rdma_cxt;
815
816 if (qz_offset > p_hwfn->p_rdma_info->max_queue_zones) {
817 DP_NOTICE(p_hwfn,
818 "queue zone offset %d is too large (max is %d)\n",
819 qz_offset, p_hwfn->p_rdma_info->max_queue_zones);
820 return;
821 }
822
823 qz_num = p_hwfn->p_rdma_info->queue_zone_base + qz_offset;
824 addr = GTT_BAR0_MAP_REG_USDM_RAM +
825 USTORM_COMMON_QUEUE_CONS_OFFSET(qz_num);
826
827 REG_WR16(p_hwfn, addr, prod);
828
829 /* keep prod updates ordered */
830 wmb();
831}
832
833static int qed_fill_rdma_dev_info(struct qed_dev *cdev,
834 struct qed_dev_rdma_info *info)
835{
836 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
837
838 memset(info, 0, sizeof(*info));
839
Kalderon, Michal67b40dc2017-07-02 10:29:22 +0300840 info->rdma_type = QED_IS_ROCE_PERSONALITY(p_hwfn) ?
841 QED_RDMA_TYPE_ROCE : QED_RDMA_TYPE_IWARP;
842
Kalderon, Michalf1372ee2017-06-21 16:22:44 +0300843 info->user_dpm_enabled = (p_hwfn->db_bar_no_edpm == 0);
844
845 qed_fill_dev_info(cdev, &info->common);
846
847 return 0;
848}
849
850static int qed_rdma_get_sb_start(struct qed_dev *cdev)
851{
852 int feat_num;
853
854 if (cdev->num_hwfns > 1)
855 feat_num = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_PF_L2_QUE);
856 else
857 feat_num = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_PF_L2_QUE) *
858 cdev->num_hwfns;
859
860 return feat_num;
861}
862
863static int qed_rdma_get_min_cnq_msix(struct qed_dev *cdev)
864{
865 int n_cnq = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_RDMA_CNQ);
866 int n_msix = cdev->int_params.rdma_msix_cnt;
867
868 return min_t(int, n_cnq, n_msix);
869}
870
871static int qed_rdma_set_int(struct qed_dev *cdev, u16 cnt)
872{
873 int limit = 0;
874
875 /* Mark the fastpath as free/used */
876 cdev->int_params.fp_initialized = cnt ? true : false;
877
878 if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX) {
879 DP_ERR(cdev,
880 "qed roce supports only MSI-X interrupts (detected %d).\n",
881 cdev->int_params.out.int_mode);
882 return -EINVAL;
883 } else if (cdev->int_params.fp_msix_cnt) {
884 limit = cdev->int_params.rdma_msix_cnt;
885 }
886
887 if (!limit)
888 return -ENOMEM;
889
890 return min_t(int, cnt, limit);
891}
892
893static int qed_rdma_get_int(struct qed_dev *cdev, struct qed_int_info *info)
894{
895 memset(info, 0, sizeof(*info));
896
897 if (!cdev->int_params.fp_initialized) {
898 DP_INFO(cdev,
899 "Protocol driver requested interrupt information, but its support is not yet configured\n");
900 return -EINVAL;
901 }
902
903 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
904 int msix_base = cdev->int_params.rdma_msix_base;
905
906 info->msix_cnt = cdev->int_params.rdma_msix_cnt;
907 info->msix = &cdev->int_params.msix_table[msix_base];
908
909 DP_VERBOSE(cdev, QED_MSG_RDMA, "msix_cnt = %d msix_base=%d\n",
910 info->msix_cnt, msix_base);
911 }
912
913 return 0;
914}
915
916static int qed_rdma_alloc_pd(void *rdma_cxt, u16 *pd)
917{
918 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
919 u32 returned_id;
920 int rc;
921
922 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD\n");
923
924 /* Allocates an unused protection domain */
925 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
926 rc = qed_rdma_bmap_alloc_id(p_hwfn,
927 &p_hwfn->p_rdma_info->pd_map, &returned_id);
928 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
929
930 *pd = (u16)returned_id;
931
932 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD - done, rc = %d\n", rc);
933 return rc;
934}
935
936static void qed_rdma_free_pd(void *rdma_cxt, u16 pd)
937{
938 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
939
940 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "pd = %08x\n", pd);
941
942 /* Returns a previously allocated protection domain for reuse */
943 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
944 qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->pd_map, pd);
945 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
946}
947
948static enum qed_rdma_toggle_bit
949qed_rdma_toggle_bit_create_resize_cq(struct qed_hwfn *p_hwfn, u16 icid)
950{
951 struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
952 enum qed_rdma_toggle_bit toggle_bit;
953 u32 bmap_id;
954
955 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", icid);
956
957 /* the function toggle the bit that is related to a given icid
958 * and returns the new toggle bit's value
959 */
960 bmap_id = icid - qed_cxt_get_proto_cid_start(p_hwfn, p_info->proto);
961
962 spin_lock_bh(&p_info->lock);
963 toggle_bit = !test_and_change_bit(bmap_id,
964 p_info->toggle_bits.bitmap);
965 spin_unlock_bh(&p_info->lock);
966
967 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QED_RDMA_TOGGLE_BIT_= %d\n",
968 toggle_bit);
969
970 return toggle_bit;
971}
972
973static int qed_rdma_create_cq(void *rdma_cxt,
974 struct qed_rdma_create_cq_in_params *params,
975 u16 *icid)
976{
977 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
978 struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
979 struct rdma_create_cq_ramrod_data *p_ramrod;
980 enum qed_rdma_toggle_bit toggle_bit;
981 struct qed_sp_init_data init_data;
982 struct qed_spq_entry *p_ent;
983 u32 returned_id, start_cid;
984 int rc;
985
986 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "cq_handle = %08x%08x\n",
987 params->cq_handle_hi, params->cq_handle_lo);
988
989 /* Allocate icid */
990 spin_lock_bh(&p_info->lock);
991 rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_info->cq_map, &returned_id);
992 spin_unlock_bh(&p_info->lock);
993
994 if (rc) {
995 DP_NOTICE(p_hwfn, "Can't create CQ, rc = %d\n", rc);
996 return rc;
997 }
998
999 start_cid = qed_cxt_get_proto_cid_start(p_hwfn,
1000 p_info->proto);
1001 *icid = returned_id + start_cid;
1002
1003 /* Check if icid requires a page allocation */
1004 rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, *icid);
1005 if (rc)
1006 goto err;
1007
1008 /* Get SPQ entry */
1009 memset(&init_data, 0, sizeof(init_data));
1010 init_data.cid = *icid;
1011 init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1012 init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1013
1014 /* Send create CQ ramrod */
1015 rc = qed_sp_init_request(p_hwfn, &p_ent,
1016 RDMA_RAMROD_CREATE_CQ,
1017 p_info->proto, &init_data);
1018 if (rc)
1019 goto err;
1020
1021 p_ramrod = &p_ent->ramrod.rdma_create_cq;
1022
1023 p_ramrod->cq_handle.hi = cpu_to_le32(params->cq_handle_hi);
1024 p_ramrod->cq_handle.lo = cpu_to_le32(params->cq_handle_lo);
1025 p_ramrod->dpi = cpu_to_le16(params->dpi);
1026 p_ramrod->is_two_level_pbl = params->pbl_two_level;
1027 p_ramrod->max_cqes = cpu_to_le32(params->cq_size);
1028 DMA_REGPAIR_LE(p_ramrod->pbl_addr, params->pbl_ptr);
1029 p_ramrod->pbl_num_pages = cpu_to_le16(params->pbl_num_pages);
1030 p_ramrod->cnq_id = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM) +
1031 params->cnq_id;
1032 p_ramrod->int_timeout = params->int_timeout;
1033
1034 /* toggle the bit for every resize or create cq for a given icid */
1035 toggle_bit = qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
1036
1037 p_ramrod->toggle_bit = toggle_bit;
1038
1039 rc = qed_spq_post(p_hwfn, p_ent, NULL);
1040 if (rc) {
1041 /* restore toggle bit */
1042 qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
1043 goto err;
1044 }
1045
1046 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Created CQ, rc = %d\n", rc);
1047 return rc;
1048
1049err:
1050 /* release allocated icid */
1051 spin_lock_bh(&p_info->lock);
1052 qed_bmap_release_id(p_hwfn, &p_info->cq_map, returned_id);
1053 spin_unlock_bh(&p_info->lock);
1054 DP_NOTICE(p_hwfn, "Create CQ failed, rc = %d\n", rc);
1055
1056 return rc;
1057}
1058
1059static int
1060qed_rdma_destroy_cq(void *rdma_cxt,
1061 struct qed_rdma_destroy_cq_in_params *in_params,
1062 struct qed_rdma_destroy_cq_out_params *out_params)
1063{
1064 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1065 struct rdma_destroy_cq_output_params *p_ramrod_res;
1066 struct rdma_destroy_cq_ramrod_data *p_ramrod;
1067 struct qed_sp_init_data init_data;
1068 struct qed_spq_entry *p_ent;
1069 dma_addr_t ramrod_res_phys;
1070 enum protocol_type proto;
1071 int rc = -ENOMEM;
1072
1073 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", in_params->icid);
1074
1075 p_ramrod_res =
1076 (struct rdma_destroy_cq_output_params *)
1077 dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
1078 sizeof(struct rdma_destroy_cq_output_params),
1079 &ramrod_res_phys, GFP_KERNEL);
1080 if (!p_ramrod_res) {
1081 DP_NOTICE(p_hwfn,
1082 "qed destroy cq failed: cannot allocate memory (ramrod)\n");
1083 return rc;
1084 }
1085
1086 /* Get SPQ entry */
1087 memset(&init_data, 0, sizeof(init_data));
1088 init_data.cid = in_params->icid;
1089 init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1090 init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1091 proto = p_hwfn->p_rdma_info->proto;
1092 /* Send destroy CQ ramrod */
1093 rc = qed_sp_init_request(p_hwfn, &p_ent,
1094 RDMA_RAMROD_DESTROY_CQ,
1095 proto, &init_data);
1096 if (rc)
1097 goto err;
1098
1099 p_ramrod = &p_ent->ramrod.rdma_destroy_cq;
1100 DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
1101
1102 rc = qed_spq_post(p_hwfn, p_ent, NULL);
1103 if (rc)
1104 goto err;
1105
1106 out_params->num_cq_notif = le16_to_cpu(p_ramrod_res->cnq_num);
1107
1108 dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1109 sizeof(struct rdma_destroy_cq_output_params),
1110 p_ramrod_res, ramrod_res_phys);
1111
1112 /* Free icid */
1113 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1114
1115 qed_bmap_release_id(p_hwfn,
1116 &p_hwfn->p_rdma_info->cq_map,
1117 (in_params->icid -
1118 qed_cxt_get_proto_cid_start(p_hwfn, proto)));
1119
1120 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1121
1122 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroyed CQ, rc = %d\n", rc);
1123 return rc;
1124
1125err: dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1126 sizeof(struct rdma_destroy_cq_output_params),
1127 p_ramrod_res, ramrod_res_phys);
1128
1129 return rc;
1130}
1131
Kalderon, Michalb71b9af2017-06-21 16:22:45 +03001132void qed_rdma_set_fw_mac(u16 *p_fw_mac, u8 *p_qed_mac)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001133{
1134 p_fw_mac[0] = cpu_to_le16((p_qed_mac[0] << 8) + p_qed_mac[1]);
1135 p_fw_mac[1] = cpu_to_le16((p_qed_mac[2] << 8) + p_qed_mac[3]);
1136 p_fw_mac[2] = cpu_to_le16((p_qed_mac[4] << 8) + p_qed_mac[5]);
1137}
1138
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001139static int qed_rdma_query_qp(void *rdma_cxt,
1140 struct qed_rdma_qp *qp,
1141 struct qed_rdma_query_qp_out_params *out_params)
1142{
1143 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
Kalderon, Michal67b40dc2017-07-02 10:29:22 +03001144 int rc = 0;
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001145
1146 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
1147
1148 /* The following fields are filled in from qp and not FW as they can't
1149 * be modified by FW
1150 */
1151 out_params->mtu = qp->mtu;
1152 out_params->dest_qp = qp->dest_qp;
1153 out_params->incoming_atomic_en = qp->incoming_atomic_en;
1154 out_params->e2e_flow_control_en = qp->e2e_flow_control_en;
1155 out_params->incoming_rdma_read_en = qp->incoming_rdma_read_en;
1156 out_params->incoming_rdma_write_en = qp->incoming_rdma_write_en;
1157 out_params->dgid = qp->dgid;
1158 out_params->flow_label = qp->flow_label;
1159 out_params->hop_limit_ttl = qp->hop_limit_ttl;
1160 out_params->traffic_class_tos = qp->traffic_class_tos;
1161 out_params->timeout = qp->ack_timeout;
1162 out_params->rnr_retry = qp->rnr_retry_cnt;
1163 out_params->retry_cnt = qp->retry_cnt;
1164 out_params->min_rnr_nak_timer = qp->min_rnr_nak_timer;
1165 out_params->pkey_index = 0;
1166 out_params->max_rd_atomic = qp->max_rd_atomic_req;
1167 out_params->max_dest_rd_atomic = qp->max_rd_atomic_resp;
1168 out_params->sqd_async = qp->sqd_async;
1169
Kalderon, Michal67b40dc2017-07-02 10:29:22 +03001170 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
1171 qed_iwarp_query_qp(qp, out_params);
1172 else
1173 rc = qed_roce_query_qp(p_hwfn, qp, out_params);
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001174
1175 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query QP, rc = %d\n", rc);
1176 return rc;
1177}
1178
1179static int qed_rdma_destroy_qp(void *rdma_cxt, struct qed_rdma_qp *qp)
1180{
1181 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1182 int rc = 0;
1183
1184 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
1185
Kalderon, Michal67b40dc2017-07-02 10:29:22 +03001186 if (QED_IS_IWARP_PERSONALITY(p_hwfn))
1187 rc = qed_iwarp_destroy_qp(p_hwfn, qp);
1188 else
1189 rc = qed_roce_destroy_qp(p_hwfn, qp);
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001190
1191 /* free qp params struct */
1192 kfree(qp);
1193
1194 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QP destroyed\n");
1195 return rc;
1196}
1197
1198static struct qed_rdma_qp *
1199qed_rdma_create_qp(void *rdma_cxt,
1200 struct qed_rdma_create_qp_in_params *in_params,
1201 struct qed_rdma_create_qp_out_params *out_params)
1202{
1203 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1204 struct qed_rdma_qp *qp;
1205 u8 max_stats_queues;
1206 int rc;
1207
1208 if (!rdma_cxt || !in_params || !out_params || !p_hwfn->p_rdma_info) {
1209 DP_ERR(p_hwfn->cdev,
1210 "qed roce create qp failed due to NULL entry (rdma_cxt=%p, in=%p, out=%p, roce_info=?\n",
1211 rdma_cxt, in_params, out_params);
1212 return NULL;
1213 }
1214
1215 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1216 "qed rdma create qp called with qp_handle = %08x%08x\n",
1217 in_params->qp_handle_hi, in_params->qp_handle_lo);
1218
1219 /* Some sanity checks... */
1220 max_stats_queues = p_hwfn->p_rdma_info->dev->max_stats_queues;
1221 if (in_params->stats_queue >= max_stats_queues) {
1222 DP_ERR(p_hwfn->cdev,
1223 "qed rdma create qp failed due to invalid statistics queue %d. maximum is %d\n",
1224 in_params->stats_queue, max_stats_queues);
1225 return NULL;
1226 }
1227
Kalderon, Michal67b40dc2017-07-02 10:29:22 +03001228 if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
1229 if (in_params->sq_num_pages * sizeof(struct regpair) >
1230 IWARP_SHARED_QUEUE_PAGE_SQ_PBL_MAX_SIZE) {
1231 DP_NOTICE(p_hwfn->cdev,
1232 "Sq num pages: %d exceeds maximum\n",
1233 in_params->sq_num_pages);
1234 return NULL;
1235 }
1236 if (in_params->rq_num_pages * sizeof(struct regpair) >
1237 IWARP_SHARED_QUEUE_PAGE_RQ_PBL_MAX_SIZE) {
1238 DP_NOTICE(p_hwfn->cdev,
1239 "Rq num pages: %d exceeds maximum\n",
1240 in_params->rq_num_pages);
1241 return NULL;
1242 }
1243 }
1244
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001245 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
1246 if (!qp)
1247 return NULL;
1248
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001249 qp->cur_state = QED_ROCE_QP_STATE_RESET;
1250 qp->qp_handle.hi = cpu_to_le32(in_params->qp_handle_hi);
1251 qp->qp_handle.lo = cpu_to_le32(in_params->qp_handle_lo);
1252 qp->qp_handle_async.hi = cpu_to_le32(in_params->qp_handle_async_hi);
1253 qp->qp_handle_async.lo = cpu_to_le32(in_params->qp_handle_async_lo);
1254 qp->use_srq = in_params->use_srq;
1255 qp->signal_all = in_params->signal_all;
1256 qp->fmr_and_reserved_lkey = in_params->fmr_and_reserved_lkey;
1257 qp->pd = in_params->pd;
1258 qp->dpi = in_params->dpi;
1259 qp->sq_cq_id = in_params->sq_cq_id;
1260 qp->sq_num_pages = in_params->sq_num_pages;
1261 qp->sq_pbl_ptr = in_params->sq_pbl_ptr;
1262 qp->rq_cq_id = in_params->rq_cq_id;
1263 qp->rq_num_pages = in_params->rq_num_pages;
1264 qp->rq_pbl_ptr = in_params->rq_pbl_ptr;
1265 qp->srq_id = in_params->srq_id;
1266 qp->req_offloaded = false;
1267 qp->resp_offloaded = false;
1268 qp->e2e_flow_control_en = qp->use_srq ? false : true;
1269 qp->stats_queue = in_params->stats_queue;
1270
Kalderon, Michal67b40dc2017-07-02 10:29:22 +03001271 if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
1272 rc = qed_iwarp_create_qp(p_hwfn, qp, out_params);
1273 qp->qpid = qp->icid;
1274 } else {
1275 rc = qed_roce_alloc_cid(p_hwfn, &qp->icid);
1276 qp->qpid = ((0xFF << 16) | qp->icid);
1277 }
1278
1279 if (rc) {
1280 kfree(qp);
1281 return NULL;
1282 }
1283
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001284 out_params->icid = qp->icid;
1285 out_params->qp_id = qp->qpid;
1286
1287 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Create QP, rc = %d\n", rc);
1288 return qp;
1289}
1290
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001291static int qed_rdma_modify_qp(void *rdma_cxt,
1292 struct qed_rdma_qp *qp,
1293 struct qed_rdma_modify_qp_in_params *params)
1294{
1295 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1296 enum qed_roce_qp_state prev_state;
1297 int rc = 0;
1298
1299 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x params->new_state=%d\n",
1300 qp->icid, params->new_state);
1301
1302 if (rc) {
1303 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1304 return rc;
1305 }
1306
1307 if (GET_FIELD(params->modify_flags,
1308 QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN)) {
1309 qp->incoming_rdma_read_en = params->incoming_rdma_read_en;
1310 qp->incoming_rdma_write_en = params->incoming_rdma_write_en;
1311 qp->incoming_atomic_en = params->incoming_atomic_en;
1312 }
1313
1314 /* Update QP structure with the updated values */
1315 if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_ROCE_MODE))
1316 qp->roce_mode = params->roce_mode;
1317 if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY))
1318 qp->pkey = params->pkey;
1319 if (GET_FIELD(params->modify_flags,
1320 QED_ROCE_MODIFY_QP_VALID_E2E_FLOW_CONTROL_EN))
1321 qp->e2e_flow_control_en = params->e2e_flow_control_en;
1322 if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_DEST_QP))
1323 qp->dest_qp = params->dest_qp;
1324 if (GET_FIELD(params->modify_flags,
1325 QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR)) {
1326 /* Indicates that the following parameters have changed:
1327 * Traffic class, flow label, hop limit, source GID,
1328 * destination GID, loopback indicator
1329 */
1330 qp->traffic_class_tos = params->traffic_class_tos;
1331 qp->flow_label = params->flow_label;
1332 qp->hop_limit_ttl = params->hop_limit_ttl;
1333
1334 qp->sgid = params->sgid;
1335 qp->dgid = params->dgid;
1336 qp->udp_src_port = 0;
1337 qp->vlan_id = params->vlan_id;
1338 qp->mtu = params->mtu;
1339 qp->lb_indication = params->lb_indication;
1340 memcpy((u8 *)&qp->remote_mac_addr[0],
1341 (u8 *)&params->remote_mac_addr[0], ETH_ALEN);
1342 if (params->use_local_mac) {
1343 memcpy((u8 *)&qp->local_mac_addr[0],
1344 (u8 *)&params->local_mac_addr[0], ETH_ALEN);
1345 } else {
1346 memcpy((u8 *)&qp->local_mac_addr[0],
1347 (u8 *)&p_hwfn->hw_info.hw_mac_addr, ETH_ALEN);
1348 }
1349 }
1350 if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RQ_PSN))
1351 qp->rq_psn = params->rq_psn;
1352 if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_SQ_PSN))
1353 qp->sq_psn = params->sq_psn;
1354 if (GET_FIELD(params->modify_flags,
1355 QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ))
1356 qp->max_rd_atomic_req = params->max_rd_atomic_req;
1357 if (GET_FIELD(params->modify_flags,
1358 QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP))
1359 qp->max_rd_atomic_resp = params->max_rd_atomic_resp;
1360 if (GET_FIELD(params->modify_flags,
1361 QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT))
1362 qp->ack_timeout = params->ack_timeout;
1363 if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RETRY_CNT))
1364 qp->retry_cnt = params->retry_cnt;
1365 if (GET_FIELD(params->modify_flags,
1366 QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT))
1367 qp->rnr_retry_cnt = params->rnr_retry_cnt;
1368 if (GET_FIELD(params->modify_flags,
1369 QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER))
1370 qp->min_rnr_nak_timer = params->min_rnr_nak_timer;
1371
1372 qp->sqd_async = params->sqd_async;
1373
1374 prev_state = qp->cur_state;
1375 if (GET_FIELD(params->modify_flags,
1376 QED_RDMA_MODIFY_QP_VALID_NEW_STATE)) {
1377 qp->cur_state = params->new_state;
1378 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "qp->cur_state=%d\n",
1379 qp->cur_state);
1380 }
1381
Kalderon, Michal67b40dc2017-07-02 10:29:22 +03001382 if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
1383 enum qed_iwarp_qp_state new_state =
1384 qed_roce2iwarp_state(qp->cur_state);
1385
1386 rc = qed_iwarp_modify_qp(p_hwfn, qp, new_state, 0);
1387 } else {
1388 rc = qed_roce_modify_qp(p_hwfn, qp, prev_state, params);
1389 }
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001390
1391 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify QP, rc = %d\n", rc);
1392 return rc;
1393}
1394
1395static int
1396qed_rdma_register_tid(void *rdma_cxt,
1397 struct qed_rdma_register_tid_in_params *params)
1398{
1399 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1400 struct rdma_register_tid_ramrod_data *p_ramrod;
1401 struct qed_sp_init_data init_data;
1402 struct qed_spq_entry *p_ent;
1403 enum rdma_tid_type tid_type;
1404 u8 fw_return_code;
1405 int rc;
1406
1407 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", params->itid);
1408
1409 /* Get SPQ entry */
1410 memset(&init_data, 0, sizeof(init_data));
1411 init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1412 init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1413
1414 rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_REGISTER_MR,
1415 p_hwfn->p_rdma_info->proto, &init_data);
1416 if (rc) {
1417 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1418 return rc;
1419 }
1420
1421 if (p_hwfn->p_rdma_info->last_tid < params->itid)
1422 p_hwfn->p_rdma_info->last_tid = params->itid;
1423
1424 p_ramrod = &p_ent->ramrod.rdma_register_tid;
1425
1426 p_ramrod->flags = 0;
1427 SET_FIELD(p_ramrod->flags,
1428 RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL,
1429 params->pbl_two_level);
1430
1431 SET_FIELD(p_ramrod->flags,
1432 RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED, params->zbva);
1433
1434 SET_FIELD(p_ramrod->flags,
1435 RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR, params->phy_mr);
1436
1437 /* Don't initialize D/C field, as it may override other bits. */
1438 if (!(params->tid_type == QED_RDMA_TID_FMR) && !(params->dma_mr))
1439 SET_FIELD(p_ramrod->flags,
1440 RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG,
1441 params->page_size_log - 12);
1442
1443 SET_FIELD(p_ramrod->flags,
1444 RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ,
1445 params->remote_read);
1446
1447 SET_FIELD(p_ramrod->flags,
1448 RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE,
1449 params->remote_write);
1450
1451 SET_FIELD(p_ramrod->flags,
1452 RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC,
1453 params->remote_atomic);
1454
1455 SET_FIELD(p_ramrod->flags,
1456 RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE,
1457 params->local_write);
1458
1459 SET_FIELD(p_ramrod->flags,
1460 RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ, params->local_read);
1461
1462 SET_FIELD(p_ramrod->flags,
1463 RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND,
1464 params->mw_bind);
1465
1466 SET_FIELD(p_ramrod->flags1,
1467 RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG,
1468 params->pbl_page_size_log - 12);
1469
1470 SET_FIELD(p_ramrod->flags2,
1471 RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR, params->dma_mr);
1472
1473 switch (params->tid_type) {
1474 case QED_RDMA_TID_REGISTERED_MR:
1475 tid_type = RDMA_TID_REGISTERED_MR;
1476 break;
1477 case QED_RDMA_TID_FMR:
1478 tid_type = RDMA_TID_FMR;
1479 break;
1480 case QED_RDMA_TID_MW_TYPE1:
1481 tid_type = RDMA_TID_MW_TYPE1;
1482 break;
1483 case QED_RDMA_TID_MW_TYPE2A:
1484 tid_type = RDMA_TID_MW_TYPE2A;
1485 break;
1486 default:
1487 rc = -EINVAL;
1488 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1489 return rc;
1490 }
1491 SET_FIELD(p_ramrod->flags1,
1492 RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE, tid_type);
1493
1494 p_ramrod->itid = cpu_to_le32(params->itid);
1495 p_ramrod->key = params->key;
1496 p_ramrod->pd = cpu_to_le16(params->pd);
1497 p_ramrod->length_hi = (u8)(params->length >> 32);
1498 p_ramrod->length_lo = DMA_LO_LE(params->length);
1499 if (params->zbva) {
1500 /* Lower 32 bits of the registered MR address.
1501 * In case of zero based MR, will hold FBO
1502 */
1503 p_ramrod->va.hi = 0;
1504 p_ramrod->va.lo = cpu_to_le32(params->fbo);
1505 } else {
1506 DMA_REGPAIR_LE(p_ramrod->va, params->vaddr);
1507 }
1508 DMA_REGPAIR_LE(p_ramrod->pbl_base, params->pbl_ptr);
1509
1510 /* DIF */
1511 if (params->dif_enabled) {
1512 SET_FIELD(p_ramrod->flags2,
1513 RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG, 1);
1514 DMA_REGPAIR_LE(p_ramrod->dif_error_addr,
1515 params->dif_error_addr);
1516 DMA_REGPAIR_LE(p_ramrod->dif_runt_addr, params->dif_runt_addr);
1517 }
1518
1519 rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
1520 if (rc)
1521 return rc;
1522
1523 if (fw_return_code != RDMA_RETURN_OK) {
1524 DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
1525 return -EINVAL;
1526 }
1527
1528 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Register TID, rc = %d\n", rc);
1529 return rc;
1530}
1531
1532static int qed_rdma_deregister_tid(void *rdma_cxt, u32 itid)
1533{
1534 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1535 struct rdma_deregister_tid_ramrod_data *p_ramrod;
1536 struct qed_sp_init_data init_data;
1537 struct qed_spq_entry *p_ent;
1538 struct qed_ptt *p_ptt;
1539 u8 fw_return_code;
1540 int rc;
1541
1542 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
1543
1544 /* Get SPQ entry */
1545 memset(&init_data, 0, sizeof(init_data));
1546 init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1547 init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1548
1549 rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_DEREGISTER_MR,
1550 p_hwfn->p_rdma_info->proto, &init_data);
1551 if (rc) {
1552 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1553 return rc;
1554 }
1555
1556 p_ramrod = &p_ent->ramrod.rdma_deregister_tid;
1557 p_ramrod->itid = cpu_to_le32(itid);
1558
1559 rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
1560 if (rc) {
1561 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1562 return rc;
1563 }
1564
1565 if (fw_return_code == RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR) {
1566 DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
1567 return -EINVAL;
1568 } else if (fw_return_code == RDMA_RETURN_NIG_DRAIN_REQ) {
1569 /* Bit indicating that the TID is in use and a nig drain is
1570 * required before sending the ramrod again
1571 */
1572 p_ptt = qed_ptt_acquire(p_hwfn);
1573 if (!p_ptt) {
1574 rc = -EBUSY;
1575 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1576 "Failed to acquire PTT\n");
1577 return rc;
1578 }
1579
1580 rc = qed_mcp_drain(p_hwfn, p_ptt);
1581 if (rc) {
1582 qed_ptt_release(p_hwfn, p_ptt);
1583 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1584 "Drain failed\n");
1585 return rc;
1586 }
1587
1588 qed_ptt_release(p_hwfn, p_ptt);
1589
1590 /* Resend the ramrod */
1591 rc = qed_sp_init_request(p_hwfn, &p_ent,
1592 RDMA_RAMROD_DEREGISTER_MR,
1593 p_hwfn->p_rdma_info->proto,
1594 &init_data);
1595 if (rc) {
1596 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1597 "Failed to init sp-element\n");
1598 return rc;
1599 }
1600
1601 rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
1602 if (rc) {
1603 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1604 "Ramrod failed\n");
1605 return rc;
1606 }
1607
1608 if (fw_return_code != RDMA_RETURN_OK) {
1609 DP_NOTICE(p_hwfn, "fw_return_code = %d\n",
1610 fw_return_code);
1611 return rc;
1612 }
1613 }
1614
1615 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "De-registered TID, rc = %d\n", rc);
1616 return rc;
1617}
1618
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001619static void *qed_rdma_get_rdma_ctx(struct qed_dev *cdev)
1620{
1621 return QED_LEADING_HWFN(cdev);
1622}
1623
Kalderon, Michalb71b9af2017-06-21 16:22:45 +03001624bool qed_rdma_allocated_qps(struct qed_hwfn *p_hwfn)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001625{
1626 bool result;
1627
1628 /* if rdma info has not been allocated, naturally there are no qps */
1629 if (!p_hwfn->p_rdma_info)
1630 return false;
1631
1632 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1633 if (!p_hwfn->p_rdma_info->cid_map.bitmap)
1634 result = false;
1635 else
1636 result = !qed_bmap_is_empty(&p_hwfn->p_rdma_info->cid_map);
1637 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1638 return result;
1639}
1640
Kalderon, Michalb71b9af2017-06-21 16:22:45 +03001641void qed_rdma_dpm_conf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001642{
1643 u32 val;
1644
1645 val = (p_hwfn->dcbx_no_edpm || p_hwfn->db_bar_no_edpm) ? 0 : 1;
1646
1647 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPM_ENABLE, val);
1648 DP_VERBOSE(p_hwfn, (QED_MSG_DCB | QED_MSG_RDMA),
1649 "Changing DPM_EN state to %d (DCBX=%d, DB_BAR=%d)\n",
1650 val, p_hwfn->dcbx_no_edpm, p_hwfn->db_bar_no_edpm);
1651}
1652
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001653
1654void qed_rdma_dpm_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1655{
1656 p_hwfn->db_bar_no_edpm = true;
1657
1658 qed_rdma_dpm_conf(p_hwfn, p_ptt);
1659}
1660
1661static int qed_rdma_start(void *rdma_cxt,
1662 struct qed_rdma_start_in_params *params)
1663{
1664 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1665 struct qed_ptt *p_ptt;
1666 int rc = -EBUSY;
1667
1668 DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1669 "desired_cnq = %08x\n", params->desired_cnq);
1670
1671 p_ptt = qed_ptt_acquire(p_hwfn);
1672 if (!p_ptt)
1673 goto err;
1674
1675 rc = qed_rdma_alloc(p_hwfn, p_ptt, params);
1676 if (rc)
1677 goto err1;
1678
1679 rc = qed_rdma_setup(p_hwfn, p_ptt, params);
1680 if (rc)
1681 goto err2;
1682
1683 qed_ptt_release(p_hwfn, p_ptt);
1684
1685 return rc;
1686
1687err2:
1688 qed_rdma_free(p_hwfn);
1689err1:
1690 qed_ptt_release(p_hwfn, p_ptt);
1691err:
1692 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA start - error, rc = %d\n", rc);
1693 return rc;
1694}
1695
1696static int qed_rdma_init(struct qed_dev *cdev,
1697 struct qed_rdma_start_in_params *params)
1698{
1699 return qed_rdma_start(QED_LEADING_HWFN(cdev), params);
1700}
1701
1702static void qed_rdma_remove_user(void *rdma_cxt, u16 dpi)
1703{
1704 struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1705
1706 DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "dpi = %08x\n", dpi);
1707
1708 spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1709 qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map, dpi);
1710 spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1711}
1712
1713static int qed_roce_ll2_set_mac_filter(struct qed_dev *cdev,
1714 u8 *old_mac_address,
1715 u8 *new_mac_address)
1716{
1717 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
1718 struct qed_ptt *p_ptt;
1719 int rc = 0;
1720
1721 p_ptt = qed_ptt_acquire(p_hwfn);
1722 if (!p_ptt) {
1723 DP_ERR(cdev,
1724 "qed roce ll2 mac filter set: failed to acquire PTT\n");
1725 return -EINVAL;
1726 }
1727
1728 if (old_mac_address)
1729 qed_llh_remove_mac_filter(p_hwfn, p_ptt, old_mac_address);
1730 if (new_mac_address)
1731 rc = qed_llh_add_mac_filter(p_hwfn, p_ptt, new_mac_address);
1732
1733 qed_ptt_release(p_hwfn, p_ptt);
1734
1735 if (rc)
1736 DP_ERR(cdev,
1737 "qed roce ll2 mac filter set: failed to add MAC filter\n");
1738
1739 return rc;
1740}
1741
1742static const struct qed_rdma_ops qed_rdma_ops_pass = {
1743 .common = &qed_common_ops_pass,
1744 .fill_dev_info = &qed_fill_rdma_dev_info,
1745 .rdma_get_rdma_ctx = &qed_rdma_get_rdma_ctx,
1746 .rdma_init = &qed_rdma_init,
1747 .rdma_add_user = &qed_rdma_add_user,
1748 .rdma_remove_user = &qed_rdma_remove_user,
1749 .rdma_stop = &qed_rdma_stop,
1750 .rdma_query_port = &qed_rdma_query_port,
1751 .rdma_query_device = &qed_rdma_query_device,
1752 .rdma_get_start_sb = &qed_rdma_get_sb_start,
1753 .rdma_get_rdma_int = &qed_rdma_get_int,
1754 .rdma_set_rdma_int = &qed_rdma_set_int,
1755 .rdma_get_min_cnq_msix = &qed_rdma_get_min_cnq_msix,
1756 .rdma_cnq_prod_update = &qed_rdma_cnq_prod_update,
1757 .rdma_alloc_pd = &qed_rdma_alloc_pd,
1758 .rdma_dealloc_pd = &qed_rdma_free_pd,
1759 .rdma_create_cq = &qed_rdma_create_cq,
1760 .rdma_destroy_cq = &qed_rdma_destroy_cq,
1761 .rdma_create_qp = &qed_rdma_create_qp,
1762 .rdma_modify_qp = &qed_rdma_modify_qp,
1763 .rdma_query_qp = &qed_rdma_query_qp,
1764 .rdma_destroy_qp = &qed_rdma_destroy_qp,
1765 .rdma_alloc_tid = &qed_rdma_alloc_tid,
1766 .rdma_free_tid = &qed_rdma_free_tid,
1767 .rdma_register_tid = &qed_rdma_register_tid,
1768 .rdma_deregister_tid = &qed_rdma_deregister_tid,
1769 .ll2_acquire_connection = &qed_ll2_acquire_connection,
1770 .ll2_establish_connection = &qed_ll2_establish_connection,
1771 .ll2_terminate_connection = &qed_ll2_terminate_connection,
1772 .ll2_release_connection = &qed_ll2_release_connection,
1773 .ll2_post_rx_buffer = &qed_ll2_post_rx_buffer,
1774 .ll2_prepare_tx_packet = &qed_ll2_prepare_tx_packet,
1775 .ll2_set_fragment_of_tx_packet = &qed_ll2_set_fragment_of_tx_packet,
1776 .ll2_set_mac_filter = &qed_roce_ll2_set_mac_filter,
1777 .ll2_get_stats = &qed_ll2_get_stats,
Kalderon, Michal4b0fdd72017-07-02 10:29:28 +03001778 .iwarp_connect = &qed_iwarp_connect,
Kalderon, Michal65a91a62017-07-02 10:29:26 +03001779 .iwarp_create_listen = &qed_iwarp_create_listen,
1780 .iwarp_destroy_listen = &qed_iwarp_destroy_listen,
Kalderon, Michal4b0fdd72017-07-02 10:29:28 +03001781 .iwarp_accept = &qed_iwarp_accept,
1782 .iwarp_reject = &qed_iwarp_reject,
1783 .iwarp_send_rtr = &qed_iwarp_send_rtr,
Kalderon, Michalf1372ee2017-06-21 16:22:44 +03001784};
1785
1786const struct qed_rdma_ops *qed_get_rdma_ops(void)
1787{
1788 return &qed_rdma_ops_pass;
1789}
1790EXPORT_SYMBOL(qed_get_rdma_ops);