blob: 116714f346bbbc03316ae95d3f14df50444cca6a [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Alexander Duyck86d5d382009-02-06 23:23:12 +00004 Copyright(c) 2007-2009 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _E1000_82575_H_
29#define _E1000_82575_H_
30
Alexander Duyck8a900862009-02-06 23:20:10 +000031void igb_update_mc_addr_list(struct e1000_hw*, u8*, u32, u32, u32);
Alexander Duyck2d064c02008-07-08 15:10:12 -070032extern void igb_shutdown_fiber_serdes_link_82575(struct e1000_hw *hw);
Alexander Duyck662d7202008-06-27 11:00:29 -070033extern void igb_rx_fifo_flush_82575(struct e1000_hw *hw);
34
Auke Kok9d5c8242008-01-24 02:22:38 -080035#define E1000_RAR_ENTRIES_82575 16
Alexander Duyck2d064c02008-07-08 15:10:12 -070036#define E1000_RAR_ENTRIES_82576 24
Auke Kok9d5c8242008-01-24 02:22:38 -080037
38/* SRRCTL bit definitions */
39#define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */
40#define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */
41#define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
42#define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
Alexander Duycke1739522009-02-19 20:39:44 -080043#define E1000_SRRCTL_DROP_EN 0x80000000
Auke Kok9d5c8242008-01-24 02:22:38 -080044
45#define E1000_MRQC_ENABLE_RSS_4Q 0x00000002
Alexander Duycke1739522009-02-19 20:39:44 -080046#define E1000_MRQC_ENABLE_VMDQ 0x00000003
47#define E1000_MRQC_ENABLE_VMDQ_RSS_2Q 0x00000005
Auke Kok9d5c8242008-01-24 02:22:38 -080048#define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
49#define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
50#define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000
51
52#define E1000_EICR_TX_QUEUE ( \
53 E1000_EICR_TX_QUEUE0 | \
54 E1000_EICR_TX_QUEUE1 | \
55 E1000_EICR_TX_QUEUE2 | \
56 E1000_EICR_TX_QUEUE3)
57
58#define E1000_EICR_RX_QUEUE ( \
59 E1000_EICR_RX_QUEUE0 | \
60 E1000_EICR_RX_QUEUE1 | \
61 E1000_EICR_RX_QUEUE2 | \
62 E1000_EICR_RX_QUEUE3)
63
Auke Kok652fff32008-06-27 11:00:18 -070064/* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
Auke Kok9d5c8242008-01-24 02:22:38 -080065
66/* Receive Descriptor - Advanced */
67union e1000_adv_rx_desc {
68 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000069 __le64 pkt_addr; /* Packet buffer address */
70 __le64 hdr_addr; /* Header buffer address */
Auke Kok9d5c8242008-01-24 02:22:38 -080071 } read;
72 struct {
73 struct {
74 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000075 __le16 pkt_info; /* RSS type, Packet type */
76 __le16 hdr_info; /* Split Header,
77 * header buffer length */
Auke Kok9d5c8242008-01-24 02:22:38 -080078 } lo_dword;
79 union {
Al Viro6d8126f2008-03-16 22:23:24 +000080 __le32 rss; /* RSS Hash */
Auke Kok9d5c8242008-01-24 02:22:38 -080081 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000082 __le16 ip_id; /* IP id */
83 __le16 csum; /* Packet Checksum */
Auke Kok9d5c8242008-01-24 02:22:38 -080084 } csum_ip;
85 } hi_dword;
86 } lower;
87 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000088 __le32 status_error; /* ext status/error */
89 __le16 length; /* Packet length */
90 __le16 vlan; /* VLAN tag */
Auke Kok9d5c8242008-01-24 02:22:38 -080091 } upper;
92 } wb; /* writeback */
93};
94
95#define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0
96#define E1000_RXDADV_HDRBUFLEN_SHIFT 5
97
Auke Kok9d5c8242008-01-24 02:22:38 -080098/* Transmit Descriptor - Advanced */
99union e1000_adv_tx_desc {
100 struct {
Al Viro6d8126f2008-03-16 22:23:24 +0000101 __le64 buffer_addr; /* Address of descriptor's data buf */
102 __le32 cmd_type_len;
103 __le32 olinfo_status;
Auke Kok9d5c8242008-01-24 02:22:38 -0800104 } read;
105 struct {
Al Viro6d8126f2008-03-16 22:23:24 +0000106 __le64 rsvd; /* Reserved */
107 __le32 nxtseq_seed;
108 __le32 status;
Auke Kok9d5c8242008-01-24 02:22:38 -0800109 } wb;
110};
111
112/* Adv Transmit Descriptor Config Masks */
Patrick Ohly33af6bc2009-02-12 05:03:43 +0000113#define E1000_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE1588 Timestamp packet */
Auke Kok9d5c8242008-01-24 02:22:38 -0800114#define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */
115#define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
116#define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
117#define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */
118#define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */
119#define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
120#define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
121
122/* Context descriptors */
123struct e1000_adv_tx_context_desc {
Al Viro6d8126f2008-03-16 22:23:24 +0000124 __le32 vlan_macip_lens;
125 __le32 seqnum_seed;
126 __le32 type_tucmd_mlhl;
127 __le32 mss_l4len_idx;
Auke Kok9d5c8242008-01-24 02:22:38 -0800128};
129
130#define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
131#define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
132#define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
133/* IPSec Encrypt Enable for ESP */
134#define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
135#define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
136/* Adv ctxt IPSec SA IDX mask */
137/* Adv ctxt IPSec ESP len mask */
138
139/* Additional Transmit Descriptor Control definitions */
140#define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */
141/* Tx Queue Arbitration Priority 0=low, 1=high */
142
143/* Additional Receive Descriptor Control definitions */
144#define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */
145
146/* Direct Cache Access (DCA) definitions */
Alexander Duyckcbd347a2009-02-15 23:59:44 -0800147#define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */
148#define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800149
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700150#define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
151#define E1000_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */
152#define E1000_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */
153#define E1000_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */
Auke Kok9d5c8242008-01-24 02:22:38 -0800154
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700155#define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
156#define E1000_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */
Auke Kok652fff32008-06-27 11:00:18 -0700157#define E1000_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */
Auke Kok9d5c8242008-01-24 02:22:38 -0800158
Alexander Duyck2d064c02008-07-08 15:10:12 -0700159/* Additional DCA related definitions, note change in position of CPUID */
160#define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */
161#define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */
162#define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */
163#define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700164
Alexander Duycke1739522009-02-19 20:39:44 -0800165/* Easy defines for setting default pool, would normally be left a zero */
166#define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7
167#define E1000_VT_CTL_DEFAULT_POOL_MASK (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT)
168
169/* Other useful VMD_CTL register defines */
170#define E1000_VT_CTL_IGNORE_MAC (1 << 28)
171#define E1000_VT_CTL_DISABLE_DEF_POOL (1 << 29)
172#define E1000_VT_CTL_VM_REPL_EN (1 << 30)
173
174/* Per VM Offload register setup */
175#define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */
176#define E1000_VMOLR_LPE 0x00010000 /* Accept Long packet */
177#define E1000_VMOLR_RSSE 0x00020000 /* Enable RSS */
178#define E1000_VMOLR_AUPE 0x01000000 /* Accept untagged packets */
179#define E1000_VMOLR_ROMPE 0x02000000 /* Accept overflow multicast */
180#define E1000_VMOLR_ROPE 0x04000000 /* Accept overflow unicast */
181#define E1000_VMOLR_BAM 0x08000000 /* Accept Broadcast packets */
182#define E1000_VMOLR_MPME 0x10000000 /* Multicast promiscuous mode */
183#define E1000_VMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */
184
185#define ALL_QUEUES 0xFFFF
186
187
Auke Kok9d5c8242008-01-24 02:22:38 -0800188#endif