blob: 2ed7b633bbd9656352d10e5201efc462c065f991 [file] [log] [blame]
Ben Dooksec549a02009-03-31 15:25:39 -07001/* linux/drivers/video/s3c-fb.c
2 *
3 * Copyright 2008 Openmoko Inc.
Ben Dooks50a55032010-08-10 18:02:33 -07004 * Copyright 2008-2010 Simtec Electronics
Ben Dooksec549a02009-03-31 15:25:39 -07005 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * Samsung SoC Framebuffer driver
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
Ben Dooksc4bb6ff2010-08-10 18:02:34 -070012 * published by the Free Software FoundatIon.
Ben Dooksec549a02009-03-31 15:25:39 -070013*/
14
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/platform_device.h>
18#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Ben Dooksec549a02009-03-31 15:25:39 -070020#include <linux/init.h>
Ben Dooksec549a02009-03-31 15:25:39 -070021#include <linux/clk.h>
22#include <linux/fb.h>
23#include <linux/io.h>
Pawel Osciakefdc8462010-08-10 18:02:38 -070024#include <linux/uaccess.h>
25#include <linux/interrupt.h>
Jingoo Han49592122010-12-17 16:45:46 +090026#include <linux/pm_runtime.h>
Ben Dooksec549a02009-03-31 15:25:39 -070027
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090028#include <video/samsung_fimd.h>
Ben Dooksec549a02009-03-31 15:25:39 -070029#include <mach/map.h>
Ben Dooksec549a02009-03-31 15:25:39 -070030#include <plat/fb.h>
31
32/* This driver will export a number of framebuffer interfaces depending
33 * on the configuration passed in via the platform data. Each fb instance
34 * maps to a hardware window. Currently there is no support for runtime
35 * setting of the alpha-blending functions that each window has, so only
36 * window 0 is actually useful.
37 *
38 * Window 0 is treated specially, it is used for the basis of the LCD
39 * output timings and as the control for the output power-down state.
40*/
41
Ben Dooks50a55032010-08-10 18:02:33 -070042/* note, the previous use of <mach/regs-fb.h> to get platform specific data
43 * has been replaced by using the platform device name to pick the correct
44 * configuration data for the system.
Ben Dooksec549a02009-03-31 15:25:39 -070045*/
46
47#ifdef CONFIG_FB_S3C_DEBUG_REGWRITE
48#undef writel
49#define writel(v, r) do { \
Jingoo Han65302e42012-05-07 09:20:09 +090050 pr_debug("%s: %08x => %p\n", __func__, (unsigned int)v, r); \
Jingoo Han05e52b42012-01-26 19:38:45 +090051 __raw_writel(v, r); \
52} while (0)
Ben Dooksec549a02009-03-31 15:25:39 -070053#endif /* FB_S3C_DEBUG_REGWRITE */
54
Pawel Osciakefdc8462010-08-10 18:02:38 -070055/* irq_flags bits */
56#define S3C_FB_VSYNC_IRQ_EN 0
57
58#define VSYNC_TIMEOUT_MSEC 50
59
Ben Dooksec549a02009-03-31 15:25:39 -070060struct s3c_fb;
61
Ben Dooks50a55032010-08-10 18:02:33 -070062#define VALID_BPP(x) (1 << ((x) - 1))
63
Ben Dooksc4bb6ff2010-08-10 18:02:34 -070064#define OSD_BASE(win, variant) ((variant).osd + ((win) * (variant).osd_stride))
65#define VIDOSD_A(win, variant) (OSD_BASE(win, variant) + 0x00)
66#define VIDOSD_B(win, variant) (OSD_BASE(win, variant) + 0x04)
67#define VIDOSD_C(win, variant) (OSD_BASE(win, variant) + 0x08)
68#define VIDOSD_D(win, variant) (OSD_BASE(win, variant) + 0x0C)
69
Ben Dooks50a55032010-08-10 18:02:33 -070070/**
71 * struct s3c_fb_variant - fb variant information
Ben Dooksc4bb6ff2010-08-10 18:02:34 -070072 * @is_2443: Set if S3C2443/S3C2416 style hardware.
Ben Dooks50a55032010-08-10 18:02:33 -070073 * @nr_windows: The number of windows.
Ben Dooksc4bb6ff2010-08-10 18:02:34 -070074 * @vidtcon: The base for the VIDTCONx registers
75 * @wincon: The base for the WINxCON registers.
76 * @winmap: The base for the WINxMAP registers.
77 * @keycon: The abse for the WxKEYCON registers.
78 * @buf_start: Offset of buffer start registers.
79 * @buf_size: Offset of buffer size registers.
80 * @buf_end: Offset of buffer end registers.
81 * @osd: The base for the OSD registers.
Ben Dooks50a55032010-08-10 18:02:33 -070082 * @palette: Address of palette memory, or 0 if none.
Pawel Osciak067b2262010-08-10 18:02:38 -070083 * @has_prtcon: Set if has PRTCON register.
Pawel Osciakf5ec5462010-08-10 18:02:40 -070084 * @has_shadowcon: Set if has SHADOWCON register.
Jingoo Hanf7f31e52012-01-27 14:47:22 +090085 * @has_blendcon: Set if has BLENDCON register.
Jingoo Hanb5480ed2011-08-22 12:16:04 +090086 * @has_clksel: Set if VIDCON0 register has CLKSEL bit.
Jingoo Hand8b97db2012-01-27 14:47:55 +090087 * @has_fixvclk: Set if VIDCON1 register has FIXVCLK bits.
Ben Dooks50a55032010-08-10 18:02:33 -070088 */
89struct s3c_fb_variant {
Ben Dooksc4bb6ff2010-08-10 18:02:34 -070090 unsigned int is_2443:1;
Ben Dooks50a55032010-08-10 18:02:33 -070091 unsigned short nr_windows;
Jingoo Han5c447782012-03-06 15:53:41 +090092 unsigned int vidtcon;
Ben Dooksc4bb6ff2010-08-10 18:02:34 -070093 unsigned short wincon;
94 unsigned short winmap;
95 unsigned short keycon;
96 unsigned short buf_start;
97 unsigned short buf_end;
98 unsigned short buf_size;
99 unsigned short osd;
100 unsigned short osd_stride;
Ben Dooks50a55032010-08-10 18:02:33 -0700101 unsigned short palette[S3C_FB_MAX_WIN];
Pawel Osciak067b2262010-08-10 18:02:38 -0700102
103 unsigned int has_prtcon:1;
Pawel Osciakf5ec5462010-08-10 18:02:40 -0700104 unsigned int has_shadowcon:1;
Jingoo Hanf7f31e52012-01-27 14:47:22 +0900105 unsigned int has_blendcon:1;
Jingoo Hanb5480ed2011-08-22 12:16:04 +0900106 unsigned int has_clksel:1;
Jingoo Hand8b97db2012-01-27 14:47:55 +0900107 unsigned int has_fixvclk:1;
Ben Dooks50a55032010-08-10 18:02:33 -0700108};
109
110/**
111 * struct s3c_fb_win_variant
112 * @has_osd_c: Set if has OSD C register.
113 * @has_osd_d: Set if has OSD D register.
Pawel Osciakf676ec22010-08-10 18:02:40 -0700114 * @has_osd_alpha: Set if can change alpha transparency for a window.
Ben Dooks50a55032010-08-10 18:02:33 -0700115 * @palette_sz: Size of palette in entries.
116 * @palette_16bpp: Set if palette is 16bits wide.
Pawel Osciakf676ec22010-08-10 18:02:40 -0700117 * @osd_size_off: If != 0, supports setting up OSD for a window; the appropriate
118 * register is located at the given offset from OSD_BASE.
Ben Dooks50a55032010-08-10 18:02:33 -0700119 * @valid_bpp: 1 bit per BPP setting to show valid bits-per-pixel.
120 *
121 * valid_bpp bit x is set if (x+1)BPP is supported.
122 */
123struct s3c_fb_win_variant {
124 unsigned int has_osd_c:1;
125 unsigned int has_osd_d:1;
Pawel Osciakf676ec22010-08-10 18:02:40 -0700126 unsigned int has_osd_alpha:1;
Ben Dooks50a55032010-08-10 18:02:33 -0700127 unsigned int palette_16bpp:1;
Pawel Osciakf676ec22010-08-10 18:02:40 -0700128 unsigned short osd_size_off;
Ben Dooks50a55032010-08-10 18:02:33 -0700129 unsigned short palette_sz;
130 u32 valid_bpp;
131};
132
133/**
134 * struct s3c_fb_driverdata - per-device type driver data for init time.
135 * @variant: The variant information for this driver.
136 * @win: The window information for each window.
137 */
138struct s3c_fb_driverdata {
139 struct s3c_fb_variant variant;
140 struct s3c_fb_win_variant *win[S3C_FB_MAX_WIN];
141};
142
Ben Dooksec549a02009-03-31 15:25:39 -0700143/**
Ben Dooksbc2da1b2010-08-10 18:02:34 -0700144 * struct s3c_fb_palette - palette information
145 * @r: Red bitfield.
146 * @g: Green bitfield.
147 * @b: Blue bitfield.
148 * @a: Alpha bitfield.
149 */
150struct s3c_fb_palette {
151 struct fb_bitfield r;
152 struct fb_bitfield g;
153 struct fb_bitfield b;
154 struct fb_bitfield a;
155};
156
157/**
Ben Dooksec549a02009-03-31 15:25:39 -0700158 * struct s3c_fb_win - per window private data for each framebuffer.
159 * @windata: The platform data supplied for the window configuration.
160 * @parent: The hardware that this window is part of.
161 * @fbinfo: Pointer pack to the framebuffer info for this window.
Ben Dooks50a55032010-08-10 18:02:33 -0700162 * @varint: The variant information for this window.
Ben Dooksec549a02009-03-31 15:25:39 -0700163 * @palette_buffer: Buffer/cache to hold palette entries.
164 * @pseudo_palette: For use in TRUECOLOUR modes for entries 0..15/
165 * @index: The window number of this window.
166 * @palette: The bitfields for changing r/g/b into a hardware palette entry.
167 */
168struct s3c_fb_win {
169 struct s3c_fb_pd_win *windata;
170 struct s3c_fb *parent;
171 struct fb_info *fbinfo;
172 struct s3c_fb_palette palette;
Ben Dooks50a55032010-08-10 18:02:33 -0700173 struct s3c_fb_win_variant variant;
Ben Dooksec549a02009-03-31 15:25:39 -0700174
175 u32 *palette_buffer;
176 u32 pseudo_palette[16];
177 unsigned int index;
178};
179
180/**
Pawel Osciakefdc8462010-08-10 18:02:38 -0700181 * struct s3c_fb_vsync - vsync information
182 * @wait: a queue for processes waiting for vsync
183 * @count: vsync interrupt count
184 */
185struct s3c_fb_vsync {
186 wait_queue_head_t wait;
187 unsigned int count;
188};
189
190/**
Ben Dooksec549a02009-03-31 15:25:39 -0700191 * struct s3c_fb - overall hardware state of the hardware
Masanari Iidaff0c2642012-07-22 00:23:15 +0900192 * @slock: The spinlock protection for this data sturucture.
Ben Dooksec549a02009-03-31 15:25:39 -0700193 * @dev: The device that we bound to, for printing, etc.
Ben Dooksec549a02009-03-31 15:25:39 -0700194 * @bus_clk: The clk (hclk) feeding our interface and possibly pixclk.
Jingoo Hanb5480ed2011-08-22 12:16:04 +0900195 * @lcd_clk: The clk (sclk) feeding pixclk.
Ben Dooksec549a02009-03-31 15:25:39 -0700196 * @regs: The mapped hardware registers.
Ben Dooks50a55032010-08-10 18:02:33 -0700197 * @variant: Variant information for this hardware.
Ben Dooksec549a02009-03-31 15:25:39 -0700198 * @enabled: A bitmask of enabled hardware windows.
Mark Brownf4f51472011-12-27 14:16:10 +0000199 * @output_on: Flag if the physical output is enabled.
Ben Dooksec549a02009-03-31 15:25:39 -0700200 * @pdata: The platform configuration data passed with the device.
201 * @windows: The hardware windows that have been claimed.
Pawel Osciakefdc8462010-08-10 18:02:38 -0700202 * @irq_no: IRQ line number
203 * @irq_flags: irq flags
204 * @vsync_info: VSYNC-related information (count, queues...)
Ben Dooksec549a02009-03-31 15:25:39 -0700205 */
206struct s3c_fb {
Jingoo Hanb07f3bbe2011-04-11 07:25:37 +0000207 spinlock_t slock;
Ben Dooksec549a02009-03-31 15:25:39 -0700208 struct device *dev;
Ben Dooksec549a02009-03-31 15:25:39 -0700209 struct clk *bus_clk;
Jingoo Hanb5480ed2011-08-22 12:16:04 +0900210 struct clk *lcd_clk;
Ben Dooksec549a02009-03-31 15:25:39 -0700211 void __iomem *regs;
Ben Dooks50a55032010-08-10 18:02:33 -0700212 struct s3c_fb_variant variant;
Ben Dooksec549a02009-03-31 15:25:39 -0700213
214 unsigned char enabled;
Mark Brownf4f51472011-12-27 14:16:10 +0000215 bool output_on;
Ben Dooksec549a02009-03-31 15:25:39 -0700216
217 struct s3c_fb_platdata *pdata;
218 struct s3c_fb_win *windows[S3C_FB_MAX_WIN];
Pawel Osciakefdc8462010-08-10 18:02:38 -0700219
220 int irq_no;
221 unsigned long irq_flags;
222 struct s3c_fb_vsync vsync_info;
Ben Dooksec549a02009-03-31 15:25:39 -0700223};
224
225/**
Ben Dooks50a55032010-08-10 18:02:33 -0700226 * s3c_fb_validate_win_bpp - validate the bits-per-pixel for this mode.
227 * @win: The device window.
228 * @bpp: The bit depth.
Ben Dooksec549a02009-03-31 15:25:39 -0700229 */
Ben Dooks50a55032010-08-10 18:02:33 -0700230static bool s3c_fb_validate_win_bpp(struct s3c_fb_win *win, unsigned int bpp)
Ben Dooksec549a02009-03-31 15:25:39 -0700231{
Ben Dooks50a55032010-08-10 18:02:33 -0700232 return win->variant.valid_bpp & VALID_BPP(bpp);
Ben Dooksec549a02009-03-31 15:25:39 -0700233}
234
235/**
236 * s3c_fb_check_var() - framebuffer layer request to verify a given mode.
237 * @var: The screen information to verify.
238 * @info: The framebuffer device.
239 *
240 * Framebuffer layer call to verify the given information and allow us to
241 * update various information depending on the hardware capabilities.
242 */
243static int s3c_fb_check_var(struct fb_var_screeninfo *var,
244 struct fb_info *info)
245{
246 struct s3c_fb_win *win = info->par;
Ben Dooksec549a02009-03-31 15:25:39 -0700247 struct s3c_fb *sfb = win->parent;
248
249 dev_dbg(sfb->dev, "checking parameters\n");
250
Jingoo Han13e6af82011-06-09 04:26:38 +0000251 var->xres_virtual = max(var->xres_virtual, var->xres);
252 var->yres_virtual = max(var->yres_virtual, var->yres);
Ben Dooksec549a02009-03-31 15:25:39 -0700253
Ben Dooks50a55032010-08-10 18:02:33 -0700254 if (!s3c_fb_validate_win_bpp(win, var->bits_per_pixel)) {
Ben Dooksec549a02009-03-31 15:25:39 -0700255 dev_dbg(sfb->dev, "win %d: unsupported bpp %d\n",
256 win->index, var->bits_per_pixel);
257 return -EINVAL;
258 }
259
260 /* always ensure these are zero, for drop through cases below */
261 var->transp.offset = 0;
262 var->transp.length = 0;
263
264 switch (var->bits_per_pixel) {
265 case 1:
266 case 2:
267 case 4:
268 case 8:
Ben Dooks50a55032010-08-10 18:02:33 -0700269 if (sfb->variant.palette[win->index] != 0) {
Ben Dooksec549a02009-03-31 15:25:39 -0700270 /* non palletised, A:1,R:2,G:3,B:2 mode */
271 var->red.offset = 4;
272 var->green.offset = 2;
273 var->blue.offset = 0;
274 var->red.length = 5;
275 var->green.length = 3;
276 var->blue.length = 2;
277 var->transp.offset = 7;
278 var->transp.length = 1;
279 } else {
280 var->red.offset = 0;
281 var->red.length = var->bits_per_pixel;
282 var->green = var->red;
283 var->blue = var->red;
284 }
285 break;
286
287 case 19:
288 /* 666 with one bit alpha/transparency */
289 var->transp.offset = 18;
290 var->transp.length = 1;
291 case 18:
292 var->bits_per_pixel = 32;
293
294 /* 666 format */
295 var->red.offset = 12;
296 var->green.offset = 6;
297 var->blue.offset = 0;
298 var->red.length = 6;
299 var->green.length = 6;
300 var->blue.length = 6;
301 break;
302
303 case 16:
304 /* 16 bpp, 565 format */
305 var->red.offset = 11;
306 var->green.offset = 5;
307 var->blue.offset = 0;
308 var->red.length = 5;
309 var->green.length = 6;
310 var->blue.length = 5;
311 break;
312
Jingoo Hanaf1ce6b2011-05-24 08:55:23 +0000313 case 32:
Ben Dooksec549a02009-03-31 15:25:39 -0700314 case 28:
315 case 25:
316 var->transp.length = var->bits_per_pixel - 24;
317 var->transp.offset = 24;
318 /* drop through */
319 case 24:
320 /* our 24bpp is unpacked, so 32bpp */
321 var->bits_per_pixel = 32;
Ben Dooksec549a02009-03-31 15:25:39 -0700322 var->red.offset = 16;
323 var->red.length = 8;
324 var->green.offset = 8;
325 var->green.length = 8;
326 var->blue.offset = 0;
327 var->blue.length = 8;
328 break;
329
330 default:
331 dev_err(sfb->dev, "invalid bpp\n");
332 }
333
334 dev_dbg(sfb->dev, "%s: verified parameters\n", __func__);
335 return 0;
336}
337
338/**
339 * s3c_fb_calc_pixclk() - calculate the divider to create the pixel clock.
340 * @sfb: The hardware state.
341 * @pixclock: The pixel clock wanted, in picoseconds.
342 *
343 * Given the specified pixel clock, work out the necessary divider to get
344 * close to the output frequency.
345 */
Mark Browneb29a5c2010-01-15 17:01:40 -0800346static int s3c_fb_calc_pixclk(struct s3c_fb *sfb, unsigned int pixclk)
Ben Dooksec549a02009-03-31 15:25:39 -0700347{
Jingoo Hanb5480ed2011-08-22 12:16:04 +0900348 unsigned long clk;
Mark Browneb29a5c2010-01-15 17:01:40 -0800349 unsigned long long tmp;
Ben Dooksec549a02009-03-31 15:25:39 -0700350 unsigned int result;
351
Jingoo Hanb5480ed2011-08-22 12:16:04 +0900352 if (sfb->variant.has_clksel)
353 clk = clk_get_rate(sfb->bus_clk);
354 else
355 clk = clk_get_rate(sfb->lcd_clk);
356
Mark Browneb29a5c2010-01-15 17:01:40 -0800357 tmp = (unsigned long long)clk;
358 tmp *= pixclk;
359
360 do_div(tmp, 1000000000UL);
361 result = (unsigned int)tmp / 1000;
Ben Dooksec549a02009-03-31 15:25:39 -0700362
363 dev_dbg(sfb->dev, "pixclk=%u, clk=%lu, div=%d (%lu)\n",
Jingoo Hanb6798952012-06-11 11:27:27 +0900364 pixclk, clk, result, result ? clk / result : clk);
Ben Dooksec549a02009-03-31 15:25:39 -0700365
366 return result;
367}
368
369/**
370 * s3c_fb_align_word() - align pixel count to word boundary
371 * @bpp: The number of bits per pixel
372 * @pix: The value to be aligned.
373 *
374 * Align the given pixel count so that it will start on an 32bit word
375 * boundary.
376 */
377static int s3c_fb_align_word(unsigned int bpp, unsigned int pix)
378{
379 int pix_per_word;
380
381 if (bpp > 16)
382 return pix;
383
384 pix_per_word = (8 * 32) / bpp;
385 return ALIGN(pix, pix_per_word);
386}
387
388/**
Pawel Osciakf676ec22010-08-10 18:02:40 -0700389 * vidosd_set_size() - set OSD size for a window
390 *
391 * @win: the window to set OSD size for
392 * @size: OSD size register value
393 */
394static void vidosd_set_size(struct s3c_fb_win *win, u32 size)
395{
396 struct s3c_fb *sfb = win->parent;
397
398 /* OSD can be set up if osd_size_off != 0 for this window */
399 if (win->variant.osd_size_off)
400 writel(size, sfb->regs + OSD_BASE(win->index, sfb->variant)
401 + win->variant.osd_size_off);
402}
403
404/**
405 * vidosd_set_alpha() - set alpha transparency for a window
406 *
407 * @win: the window to set OSD size for
408 * @alpha: alpha register value
409 */
410static void vidosd_set_alpha(struct s3c_fb_win *win, u32 alpha)
411{
412 struct s3c_fb *sfb = win->parent;
413
414 if (win->variant.has_osd_alpha)
415 writel(alpha, sfb->regs + VIDOSD_C(win->index, sfb->variant));
416}
417
418/**
Pawel Osciakf5ec5462010-08-10 18:02:40 -0700419 * shadow_protect_win() - disable updating values from shadow registers at vsync
420 *
421 * @win: window to protect registers for
422 * @protect: 1 to protect (disable updates)
423 */
424static void shadow_protect_win(struct s3c_fb_win *win, bool protect)
425{
426 struct s3c_fb *sfb = win->parent;
427 u32 reg;
428
429 if (protect) {
430 if (sfb->variant.has_prtcon) {
431 writel(PRTCON_PROTECT, sfb->regs + PRTCON);
432 } else if (sfb->variant.has_shadowcon) {
433 reg = readl(sfb->regs + SHADOWCON);
434 writel(reg | SHADOWCON_WINx_PROTECT(win->index),
435 sfb->regs + SHADOWCON);
436 }
437 } else {
438 if (sfb->variant.has_prtcon) {
439 writel(0, sfb->regs + PRTCON);
440 } else if (sfb->variant.has_shadowcon) {
441 reg = readl(sfb->regs + SHADOWCON);
442 writel(reg & ~SHADOWCON_WINx_PROTECT(win->index),
443 sfb->regs + SHADOWCON);
444 }
445 }
446}
447
448/**
Mark Browna2b77dc2011-12-27 14:16:08 +0000449 * s3c_fb_enable() - Set the state of the main LCD output
450 * @sfb: The main framebuffer state.
451 * @enable: The state to set.
452 */
453static void s3c_fb_enable(struct s3c_fb *sfb, int enable)
454{
455 u32 vidcon0 = readl(sfb->regs + VIDCON0);
456
Mark Brownf4f51472011-12-27 14:16:10 +0000457 if (enable && !sfb->output_on)
458 pm_runtime_get_sync(sfb->dev);
459
460 if (enable) {
Mark Browna2b77dc2011-12-27 14:16:08 +0000461 vidcon0 |= VIDCON0_ENVID | VIDCON0_ENVID_F;
Mark Brownf4f51472011-12-27 14:16:10 +0000462 } else {
Mark Browna2b77dc2011-12-27 14:16:08 +0000463 /* see the note in the framebuffer datasheet about
464 * why you cannot take both of these bits down at the
465 * same time. */
466
Mark Brownf4f51472011-12-27 14:16:10 +0000467 if (vidcon0 & VIDCON0_ENVID) {
468 vidcon0 |= VIDCON0_ENVID;
469 vidcon0 &= ~VIDCON0_ENVID_F;
470 }
Mark Browna2b77dc2011-12-27 14:16:08 +0000471 }
472
473 writel(vidcon0, sfb->regs + VIDCON0);
Mark Brownf4f51472011-12-27 14:16:10 +0000474
475 if (!enable && sfb->output_on)
476 pm_runtime_put_sync(sfb->dev);
477
478 sfb->output_on = enable;
Mark Browna2b77dc2011-12-27 14:16:08 +0000479}
480
481/**
Ben Dooksec549a02009-03-31 15:25:39 -0700482 * s3c_fb_set_par() - framebuffer request to set new framebuffer state.
483 * @info: The framebuffer to change.
484 *
485 * Framebuffer layer request to set a new mode for the specified framebuffer
486 */
487static int s3c_fb_set_par(struct fb_info *info)
488{
489 struct fb_var_screeninfo *var = &info->var;
490 struct s3c_fb_win *win = info->par;
491 struct s3c_fb *sfb = win->parent;
492 void __iomem *regs = sfb->regs;
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700493 void __iomem *buf = regs;
Ben Dooksec549a02009-03-31 15:25:39 -0700494 int win_no = win->index;
Pawel Osciakf676ec22010-08-10 18:02:40 -0700495 u32 alpha = 0;
Ben Dooksec549a02009-03-31 15:25:39 -0700496 u32 data;
497 u32 pagewidth;
Ben Dooksec549a02009-03-31 15:25:39 -0700498
499 dev_dbg(sfb->dev, "setting framebuffer parameters\n");
500
Mark Brown5751b232011-12-27 14:16:11 +0000501 pm_runtime_get_sync(sfb->dev);
502
Pawel Osciaka8bdabc2010-08-10 18:02:41 -0700503 shadow_protect_win(win, 1);
504
Ben Dooksec549a02009-03-31 15:25:39 -0700505 switch (var->bits_per_pixel) {
506 case 32:
507 case 24:
508 case 16:
509 case 12:
510 info->fix.visual = FB_VISUAL_TRUECOLOR;
511 break;
512 case 8:
Ben Dooks50a55032010-08-10 18:02:33 -0700513 if (win->variant.palette_sz >= 256)
Ben Dooksec549a02009-03-31 15:25:39 -0700514 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
515 else
516 info->fix.visual = FB_VISUAL_TRUECOLOR;
517 break;
518 case 1:
519 info->fix.visual = FB_VISUAL_MONO01;
520 break;
521 default:
522 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
523 break;
524 }
525
526 info->fix.line_length = (var->xres_virtual * var->bits_per_pixel) / 8;
527
Pawel Osciak067b2262010-08-10 18:02:38 -0700528 info->fix.xpanstep = info->var.xres_virtual > info->var.xres ? 1 : 0;
529 info->fix.ypanstep = info->var.yres_virtual > info->var.yres ? 1 : 0;
530
Ben Dooksec549a02009-03-31 15:25:39 -0700531 /* disable the window whilst we update it */
532 writel(0, regs + WINCON(win_no));
533
Thomas Abraham3c582642012-03-24 21:58:46 +0530534 if (!sfb->output_on)
Mark Browna2b77dc2011-12-27 14:16:08 +0000535 s3c_fb_enable(sfb, 1);
536
Ben Dooksec549a02009-03-31 15:25:39 -0700537 /* write the buffer address */
538
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700539 /* start and end registers stride is 8 */
540 buf = regs + win_no * 8;
541
542 writel(info->fix.smem_start, buf + sfb->variant.buf_start);
Ben Dooksec549a02009-03-31 15:25:39 -0700543
544 data = info->fix.smem_start + info->fix.line_length * var->yres;
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700545 writel(data, buf + sfb->variant.buf_end);
Ben Dooksec549a02009-03-31 15:25:39 -0700546
547 pagewidth = (var->xres * var->bits_per_pixel) >> 3;
548 data = VIDW_BUF_SIZE_OFFSET(info->fix.line_length - pagewidth) |
Jingoo Han5c447782012-03-06 15:53:41 +0900549 VIDW_BUF_SIZE_PAGEWIDTH(pagewidth) |
550 VIDW_BUF_SIZE_OFFSET_E(info->fix.line_length - pagewidth) |
551 VIDW_BUF_SIZE_PAGEWIDTH_E(pagewidth);
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700552 writel(data, regs + sfb->variant.buf_size + (win_no * 4));
Ben Dooksec549a02009-03-31 15:25:39 -0700553
554 /* write 'OSD' registers to control position of framebuffer */
555
Jingoo Han5c447782012-03-06 15:53:41 +0900556 data = VIDOSDxA_TOPLEFT_X(0) | VIDOSDxA_TOPLEFT_Y(0) |
557 VIDOSDxA_TOPLEFT_X_E(0) | VIDOSDxA_TOPLEFT_Y_E(0);
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700558 writel(data, regs + VIDOSD_A(win_no, sfb->variant));
Ben Dooksec549a02009-03-31 15:25:39 -0700559
560 data = VIDOSDxB_BOTRIGHT_X(s3c_fb_align_word(var->bits_per_pixel,
561 var->xres - 1)) |
Jingoo Han5c447782012-03-06 15:53:41 +0900562 VIDOSDxB_BOTRIGHT_Y(var->yres - 1) |
563 VIDOSDxB_BOTRIGHT_X_E(s3c_fb_align_word(var->bits_per_pixel,
564 var->xres - 1)) |
565 VIDOSDxB_BOTRIGHT_Y_E(var->yres - 1);
Ben Dooksec549a02009-03-31 15:25:39 -0700566
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700567 writel(data, regs + VIDOSD_B(win_no, sfb->variant));
Ben Dooksec549a02009-03-31 15:25:39 -0700568
569 data = var->xres * var->yres;
InKi Dae39000d62009-06-16 15:34:27 -0700570
Pawel Osciakf676ec22010-08-10 18:02:40 -0700571 alpha = VIDISD14C_ALPHA1_R(0xf) |
InKi Dae39000d62009-06-16 15:34:27 -0700572 VIDISD14C_ALPHA1_G(0xf) |
573 VIDISD14C_ALPHA1_B(0xf);
574
Pawel Osciakf676ec22010-08-10 18:02:40 -0700575 vidosd_set_alpha(win, alpha);
576 vidosd_set_size(win, data);
Ben Dooksec549a02009-03-31 15:25:39 -0700577
Jingoo Hanfab7c5b2011-06-09 04:26:45 +0000578 /* Enable DMA channel for this window */
579 if (sfb->variant.has_shadowcon) {
580 data = readl(sfb->regs + SHADOWCON);
581 data |= SHADOWCON_CHx_ENABLE(win_no);
582 writel(data, sfb->regs + SHADOWCON);
583 }
584
Ben Dooksec549a02009-03-31 15:25:39 -0700585 data = WINCONx_ENWIN;
Jingoo Han2d9ae7a2011-12-02 19:07:17 +0900586 sfb->enabled |= (1 << win->index);
Ben Dooksec549a02009-03-31 15:25:39 -0700587
588 /* note, since we have to round up the bits-per-pixel, we end up
589 * relying on the bitfield information for r/g/b/a to work out
590 * exactly which mode of operation is intended. */
591
592 switch (var->bits_per_pixel) {
593 case 1:
594 data |= WINCON0_BPPMODE_1BPP;
595 data |= WINCONx_BITSWP;
596 data |= WINCONx_BURSTLEN_4WORD;
597 break;
598 case 2:
599 data |= WINCON0_BPPMODE_2BPP;
600 data |= WINCONx_BITSWP;
601 data |= WINCONx_BURSTLEN_8WORD;
602 break;
603 case 4:
604 data |= WINCON0_BPPMODE_4BPP;
605 data |= WINCONx_BITSWP;
606 data |= WINCONx_BURSTLEN_8WORD;
607 break;
608 case 8:
609 if (var->transp.length != 0)
610 data |= WINCON1_BPPMODE_8BPP_1232;
611 else
612 data |= WINCON0_BPPMODE_8BPP_PALETTE;
613 data |= WINCONx_BURSTLEN_8WORD;
614 data |= WINCONx_BYTSWP;
615 break;
616 case 16:
617 if (var->transp.length != 0)
618 data |= WINCON1_BPPMODE_16BPP_A1555;
619 else
620 data |= WINCON0_BPPMODE_16BPP_565;
621 data |= WINCONx_HAWSWP;
622 data |= WINCONx_BURSTLEN_16WORD;
623 break;
624 case 24:
625 case 32:
626 if (var->red.length == 6) {
627 if (var->transp.length != 0)
628 data |= WINCON1_BPPMODE_19BPP_A1666;
629 else
630 data |= WINCON1_BPPMODE_18BPP_666;
InKi Dae39000d62009-06-16 15:34:27 -0700631 } else if (var->transp.length == 1)
632 data |= WINCON1_BPPMODE_25BPP_A1888
633 | WINCON1_BLD_PIX;
Jingoo Han4420dd22011-11-07 15:03:01 +0900634 else if ((var->transp.length == 4) ||
635 (var->transp.length == 8))
InKi Dae39000d62009-06-16 15:34:27 -0700636 data |= WINCON1_BPPMODE_28BPP_A4888
637 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
Ben Dooksec549a02009-03-31 15:25:39 -0700638 else
639 data |= WINCON0_BPPMODE_24BPP_888;
640
InKi Daedc8498c2010-08-10 18:02:32 -0700641 data |= WINCONx_WSWP;
Ben Dooksec549a02009-03-31 15:25:39 -0700642 data |= WINCONx_BURSTLEN_16WORD;
643 break;
644 }
645
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700646 /* Enable the colour keying for the window below this one */
InKi Dae39000d62009-06-16 15:34:27 -0700647 if (win_no > 0) {
648 u32 keycon0_data = 0, keycon1_data = 0;
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700649 void __iomem *keycon = regs + sfb->variant.keycon;
InKi Dae39000d62009-06-16 15:34:27 -0700650
651 keycon0_data = ~(WxKEYCON0_KEYBL_EN |
652 WxKEYCON0_KEYEN_F |
653 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
654
655 keycon1_data = WxKEYCON1_COLVAL(0xffffff);
656
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700657 keycon += (win_no - 1) * 8;
658
659 writel(keycon0_data, keycon + WKEYCON0);
660 writel(keycon1_data, keycon + WKEYCON1);
InKi Dae39000d62009-06-16 15:34:27 -0700661 }
662
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700663 writel(data, regs + sfb->variant.wincon + (win_no * 4));
664 writel(0x0, regs + sfb->variant.winmap + (win_no * 4));
Ben Dooksec549a02009-03-31 15:25:39 -0700665
Jingoo Hanf7f31e52012-01-27 14:47:22 +0900666 /* Set alpha value width */
667 if (sfb->variant.has_blendcon) {
668 data = readl(sfb->regs + BLENDCON);
669 data &= ~BLENDCON_NEW_MASK;
670 if (var->transp.length > 4)
671 data |= BLENDCON_NEW_8BIT_ALPHA_VALUE;
672 else
673 data |= BLENDCON_NEW_4BIT_ALPHA_VALUE;
674 writel(data, sfb->regs + BLENDCON);
675 }
676
Pawel Osciaka8bdabc2010-08-10 18:02:41 -0700677 shadow_protect_win(win, 0);
678
Mark Brown5751b232011-12-27 14:16:11 +0000679 pm_runtime_put_sync(sfb->dev);
680
Ben Dooksec549a02009-03-31 15:25:39 -0700681 return 0;
682}
683
684/**
685 * s3c_fb_update_palette() - set or schedule a palette update.
686 * @sfb: The hardware information.
687 * @win: The window being updated.
688 * @reg: The palette index being changed.
689 * @value: The computed palette value.
690 *
691 * Change the value of a palette register, either by directly writing to
692 * the palette (this requires the palette RAM to be disconnected from the
693 * hardware whilst this is in progress) or schedule the update for later.
694 *
695 * At the moment, since we have no VSYNC interrupt support, we simply set
696 * the palette entry directly.
697 */
698static void s3c_fb_update_palette(struct s3c_fb *sfb,
699 struct s3c_fb_win *win,
700 unsigned int reg,
701 u32 value)
702{
703 void __iomem *palreg;
704 u32 palcon;
705
Ben Dooks50a55032010-08-10 18:02:33 -0700706 palreg = sfb->regs + sfb->variant.palette[win->index];
Ben Dooksec549a02009-03-31 15:25:39 -0700707
708 dev_dbg(sfb->dev, "%s: win %d, reg %d (%p): %08x\n",
709 __func__, win->index, reg, palreg, value);
710
711 win->palette_buffer[reg] = value;
712
713 palcon = readl(sfb->regs + WPALCON);
714 writel(palcon | WPALCON_PAL_UPDATE, sfb->regs + WPALCON);
715
Ben Dooks50a55032010-08-10 18:02:33 -0700716 if (win->variant.palette_16bpp)
717 writew(value, palreg + (reg * 2));
Ben Dooksec549a02009-03-31 15:25:39 -0700718 else
Ben Dooks50a55032010-08-10 18:02:33 -0700719 writel(value, palreg + (reg * 4));
Ben Dooksec549a02009-03-31 15:25:39 -0700720
721 writel(palcon, sfb->regs + WPALCON);
722}
723
724static inline unsigned int chan_to_field(unsigned int chan,
725 struct fb_bitfield *bf)
726{
727 chan &= 0xffff;
728 chan >>= 16 - bf->length;
729 return chan << bf->offset;
730}
731
732/**
733 * s3c_fb_setcolreg() - framebuffer layer request to change palette.
734 * @regno: The palette index to change.
735 * @red: The red field for the palette data.
736 * @green: The green field for the palette data.
737 * @blue: The blue field for the palette data.
738 * @trans: The transparency (alpha) field for the palette data.
739 * @info: The framebuffer being changed.
740 */
741static int s3c_fb_setcolreg(unsigned regno,
742 unsigned red, unsigned green, unsigned blue,
743 unsigned transp, struct fb_info *info)
744{
745 struct s3c_fb_win *win = info->par;
746 struct s3c_fb *sfb = win->parent;
747 unsigned int val;
748
749 dev_dbg(sfb->dev, "%s: win %d: %d => rgb=%d/%d/%d\n",
750 __func__, win->index, regno, red, green, blue);
751
Mark Brown5751b232011-12-27 14:16:11 +0000752 pm_runtime_get_sync(sfb->dev);
753
Ben Dooksec549a02009-03-31 15:25:39 -0700754 switch (info->fix.visual) {
755 case FB_VISUAL_TRUECOLOR:
756 /* true-colour, use pseudo-palette */
757
758 if (regno < 16) {
759 u32 *pal = info->pseudo_palette;
760
761 val = chan_to_field(red, &info->var.red);
762 val |= chan_to_field(green, &info->var.green);
763 val |= chan_to_field(blue, &info->var.blue);
764
765 pal[regno] = val;
766 }
767 break;
768
769 case FB_VISUAL_PSEUDOCOLOR:
Ben Dooks50a55032010-08-10 18:02:33 -0700770 if (regno < win->variant.palette_sz) {
Ben Dooksec549a02009-03-31 15:25:39 -0700771 val = chan_to_field(red, &win->palette.r);
772 val |= chan_to_field(green, &win->palette.g);
773 val |= chan_to_field(blue, &win->palette.b);
774
775 s3c_fb_update_palette(sfb, win, regno, val);
776 }
777
778 break;
779
780 default:
Mark Brown5751b232011-12-27 14:16:11 +0000781 pm_runtime_put_sync(sfb->dev);
Ben Dooksec549a02009-03-31 15:25:39 -0700782 return 1; /* unknown type */
783 }
784
Mark Brown5751b232011-12-27 14:16:11 +0000785 pm_runtime_put_sync(sfb->dev);
Ben Dooksec549a02009-03-31 15:25:39 -0700786 return 0;
787}
788
789/**
Ben Dooksec549a02009-03-31 15:25:39 -0700790 * s3c_fb_blank() - blank or unblank the given window
791 * @blank_mode: The blank state from FB_BLANK_*
792 * @info: The framebuffer to blank.
793 *
794 * Framebuffer layer request to change the power state.
795 */
796static int s3c_fb_blank(int blank_mode, struct fb_info *info)
797{
798 struct s3c_fb_win *win = info->par;
799 struct s3c_fb *sfb = win->parent;
800 unsigned int index = win->index;
801 u32 wincon;
Thomas Abraham3c582642012-03-24 21:58:46 +0530802 u32 output_on = sfb->output_on;
Ben Dooksec549a02009-03-31 15:25:39 -0700803
804 dev_dbg(sfb->dev, "blank mode %d\n", blank_mode);
805
Mark Brown5751b232011-12-27 14:16:11 +0000806 pm_runtime_get_sync(sfb->dev);
807
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700808 wincon = readl(sfb->regs + sfb->variant.wincon + (index * 4));
Ben Dooksec549a02009-03-31 15:25:39 -0700809
810 switch (blank_mode) {
811 case FB_BLANK_POWERDOWN:
812 wincon &= ~WINCONx_ENWIN;
813 sfb->enabled &= ~(1 << index);
814 /* fall through to FB_BLANK_NORMAL */
815
816 case FB_BLANK_NORMAL:
817 /* disable the DMA and display 0x0 (black) */
Jingoo Hanff8c9102011-12-08 18:08:00 +0900818 shadow_protect_win(win, 1);
Ben Dooksec549a02009-03-31 15:25:39 -0700819 writel(WINxMAP_MAP | WINxMAP_MAP_COLOUR(0x0),
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700820 sfb->regs + sfb->variant.winmap + (index * 4));
Jingoo Hanff8c9102011-12-08 18:08:00 +0900821 shadow_protect_win(win, 0);
Ben Dooksec549a02009-03-31 15:25:39 -0700822 break;
823
824 case FB_BLANK_UNBLANK:
Jingoo Hanff8c9102011-12-08 18:08:00 +0900825 shadow_protect_win(win, 1);
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700826 writel(0x0, sfb->regs + sfb->variant.winmap + (index * 4));
Jingoo Hanff8c9102011-12-08 18:08:00 +0900827 shadow_protect_win(win, 0);
Ben Dooksec549a02009-03-31 15:25:39 -0700828 wincon |= WINCONx_ENWIN;
829 sfb->enabled |= (1 << index);
830 break;
831
832 case FB_BLANK_VSYNC_SUSPEND:
833 case FB_BLANK_HSYNC_SUSPEND:
834 default:
Mark Brown5751b232011-12-27 14:16:11 +0000835 pm_runtime_put_sync(sfb->dev);
Ben Dooksec549a02009-03-31 15:25:39 -0700836 return 1;
837 }
838
Jingoo Hanff8c9102011-12-08 18:08:00 +0900839 shadow_protect_win(win, 1);
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700840 writel(wincon, sfb->regs + sfb->variant.wincon + (index * 4));
Ben Dooksec549a02009-03-31 15:25:39 -0700841
842 /* Check the enabled state to see if we need to be running the
843 * main LCD interface, as if there are no active windows then
844 * it is highly likely that we also do not need to output
845 * anything.
846 */
Thomas Abraham3c582642012-03-24 21:58:46 +0530847 s3c_fb_enable(sfb, sfb->enabled ? 1 : 0);
848 shadow_protect_win(win, 0);
Ben Dooksec549a02009-03-31 15:25:39 -0700849
Mark Brown5751b232011-12-27 14:16:11 +0000850 pm_runtime_put_sync(sfb->dev);
851
Thomas Abraham3c582642012-03-24 21:58:46 +0530852 return output_on == sfb->output_on;
Ben Dooksec549a02009-03-31 15:25:39 -0700853}
854
Pawel Osciak067b2262010-08-10 18:02:38 -0700855/**
856 * s3c_fb_pan_display() - Pan the display.
857 *
858 * Note that the offsets can be written to the device at any time, as their
859 * values are latched at each vsync automatically. This also means that only
860 * the last call to this function will have any effect on next vsync, but
861 * there is no need to sleep waiting for it to prevent tearing.
862 *
863 * @var: The screen information to verify.
864 * @info: The framebuffer device.
865 */
866static int s3c_fb_pan_display(struct fb_var_screeninfo *var,
867 struct fb_info *info)
868{
869 struct s3c_fb_win *win = info->par;
870 struct s3c_fb *sfb = win->parent;
871 void __iomem *buf = sfb->regs + win->index * 8;
872 unsigned int start_boff, end_boff;
873
Mark Brown5751b232011-12-27 14:16:11 +0000874 pm_runtime_get_sync(sfb->dev);
875
Pawel Osciak067b2262010-08-10 18:02:38 -0700876 /* Offset in bytes to the start of the displayed area */
877 start_boff = var->yoffset * info->fix.line_length;
878 /* X offset depends on the current bpp */
879 if (info->var.bits_per_pixel >= 8) {
880 start_boff += var->xoffset * (info->var.bits_per_pixel >> 3);
881 } else {
882 switch (info->var.bits_per_pixel) {
883 case 4:
884 start_boff += var->xoffset >> 1;
885 break;
886 case 2:
887 start_boff += var->xoffset >> 2;
888 break;
889 case 1:
890 start_boff += var->xoffset >> 3;
891 break;
892 default:
893 dev_err(sfb->dev, "invalid bpp\n");
Mark Brown5751b232011-12-27 14:16:11 +0000894 pm_runtime_put_sync(sfb->dev);
Pawel Osciak067b2262010-08-10 18:02:38 -0700895 return -EINVAL;
896 }
897 }
898 /* Offset in bytes to the end of the displayed area */
Laurent Pinchartd8e7a742011-05-25 11:34:52 +0200899 end_boff = start_boff + info->var.yres * info->fix.line_length;
Pawel Osciak067b2262010-08-10 18:02:38 -0700900
901 /* Temporarily turn off per-vsync update from shadow registers until
902 * both start and end addresses are updated to prevent corruption */
Pawel Osciakf5ec5462010-08-10 18:02:40 -0700903 shadow_protect_win(win, 1);
Pawel Osciak067b2262010-08-10 18:02:38 -0700904
905 writel(info->fix.smem_start + start_boff, buf + sfb->variant.buf_start);
906 writel(info->fix.smem_start + end_boff, buf + sfb->variant.buf_end);
907
Pawel Osciakf5ec5462010-08-10 18:02:40 -0700908 shadow_protect_win(win, 0);
Pawel Osciak067b2262010-08-10 18:02:38 -0700909
Mark Brown5751b232011-12-27 14:16:11 +0000910 pm_runtime_put_sync(sfb->dev);
Pawel Osciak067b2262010-08-10 18:02:38 -0700911 return 0;
912}
913
Pawel Osciakefdc8462010-08-10 18:02:38 -0700914/**
915 * s3c_fb_enable_irq() - enable framebuffer interrupts
916 * @sfb: main hardware state
917 */
918static void s3c_fb_enable_irq(struct s3c_fb *sfb)
919{
920 void __iomem *regs = sfb->regs;
921 u32 irq_ctrl_reg;
922
923 if (!test_and_set_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
924 /* IRQ disabled, enable it */
925 irq_ctrl_reg = readl(regs + VIDINTCON0);
926
927 irq_ctrl_reg |= VIDINTCON0_INT_ENABLE;
928 irq_ctrl_reg |= VIDINTCON0_INT_FRAME;
929
930 irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL0_MASK;
931 irq_ctrl_reg |= VIDINTCON0_FRAMESEL0_VSYNC;
932 irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL1_MASK;
933 irq_ctrl_reg |= VIDINTCON0_FRAMESEL1_NONE;
934
935 writel(irq_ctrl_reg, regs + VIDINTCON0);
936 }
937}
938
939/**
940 * s3c_fb_disable_irq() - disable framebuffer interrupts
941 * @sfb: main hardware state
942 */
943static void s3c_fb_disable_irq(struct s3c_fb *sfb)
944{
945 void __iomem *regs = sfb->regs;
946 u32 irq_ctrl_reg;
947
948 if (test_and_clear_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
949 /* IRQ enabled, disable it */
950 irq_ctrl_reg = readl(regs + VIDINTCON0);
951
952 irq_ctrl_reg &= ~VIDINTCON0_INT_FRAME;
953 irq_ctrl_reg &= ~VIDINTCON0_INT_ENABLE;
954
955 writel(irq_ctrl_reg, regs + VIDINTCON0);
956 }
957}
958
959static irqreturn_t s3c_fb_irq(int irq, void *dev_id)
960{
961 struct s3c_fb *sfb = dev_id;
962 void __iomem *regs = sfb->regs;
963 u32 irq_sts_reg;
964
Jingoo Hanb07f3bbe2011-04-11 07:25:37 +0000965 spin_lock(&sfb->slock);
966
Pawel Osciakefdc8462010-08-10 18:02:38 -0700967 irq_sts_reg = readl(regs + VIDINTCON1);
968
969 if (irq_sts_reg & VIDINTCON1_INT_FRAME) {
970
971 /* VSYNC interrupt, accept it */
972 writel(VIDINTCON1_INT_FRAME, regs + VIDINTCON1);
973
974 sfb->vsync_info.count++;
975 wake_up_interruptible(&sfb->vsync_info.wait);
976 }
977
978 /* We only support waiting for VSYNC for now, so it's safe
979 * to always disable irqs here.
980 */
981 s3c_fb_disable_irq(sfb);
982
Jingoo Hanb07f3bbe2011-04-11 07:25:37 +0000983 spin_unlock(&sfb->slock);
Pawel Osciakefdc8462010-08-10 18:02:38 -0700984 return IRQ_HANDLED;
985}
986
987/**
988 * s3c_fb_wait_for_vsync() - sleep until next VSYNC interrupt or timeout
989 * @sfb: main hardware state
990 * @crtc: head index.
991 */
992static int s3c_fb_wait_for_vsync(struct s3c_fb *sfb, u32 crtc)
993{
994 unsigned long count;
995 int ret;
996
997 if (crtc != 0)
998 return -ENODEV;
999
Mark Brown5751b232011-12-27 14:16:11 +00001000 pm_runtime_get_sync(sfb->dev);
1001
Pawel Osciakefdc8462010-08-10 18:02:38 -07001002 count = sfb->vsync_info.count;
1003 s3c_fb_enable_irq(sfb);
1004 ret = wait_event_interruptible_timeout(sfb->vsync_info.wait,
1005 count != sfb->vsync_info.count,
1006 msecs_to_jiffies(VSYNC_TIMEOUT_MSEC));
Mark Brown5751b232011-12-27 14:16:11 +00001007
1008 pm_runtime_put_sync(sfb->dev);
1009
Pawel Osciakefdc8462010-08-10 18:02:38 -07001010 if (ret == 0)
1011 return -ETIMEDOUT;
1012
1013 return 0;
1014}
1015
1016static int s3c_fb_ioctl(struct fb_info *info, unsigned int cmd,
1017 unsigned long arg)
1018{
1019 struct s3c_fb_win *win = info->par;
1020 struct s3c_fb *sfb = win->parent;
1021 int ret;
1022 u32 crtc;
1023
1024 switch (cmd) {
1025 case FBIO_WAITFORVSYNC:
1026 if (get_user(crtc, (u32 __user *)arg)) {
1027 ret = -EFAULT;
1028 break;
1029 }
1030
1031 ret = s3c_fb_wait_for_vsync(sfb, crtc);
1032 break;
1033 default:
1034 ret = -ENOTTY;
1035 }
1036
1037 return ret;
1038}
1039
Ben Dooksec549a02009-03-31 15:25:39 -07001040static struct fb_ops s3c_fb_ops = {
1041 .owner = THIS_MODULE,
1042 .fb_check_var = s3c_fb_check_var,
1043 .fb_set_par = s3c_fb_set_par,
1044 .fb_blank = s3c_fb_blank,
1045 .fb_setcolreg = s3c_fb_setcolreg,
1046 .fb_fillrect = cfb_fillrect,
1047 .fb_copyarea = cfb_copyarea,
1048 .fb_imageblit = cfb_imageblit,
Pawel Osciak067b2262010-08-10 18:02:38 -07001049 .fb_pan_display = s3c_fb_pan_display,
Pawel Osciakefdc8462010-08-10 18:02:38 -07001050 .fb_ioctl = s3c_fb_ioctl,
Ben Dooksec549a02009-03-31 15:25:39 -07001051};
1052
1053/**
Maurus Cuelenaere2bb567a2010-08-10 18:02:44 -07001054 * s3c_fb_missing_pixclock() - calculates pixel clock
1055 * @mode: The video mode to change.
1056 *
1057 * Calculate the pixel clock when none has been given through platform data.
1058 */
Mark Brown2293d622012-04-15 11:39:04 +01001059static void s3c_fb_missing_pixclock(struct fb_videomode *mode)
Maurus Cuelenaere2bb567a2010-08-10 18:02:44 -07001060{
1061 u64 pixclk = 1000000000000ULL;
1062 u32 div;
1063
1064 div = mode->left_margin + mode->hsync_len + mode->right_margin +
1065 mode->xres;
1066 div *= mode->upper_margin + mode->vsync_len + mode->lower_margin +
1067 mode->yres;
1068 div *= mode->refresh ? : 60;
1069
1070 do_div(pixclk, div);
1071
1072 mode->pixclock = pixclk;
1073}
1074
1075/**
Ben Dooksec549a02009-03-31 15:25:39 -07001076 * s3c_fb_alloc_memory() - allocate display memory for framebuffer window
1077 * @sfb: The base resources for the hardware.
1078 * @win: The window to initialise memory for.
1079 *
1080 * Allocate memory for the given framebuffer.
1081 */
1082static int __devinit s3c_fb_alloc_memory(struct s3c_fb *sfb,
1083 struct s3c_fb_win *win)
1084{
1085 struct s3c_fb_pd_win *windata = win->windata;
1086 unsigned int real_size, virt_size, size;
1087 struct fb_info *fbi = win->fbinfo;
1088 dma_addr_t map_dma;
1089
1090 dev_dbg(sfb->dev, "allocating memory for display\n");
1091
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301092 real_size = windata->xres * windata->yres;
Ben Dooksec549a02009-03-31 15:25:39 -07001093 virt_size = windata->virtual_x * windata->virtual_y;
1094
1095 dev_dbg(sfb->dev, "real_size=%u (%u.%u), virt_size=%u (%u.%u)\n",
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301096 real_size, windata->xres, windata->yres,
Ben Dooksec549a02009-03-31 15:25:39 -07001097 virt_size, windata->virtual_x, windata->virtual_y);
1098
1099 size = (real_size > virt_size) ? real_size : virt_size;
1100 size *= (windata->max_bpp > 16) ? 32 : windata->max_bpp;
1101 size /= 8;
1102
1103 fbi->fix.smem_len = size;
1104 size = PAGE_ALIGN(size);
1105
1106 dev_dbg(sfb->dev, "want %u bytes for window\n", size);
1107
1108 fbi->screen_base = dma_alloc_writecombine(sfb->dev, size,
1109 &map_dma, GFP_KERNEL);
1110 if (!fbi->screen_base)
1111 return -ENOMEM;
1112
1113 dev_dbg(sfb->dev, "mapped %x to %p\n",
1114 (unsigned int)map_dma, fbi->screen_base);
1115
1116 memset(fbi->screen_base, 0x0, size);
1117 fbi->fix.smem_start = map_dma;
1118
1119 return 0;
1120}
1121
1122/**
1123 * s3c_fb_free_memory() - free the display memory for the given window
1124 * @sfb: The base resources for the hardware.
1125 * @win: The window to free the display memory for.
1126 *
1127 * Free the display memory allocated by s3c_fb_alloc_memory().
1128 */
1129static void s3c_fb_free_memory(struct s3c_fb *sfb, struct s3c_fb_win *win)
1130{
1131 struct fb_info *fbi = win->fbinfo;
1132
Pawel Osciakcd7d7e02010-08-10 18:02:35 -07001133 if (fbi->screen_base)
1134 dma_free_writecombine(sfb->dev, PAGE_ALIGN(fbi->fix.smem_len),
Ben Dooksec549a02009-03-31 15:25:39 -07001135 fbi->screen_base, fbi->fix.smem_start);
1136}
1137
1138/**
1139 * s3c_fb_release_win() - release resources for a framebuffer window.
1140 * @win: The window to cleanup the resources for.
1141 *
1142 * Release the resources that where claimed for the hardware window,
1143 * such as the framebuffer instance and any memory claimed for it.
1144 */
1145static void s3c_fb_release_win(struct s3c_fb *sfb, struct s3c_fb_win *win)
1146{
Pawel Osciak04ab9ef2010-08-10 18:02:43 -07001147 u32 data;
1148
Krzysztof Heltddc518d2009-06-16 15:34:33 -07001149 if (win->fbinfo) {
Pawel Osciak04ab9ef2010-08-10 18:02:43 -07001150 if (sfb->variant.has_shadowcon) {
1151 data = readl(sfb->regs + SHADOWCON);
1152 data &= ~SHADOWCON_CHx_ENABLE(win->index);
1153 data &= ~SHADOWCON_CHx_LOCAL_ENABLE(win->index);
1154 writel(data, sfb->regs + SHADOWCON);
1155 }
Krzysztof Heltddc518d2009-06-16 15:34:33 -07001156 unregister_framebuffer(win->fbinfo);
Pawel Osciakcd7d7e02010-08-10 18:02:35 -07001157 if (win->fbinfo->cmap.len)
1158 fb_dealloc_cmap(&win->fbinfo->cmap);
Krzysztof Heltddc518d2009-06-16 15:34:33 -07001159 s3c_fb_free_memory(sfb, win);
1160 framebuffer_release(win->fbinfo);
1161 }
Ben Dooksec549a02009-03-31 15:25:39 -07001162}
1163
1164/**
1165 * s3c_fb_probe_win() - register an hardware window
1166 * @sfb: The base resources for the hardware
Ben Dooks50a55032010-08-10 18:02:33 -07001167 * @variant: The variant information for this window.
Ben Dooksec549a02009-03-31 15:25:39 -07001168 * @res: Pointer to where to place the resultant window.
1169 *
1170 * Allocate and do the basic initialisation for one of the hardware's graphics
1171 * windows.
1172 */
1173static int __devinit s3c_fb_probe_win(struct s3c_fb *sfb, unsigned int win_no,
Ben Dooks50a55032010-08-10 18:02:33 -07001174 struct s3c_fb_win_variant *variant,
Ben Dooksec549a02009-03-31 15:25:39 -07001175 struct s3c_fb_win **res)
1176{
1177 struct fb_var_screeninfo *var;
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301178 struct fb_videomode initmode;
Ben Dooksec549a02009-03-31 15:25:39 -07001179 struct s3c_fb_pd_win *windata;
1180 struct s3c_fb_win *win;
1181 struct fb_info *fbinfo;
1182 int palette_size;
1183 int ret;
1184
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001185 dev_dbg(sfb->dev, "probing window %d, variant %p\n", win_no, variant);
Ben Dooksec549a02009-03-31 15:25:39 -07001186
Pawel Osciakefdc8462010-08-10 18:02:38 -07001187 init_waitqueue_head(&sfb->vsync_info.wait);
1188
Ben Dooks50a55032010-08-10 18:02:33 -07001189 palette_size = variant->palette_sz * 4;
Ben Dooksec549a02009-03-31 15:25:39 -07001190
1191 fbinfo = framebuffer_alloc(sizeof(struct s3c_fb_win) +
1192 palette_size * sizeof(u32), sfb->dev);
1193 if (!fbinfo) {
1194 dev_err(sfb->dev, "failed to allocate framebuffer\n");
1195 return -ENOENT;
1196 }
1197
1198 windata = sfb->pdata->win[win_no];
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301199 initmode = *sfb->pdata->vtiming;
Ben Dooksec549a02009-03-31 15:25:39 -07001200
1201 WARN_ON(windata->max_bpp == 0);
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301202 WARN_ON(windata->xres == 0);
1203 WARN_ON(windata->yres == 0);
Ben Dooksec549a02009-03-31 15:25:39 -07001204
1205 win = fbinfo->par;
Pawel Osciakcd7d7e02010-08-10 18:02:35 -07001206 *res = win;
Ben Dooksec549a02009-03-31 15:25:39 -07001207 var = &fbinfo->var;
Ben Dooks50a55032010-08-10 18:02:33 -07001208 win->variant = *variant;
Ben Dooksec549a02009-03-31 15:25:39 -07001209 win->fbinfo = fbinfo;
1210 win->parent = sfb;
1211 win->windata = windata;
1212 win->index = win_no;
1213 win->palette_buffer = (u32 *)(win + 1);
1214
1215 ret = s3c_fb_alloc_memory(sfb, win);
1216 if (ret) {
1217 dev_err(sfb->dev, "failed to allocate display memory\n");
Krzysztof Heltddc518d2009-06-16 15:34:33 -07001218 return ret;
Ben Dooksec549a02009-03-31 15:25:39 -07001219 }
1220
1221 /* setup the r/b/g positions for the window's palette */
Ben Dooksbc2da1b2010-08-10 18:02:34 -07001222 if (win->variant.palette_16bpp) {
1223 /* Set RGB 5:6:5 as default */
1224 win->palette.r.offset = 11;
1225 win->palette.r.length = 5;
1226 win->palette.g.offset = 5;
1227 win->palette.g.length = 6;
1228 win->palette.b.offset = 0;
1229 win->palette.b.length = 5;
1230
1231 } else {
1232 /* Set 8bpp or 8bpp and 1bit alpha */
1233 win->palette.r.offset = 16;
1234 win->palette.r.length = 8;
1235 win->palette.g.offset = 8;
1236 win->palette.g.length = 8;
1237 win->palette.b.offset = 0;
1238 win->palette.b.length = 8;
1239 }
Ben Dooksec549a02009-03-31 15:25:39 -07001240
1241 /* setup the initial video mode from the window */
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301242 initmode.xres = windata->xres;
1243 initmode.yres = windata->yres;
1244 fb_videomode_to_var(&fbinfo->var, &initmode);
Ben Dooksec549a02009-03-31 15:25:39 -07001245
1246 fbinfo->fix.type = FB_TYPE_PACKED_PIXELS;
1247 fbinfo->fix.accel = FB_ACCEL_NONE;
1248 fbinfo->var.activate = FB_ACTIVATE_NOW;
1249 fbinfo->var.vmode = FB_VMODE_NONINTERLACED;
1250 fbinfo->var.bits_per_pixel = windata->default_bpp;
1251 fbinfo->fbops = &s3c_fb_ops;
1252 fbinfo->flags = FBINFO_FLAG_DEFAULT;
1253 fbinfo->pseudo_palette = &win->pseudo_palette;
1254
1255 /* prepare to actually start the framebuffer */
1256
1257 ret = s3c_fb_check_var(&fbinfo->var, fbinfo);
1258 if (ret < 0) {
1259 dev_err(sfb->dev, "check_var failed on initial video params\n");
Krzysztof Heltddc518d2009-06-16 15:34:33 -07001260 return ret;
Ben Dooksec549a02009-03-31 15:25:39 -07001261 }
1262
1263 /* create initial colour map */
1264
Ben Dooks50a55032010-08-10 18:02:33 -07001265 ret = fb_alloc_cmap(&fbinfo->cmap, win->variant.palette_sz, 1);
Ben Dooksec549a02009-03-31 15:25:39 -07001266 if (ret == 0)
1267 fb_set_cmap(&fbinfo->cmap, fbinfo);
1268 else
1269 dev_err(sfb->dev, "failed to allocate fb cmap\n");
1270
1271 s3c_fb_set_par(fbinfo);
1272
1273 dev_dbg(sfb->dev, "about to register framebuffer\n");
1274
1275 /* run the check_var and set_par on our configuration. */
1276
1277 ret = register_framebuffer(fbinfo);
1278 if (ret < 0) {
1279 dev_err(sfb->dev, "failed to register framebuffer\n");
Krzysztof Heltddc518d2009-06-16 15:34:33 -07001280 return ret;
Ben Dooksec549a02009-03-31 15:25:39 -07001281 }
1282
Ben Dooksec549a02009-03-31 15:25:39 -07001283 dev_info(sfb->dev, "window %d: fb %s\n", win_no, fbinfo->fix.id);
1284
1285 return 0;
Ben Dooksec549a02009-03-31 15:25:39 -07001286}
1287
1288/**
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301289 * s3c_fb_set_rgb_timing() - set video timing for rgb interface.
1290 * @sfb: The base resources for the hardware.
1291 *
1292 * Set horizontal and vertical lcd rgb interface timing.
1293 */
1294static void s3c_fb_set_rgb_timing(struct s3c_fb *sfb)
1295{
1296 struct fb_videomode *vmode = sfb->pdata->vtiming;
1297 void __iomem *regs = sfb->regs;
1298 int clkdiv;
1299 u32 data;
1300
1301 if (!vmode->pixclock)
1302 s3c_fb_missing_pixclock(vmode);
1303
1304 clkdiv = s3c_fb_calc_pixclk(sfb, vmode->pixclock);
1305
1306 data = sfb->pdata->vidcon0;
1307 data &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
1308
1309 if (clkdiv > 1)
1310 data |= VIDCON0_CLKVAL_F(clkdiv-1) | VIDCON0_CLKDIR;
1311 else
1312 data &= ~VIDCON0_CLKDIR; /* 1:1 clock */
1313
1314 if (sfb->variant.is_2443)
1315 data |= (1 << 5);
1316 writel(data, regs + VIDCON0);
1317
1318 data = VIDTCON0_VBPD(vmode->upper_margin - 1) |
1319 VIDTCON0_VFPD(vmode->lower_margin - 1) |
1320 VIDTCON0_VSPW(vmode->vsync_len - 1);
1321 writel(data, regs + sfb->variant.vidtcon);
1322
1323 data = VIDTCON1_HBPD(vmode->left_margin - 1) |
1324 VIDTCON1_HFPD(vmode->right_margin - 1) |
1325 VIDTCON1_HSPW(vmode->hsync_len - 1);
1326 writel(data, regs + sfb->variant.vidtcon + 4);
1327
1328 data = VIDTCON2_LINEVAL(vmode->yres - 1) |
1329 VIDTCON2_HOZVAL(vmode->xres - 1) |
1330 VIDTCON2_LINEVAL_E(vmode->yres - 1) |
1331 VIDTCON2_HOZVAL_E(vmode->xres - 1);
1332 writel(data, regs + sfb->variant.vidtcon + 8);
1333}
1334
1335/**
Ben Dooksec549a02009-03-31 15:25:39 -07001336 * s3c_fb_clear_win() - clear hardware window registers.
1337 * @sfb: The base resources for the hardware.
1338 * @win: The window to process.
1339 *
1340 * Reset the specific window registers to a known state.
1341 */
1342static void s3c_fb_clear_win(struct s3c_fb *sfb, int win)
1343{
1344 void __iomem *regs = sfb->regs;
Pawel Osciaka8bdabc2010-08-10 18:02:41 -07001345 u32 reg;
Ben Dooksec549a02009-03-31 15:25:39 -07001346
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001347 writel(0, regs + sfb->variant.wincon + (win * 4));
1348 writel(0, regs + VIDOSD_A(win, sfb->variant));
1349 writel(0, regs + VIDOSD_B(win, sfb->variant));
1350 writel(0, regs + VIDOSD_C(win, sfb->variant));
Jingoo Hanecd57ae2012-06-11 11:26:41 +09001351
1352 if (sfb->variant.has_shadowcon) {
1353 reg = readl(sfb->regs + SHADOWCON);
1354 reg &= ~(SHADOWCON_WINx_PROTECT(win) |
1355 SHADOWCON_CHx_ENABLE(win) |
1356 SHADOWCON_CHx_LOCAL_ENABLE(win));
1357 writel(reg, sfb->regs + SHADOWCON);
1358 }
Ben Dooksec549a02009-03-31 15:25:39 -07001359}
1360
1361static int __devinit s3c_fb_probe(struct platform_device *pdev)
1362{
Jingoo Hanb73a21f2011-04-01 07:17:27 +00001363 const struct platform_device_id *platid;
Ben Dooks50a55032010-08-10 18:02:33 -07001364 struct s3c_fb_driverdata *fbdrv;
Ben Dooksec549a02009-03-31 15:25:39 -07001365 struct device *dev = &pdev->dev;
1366 struct s3c_fb_platdata *pd;
1367 struct s3c_fb *sfb;
1368 struct resource *res;
1369 int win;
1370 int ret = 0;
Jingoo Hand8b97db2012-01-27 14:47:55 +09001371 u32 reg;
Ben Dooksec549a02009-03-31 15:25:39 -07001372
Jingoo Hanb73a21f2011-04-01 07:17:27 +00001373 platid = platform_get_device_id(pdev);
1374 fbdrv = (struct s3c_fb_driverdata *)platid->driver_data;
Ben Dooks50a55032010-08-10 18:02:33 -07001375
1376 if (fbdrv->variant.nr_windows > S3C_FB_MAX_WIN) {
1377 dev_err(dev, "too many windows, cannot attach\n");
1378 return -EINVAL;
1379 }
1380
Ben Dooksec549a02009-03-31 15:25:39 -07001381 pd = pdev->dev.platform_data;
1382 if (!pd) {
1383 dev_err(dev, "no platform data specified\n");
1384 return -EINVAL;
1385 }
1386
Mark Brown857a8df2012-01-21 13:11:49 +00001387 sfb = devm_kzalloc(dev, sizeof(struct s3c_fb), GFP_KERNEL);
Ben Dooksec549a02009-03-31 15:25:39 -07001388 if (!sfb) {
1389 dev_err(dev, "no memory for framebuffers\n");
1390 return -ENOMEM;
1391 }
1392
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001393 dev_dbg(dev, "allocate new framebuffer %p\n", sfb);
1394
Ben Dooksec549a02009-03-31 15:25:39 -07001395 sfb->dev = dev;
1396 sfb->pdata = pd;
Ben Dooks50a55032010-08-10 18:02:33 -07001397 sfb->variant = fbdrv->variant;
Ben Dooksec549a02009-03-31 15:25:39 -07001398
Jingoo Hanb07f3bbe2011-04-11 07:25:37 +00001399 spin_lock_init(&sfb->slock);
1400
Jingoo Han77621342012-08-02 15:59:05 +09001401 sfb->bus_clk = devm_clk_get(dev, "lcd");
Ben Dooksec549a02009-03-31 15:25:39 -07001402 if (IS_ERR(sfb->bus_clk)) {
1403 dev_err(dev, "failed to get bus clock\n");
Jingoo Han77621342012-08-02 15:59:05 +09001404 return PTR_ERR(sfb->bus_clk);
Ben Dooksec549a02009-03-31 15:25:39 -07001405 }
1406
Thomas Abraham5ce24972012-10-03 08:57:40 +09001407 clk_prepare_enable(sfb->bus_clk);
Ben Dooksec549a02009-03-31 15:25:39 -07001408
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001409 if (!sfb->variant.has_clksel) {
Jingoo Han77621342012-08-02 15:59:05 +09001410 sfb->lcd_clk = devm_clk_get(dev, "sclk_fimd");
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001411 if (IS_ERR(sfb->lcd_clk)) {
1412 dev_err(dev, "failed to get lcd clock\n");
1413 ret = PTR_ERR(sfb->lcd_clk);
1414 goto err_bus_clk;
1415 }
1416
Thomas Abraham5ce24972012-10-03 08:57:40 +09001417 clk_prepare_enable(sfb->lcd_clk);
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001418 }
1419
Jingoo Han49592122010-12-17 16:45:46 +09001420 pm_runtime_enable(sfb->dev);
1421
Ben Dooksec549a02009-03-31 15:25:39 -07001422 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Mark Brown857a8df2012-01-21 13:11:49 +00001423 sfb->regs = devm_request_and_ioremap(dev, res);
Ben Dooksec549a02009-03-31 15:25:39 -07001424 if (!sfb->regs) {
1425 dev_err(dev, "failed to map registers\n");
1426 ret = -ENXIO;
Mark Brown857a8df2012-01-21 13:11:49 +00001427 goto err_lcd_clk;
Ben Dooksec549a02009-03-31 15:25:39 -07001428 }
1429
Pawel Osciakefdc8462010-08-10 18:02:38 -07001430 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1431 if (!res) {
1432 dev_err(dev, "failed to acquire irq resource\n");
1433 ret = -ENOENT;
Mark Brown857a8df2012-01-21 13:11:49 +00001434 goto err_lcd_clk;
Pawel Osciakefdc8462010-08-10 18:02:38 -07001435 }
1436 sfb->irq_no = res->start;
Jingoo Han327e2762012-02-20 19:40:19 +09001437 ret = devm_request_irq(dev, sfb->irq_no, s3c_fb_irq,
Pawel Osciakefdc8462010-08-10 18:02:38 -07001438 0, "s3c_fb", sfb);
1439 if (ret) {
1440 dev_err(dev, "irq request failed\n");
Mark Brown857a8df2012-01-21 13:11:49 +00001441 goto err_lcd_clk;
Pawel Osciakefdc8462010-08-10 18:02:38 -07001442 }
1443
Ben Dooksec549a02009-03-31 15:25:39 -07001444 dev_dbg(dev, "got resources (regs %p), probing windows\n", sfb->regs);
1445
Jingoo Han49592122010-12-17 16:45:46 +09001446 platform_set_drvdata(pdev, sfb);
1447 pm_runtime_get_sync(sfb->dev);
1448
Ben Dooksec549a02009-03-31 15:25:39 -07001449 /* setup gpio and output polarity controls */
1450
1451 pd->setup_gpio();
1452
1453 writel(pd->vidcon1, sfb->regs + VIDCON1);
1454
Jingoo Hand8b97db2012-01-27 14:47:55 +09001455 /* set video clock running at under-run */
1456 if (sfb->variant.has_fixvclk) {
1457 reg = readl(sfb->regs + VIDCON1);
1458 reg &= ~VIDCON1_VCLK_MASK;
1459 reg |= VIDCON1_VCLK_RUN;
1460 writel(reg, sfb->regs + VIDCON1);
1461 }
1462
Ben Dooksec549a02009-03-31 15:25:39 -07001463 /* zero all windows before we do anything */
1464
Ben Dooks50a55032010-08-10 18:02:33 -07001465 for (win = 0; win < fbdrv->variant.nr_windows; win++)
Ben Dooksec549a02009-03-31 15:25:39 -07001466 s3c_fb_clear_win(sfb, win);
1467
Ben Dooks94947032010-08-10 18:02:32 -07001468 /* initialise colour key controls */
Ben Dooks50a55032010-08-10 18:02:33 -07001469 for (win = 0; win < (fbdrv->variant.nr_windows - 1); win++) {
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001470 void __iomem *regs = sfb->regs + sfb->variant.keycon;
1471
1472 regs += (win * 8);
1473 writel(0xffffff, regs + WKEYCON0);
1474 writel(0xffffff, regs + WKEYCON1);
Ben Dooks94947032010-08-10 18:02:32 -07001475 }
1476
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301477 s3c_fb_set_rgb_timing(sfb);
1478
Ben Dooksec549a02009-03-31 15:25:39 -07001479 /* we have the register setup, start allocating framebuffers */
1480
Ben Dooks50a55032010-08-10 18:02:33 -07001481 for (win = 0; win < fbdrv->variant.nr_windows; win++) {
Ben Dooksec549a02009-03-31 15:25:39 -07001482 if (!pd->win[win])
1483 continue;
1484
Ben Dooks50a55032010-08-10 18:02:33 -07001485 ret = s3c_fb_probe_win(sfb, win, fbdrv->win[win],
1486 &sfb->windows[win]);
Ben Dooksec549a02009-03-31 15:25:39 -07001487 if (ret < 0) {
1488 dev_err(dev, "failed to create window %d\n", win);
1489 for (; win >= 0; win--)
1490 s3c_fb_release_win(sfb, sfb->windows[win]);
Mark Brown3500b0b2011-12-27 14:16:09 +00001491 goto err_pm_runtime;
Ben Dooksec549a02009-03-31 15:25:39 -07001492 }
1493 }
1494
1495 platform_set_drvdata(pdev, sfb);
Mark Brownfe05f8b2011-12-27 14:16:07 +00001496 pm_runtime_put_sync(sfb->dev);
Ben Dooksec549a02009-03-31 15:25:39 -07001497
1498 return 0;
1499
Mark Brown3500b0b2011-12-27 14:16:09 +00001500err_pm_runtime:
1501 pm_runtime_put_sync(sfb->dev);
Pawel Osciakefdc8462010-08-10 18:02:38 -07001502
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001503err_lcd_clk:
Mark Brown3500b0b2011-12-27 14:16:09 +00001504 pm_runtime_disable(sfb->dev);
1505
Jingoo Han77621342012-08-02 15:59:05 +09001506 if (!sfb->variant.has_clksel)
Thomas Abraham5ce24972012-10-03 08:57:40 +09001507 clk_disable_unprepare(sfb->lcd_clk);
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001508
1509err_bus_clk:
Thomas Abraham5ce24972012-10-03 08:57:40 +09001510 clk_disable_unprepare(sfb->bus_clk);
Ben Dooksec549a02009-03-31 15:25:39 -07001511
Ben Dooksec549a02009-03-31 15:25:39 -07001512 return ret;
1513}
1514
1515/**
1516 * s3c_fb_remove() - Cleanup on module finalisation
1517 * @pdev: The platform device we are bound to.
1518 *
1519 * Shutdown and then release all the resources that the driver allocated
1520 * on initialisation.
1521 */
1522static int __devexit s3c_fb_remove(struct platform_device *pdev)
1523{
1524 struct s3c_fb *sfb = platform_get_drvdata(pdev);
1525 int win;
1526
Mark Brownfe05f8b2011-12-27 14:16:07 +00001527 pm_runtime_get_sync(sfb->dev);
1528
Pawel Osciakc42b1102009-07-29 15:02:10 -07001529 for (win = 0; win < S3C_FB_MAX_WIN; win++)
Marek Szyprowski17663e52009-05-28 14:34:35 -07001530 if (sfb->windows[win])
1531 s3c_fb_release_win(sfb, sfb->windows[win]);
Ben Dooksec549a02009-03-31 15:25:39 -07001532
Jingoo Han77621342012-08-02 15:59:05 +09001533 if (!sfb->variant.has_clksel)
Thomas Abraham5ce24972012-10-03 08:57:40 +09001534 clk_disable_unprepare(sfb->lcd_clk);
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001535
Thomas Abraham5ce24972012-10-03 08:57:40 +09001536 clk_disable_unprepare(sfb->bus_clk);
Ben Dooksec549a02009-03-31 15:25:39 -07001537
Jingoo Han49592122010-12-17 16:45:46 +09001538 pm_runtime_put_sync(sfb->dev);
1539 pm_runtime_disable(sfb->dev);
1540
Ben Dooksec549a02009-03-31 15:25:39 -07001541 return 0;
1542}
1543
Mark Brownf4f51472011-12-27 14:16:10 +00001544#ifdef CONFIG_PM_SLEEP
Jingoo Han49592122010-12-17 16:45:46 +09001545static int s3c_fb_suspend(struct device *dev)
Ben Dooksec549a02009-03-31 15:25:39 -07001546{
Jingoo Han49592122010-12-17 16:45:46 +09001547 struct platform_device *pdev = to_platform_device(dev);
Ben Dooksec549a02009-03-31 15:25:39 -07001548 struct s3c_fb *sfb = platform_get_drvdata(pdev);
1549 struct s3c_fb_win *win;
1550 int win_no;
1551
Jingoo Han4e0dd492012-04-04 15:57:44 +09001552 pm_runtime_get_sync(sfb->dev);
1553
Pawel Osciakc42b1102009-07-29 15:02:10 -07001554 for (win_no = S3C_FB_MAX_WIN - 1; win_no >= 0; win_no--) {
Ben Dooksec549a02009-03-31 15:25:39 -07001555 win = sfb->windows[win_no];
1556 if (!win)
1557 continue;
1558
1559 /* use the blank function to push into power-down */
1560 s3c_fb_blank(FB_BLANK_POWERDOWN, win->fbinfo);
1561 }
1562
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001563 if (!sfb->variant.has_clksel)
Thomas Abraham5ce24972012-10-03 08:57:40 +09001564 clk_disable_unprepare(sfb->lcd_clk);
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001565
Thomas Abraham5ce24972012-10-03 08:57:40 +09001566 clk_disable_unprepare(sfb->bus_clk);
Jingoo Han4e0dd492012-04-04 15:57:44 +09001567
1568 pm_runtime_put_sync(sfb->dev);
1569
Ben Dooksec549a02009-03-31 15:25:39 -07001570 return 0;
1571}
1572
Jingoo Han49592122010-12-17 16:45:46 +09001573static int s3c_fb_resume(struct device *dev)
Ben Dooksec549a02009-03-31 15:25:39 -07001574{
Jingoo Han49592122010-12-17 16:45:46 +09001575 struct platform_device *pdev = to_platform_device(dev);
Ben Dooksec549a02009-03-31 15:25:39 -07001576 struct s3c_fb *sfb = platform_get_drvdata(pdev);
Marek Szyprowski17663e52009-05-28 14:34:35 -07001577 struct s3c_fb_platdata *pd = sfb->pdata;
Ben Dooksec549a02009-03-31 15:25:39 -07001578 struct s3c_fb_win *win;
1579 int win_no;
Jingoo Hand8b97db2012-01-27 14:47:55 +09001580 u32 reg;
Ben Dooksec549a02009-03-31 15:25:39 -07001581
Jingoo Han4e0dd492012-04-04 15:57:44 +09001582 pm_runtime_get_sync(sfb->dev);
1583
Thomas Abraham5ce24972012-10-03 08:57:40 +09001584 clk_prepare_enable(sfb->bus_clk);
Ben Dooksec549a02009-03-31 15:25:39 -07001585
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001586 if (!sfb->variant.has_clksel)
Thomas Abraham5ce24972012-10-03 08:57:40 +09001587 clk_prepare_enable(sfb->lcd_clk);
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001588
Jingoo Han6aa96812011-05-24 08:55:31 +00001589 /* setup gpio and output polarity controls */
1590 pd->setup_gpio();
Marek Szyprowski17663e52009-05-28 14:34:35 -07001591 writel(pd->vidcon1, sfb->regs + VIDCON1);
1592
Jingoo Hand8b97db2012-01-27 14:47:55 +09001593 /* set video clock running at under-run */
1594 if (sfb->variant.has_fixvclk) {
1595 reg = readl(sfb->regs + VIDCON1);
1596 reg &= ~VIDCON1_VCLK_MASK;
1597 reg |= VIDCON1_VCLK_RUN;
1598 writel(reg, sfb->regs + VIDCON1);
1599 }
1600
Marek Szyprowski17663e52009-05-28 14:34:35 -07001601 /* zero all windows before we do anything */
Ben Dooks50a55032010-08-10 18:02:33 -07001602 for (win_no = 0; win_no < sfb->variant.nr_windows; win_no++)
Marek Szyprowski17663e52009-05-28 14:34:35 -07001603 s3c_fb_clear_win(sfb, win_no);
1604
Ben Dooks50a55032010-08-10 18:02:33 -07001605 for (win_no = 0; win_no < sfb->variant.nr_windows - 1; win_no++) {
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001606 void __iomem *regs = sfb->regs + sfb->variant.keycon;
Jingoo Hanff8c9102011-12-08 18:08:00 +09001607 win = sfb->windows[win_no];
1608 if (!win)
1609 continue;
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001610
Jingoo Hanff8c9102011-12-08 18:08:00 +09001611 shadow_protect_win(win, 1);
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001612 regs += (win_no * 8);
1613 writel(0xffffff, regs + WKEYCON0);
1614 writel(0xffffff, regs + WKEYCON1);
Jingoo Hanff8c9102011-12-08 18:08:00 +09001615 shadow_protect_win(win, 0);
Ben Dooks94947032010-08-10 18:02:32 -07001616 }
1617
Thomas Abrahama4196fe2012-03-24 21:58:45 +05301618 s3c_fb_set_rgb_timing(sfb);
1619
Marek Szyprowski17663e52009-05-28 14:34:35 -07001620 /* restore framebuffers */
Ben Dooksec549a02009-03-31 15:25:39 -07001621 for (win_no = 0; win_no < S3C_FB_MAX_WIN; win_no++) {
1622 win = sfb->windows[win_no];
1623 if (!win)
1624 continue;
1625
1626 dev_dbg(&pdev->dev, "resuming window %d\n", win_no);
1627 s3c_fb_set_par(win->fbinfo);
1628 }
1629
Jingoo Han4e0dd492012-04-04 15:57:44 +09001630 pm_runtime_put_sync(sfb->dev);
1631
Ben Dooksec549a02009-03-31 15:25:39 -07001632 return 0;
1633}
Ben Dooksec549a02009-03-31 15:25:39 -07001634#endif
1635
Mark Brownf4f51472011-12-27 14:16:10 +00001636#ifdef CONFIG_PM_RUNTIME
1637static int s3c_fb_runtime_suspend(struct device *dev)
1638{
1639 struct platform_device *pdev = to_platform_device(dev);
1640 struct s3c_fb *sfb = platform_get_drvdata(pdev);
1641
1642 if (!sfb->variant.has_clksel)
Thomas Abraham5ce24972012-10-03 08:57:40 +09001643 clk_disable_unprepare(sfb->lcd_clk);
Mark Brownf4f51472011-12-27 14:16:10 +00001644
Thomas Abraham5ce24972012-10-03 08:57:40 +09001645 clk_disable_unprepare(sfb->bus_clk);
Mark Brownf4f51472011-12-27 14:16:10 +00001646
1647 return 0;
1648}
1649
1650static int s3c_fb_runtime_resume(struct device *dev)
1651{
1652 struct platform_device *pdev = to_platform_device(dev);
1653 struct s3c_fb *sfb = platform_get_drvdata(pdev);
1654 struct s3c_fb_platdata *pd = sfb->pdata;
1655
Thomas Abraham5ce24972012-10-03 08:57:40 +09001656 clk_prepare_enable(sfb->bus_clk);
Mark Brownf4f51472011-12-27 14:16:10 +00001657
1658 if (!sfb->variant.has_clksel)
Thomas Abraham5ce24972012-10-03 08:57:40 +09001659 clk_prepare_enable(sfb->lcd_clk);
Mark Brownf4f51472011-12-27 14:16:10 +00001660
1661 /* setup gpio and output polarity controls */
1662 pd->setup_gpio();
1663 writel(pd->vidcon1, sfb->regs + VIDCON1);
1664
1665 return 0;
1666}
1667#endif
Ben Dooks50a55032010-08-10 18:02:33 -07001668
1669#define VALID_BPP124 (VALID_BPP(1) | VALID_BPP(2) | VALID_BPP(4))
1670#define VALID_BPP1248 (VALID_BPP124 | VALID_BPP(8))
1671
Marek Szyprowski8cfdcb22010-08-10 18:02:42 -07001672static struct s3c_fb_win_variant s3c_fb_data_64xx_wins[] = {
Ben Dooks50a55032010-08-10 18:02:33 -07001673 [0] = {
1674 .has_osd_c = 1,
Pawel Osciakf676ec22010-08-10 18:02:40 -07001675 .osd_size_off = 0x8,
Ben Dooks50a55032010-08-10 18:02:33 -07001676 .palette_sz = 256,
Jingoo Hancd74eba2011-04-22 07:09:40 +00001677 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1678 VALID_BPP(18) | VALID_BPP(24)),
Ben Dooks50a55032010-08-10 18:02:33 -07001679 },
1680 [1] = {
1681 .has_osd_c = 1,
1682 .has_osd_d = 1,
Jingoo Hanc9d503e2011-04-22 07:09:31 +00001683 .osd_size_off = 0xc,
Pawel Osciakf676ec22010-08-10 18:02:40 -07001684 .has_osd_alpha = 1,
Ben Dooks50a55032010-08-10 18:02:33 -07001685 .palette_sz = 256,
1686 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1687 VALID_BPP(18) | VALID_BPP(19) |
Jingoo Hancd74eba2011-04-22 07:09:40 +00001688 VALID_BPP(24) | VALID_BPP(25) |
1689 VALID_BPP(28)),
Ben Dooks50a55032010-08-10 18:02:33 -07001690 },
1691 [2] = {
1692 .has_osd_c = 1,
1693 .has_osd_d = 1,
Jingoo Hanc9d503e2011-04-22 07:09:31 +00001694 .osd_size_off = 0xc,
Pawel Osciakf676ec22010-08-10 18:02:40 -07001695 .has_osd_alpha = 1,
Ben Dooks50a55032010-08-10 18:02:33 -07001696 .palette_sz = 16,
1697 .palette_16bpp = 1,
1698 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1699 VALID_BPP(18) | VALID_BPP(19) |
Jingoo Hancd74eba2011-04-22 07:09:40 +00001700 VALID_BPP(24) | VALID_BPP(25) |
1701 VALID_BPP(28)),
Ben Dooks50a55032010-08-10 18:02:33 -07001702 },
1703 [3] = {
1704 .has_osd_c = 1,
Pawel Osciakf676ec22010-08-10 18:02:40 -07001705 .has_osd_alpha = 1,
Ben Dooks50a55032010-08-10 18:02:33 -07001706 .palette_sz = 16,
1707 .palette_16bpp = 1,
1708 .valid_bpp = (VALID_BPP124 | VALID_BPP(16) |
1709 VALID_BPP(18) | VALID_BPP(19) |
Jingoo Hancd74eba2011-04-22 07:09:40 +00001710 VALID_BPP(24) | VALID_BPP(25) |
1711 VALID_BPP(28)),
Ben Dooks50a55032010-08-10 18:02:33 -07001712 },
1713 [4] = {
1714 .has_osd_c = 1,
Pawel Osciakf676ec22010-08-10 18:02:40 -07001715 .has_osd_alpha = 1,
Ben Dooks50a55032010-08-10 18:02:33 -07001716 .palette_sz = 4,
1717 .palette_16bpp = 1,
1718 .valid_bpp = (VALID_BPP(1) | VALID_BPP(2) |
1719 VALID_BPP(16) | VALID_BPP(18) |
Jingoo Hancd74eba2011-04-22 07:09:40 +00001720 VALID_BPP(19) | VALID_BPP(24) |
1721 VALID_BPP(25) | VALID_BPP(28)),
Ben Dooks50a55032010-08-10 18:02:33 -07001722 },
1723};
1724
Jingoo Hanaf4a8352011-04-22 07:09:48 +00001725static struct s3c_fb_win_variant s3c_fb_data_s5p_wins[] = {
1726 [0] = {
1727 .has_osd_c = 1,
1728 .osd_size_off = 0x8,
1729 .palette_sz = 256,
1730 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1731 VALID_BPP(15) | VALID_BPP(16) |
1732 VALID_BPP(18) | VALID_BPP(19) |
1733 VALID_BPP(24) | VALID_BPP(25) |
1734 VALID_BPP(32)),
1735 },
1736 [1] = {
1737 .has_osd_c = 1,
1738 .has_osd_d = 1,
1739 .osd_size_off = 0xc,
1740 .has_osd_alpha = 1,
1741 .palette_sz = 256,
1742 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1743 VALID_BPP(15) | VALID_BPP(16) |
1744 VALID_BPP(18) | VALID_BPP(19) |
1745 VALID_BPP(24) | VALID_BPP(25) |
1746 VALID_BPP(32)),
1747 },
1748 [2] = {
1749 .has_osd_c = 1,
1750 .has_osd_d = 1,
1751 .osd_size_off = 0xc,
1752 .has_osd_alpha = 1,
1753 .palette_sz = 256,
1754 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1755 VALID_BPP(15) | VALID_BPP(16) |
1756 VALID_BPP(18) | VALID_BPP(19) |
1757 VALID_BPP(24) | VALID_BPP(25) |
1758 VALID_BPP(32)),
1759 },
1760 [3] = {
1761 .has_osd_c = 1,
1762 .has_osd_alpha = 1,
1763 .palette_sz = 256,
1764 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1765 VALID_BPP(15) | VALID_BPP(16) |
1766 VALID_BPP(18) | VALID_BPP(19) |
1767 VALID_BPP(24) | VALID_BPP(25) |
1768 VALID_BPP(32)),
1769 },
1770 [4] = {
1771 .has_osd_c = 1,
1772 .has_osd_alpha = 1,
1773 .palette_sz = 256,
1774 .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
1775 VALID_BPP(15) | VALID_BPP(16) |
1776 VALID_BPP(18) | VALID_BPP(19) |
1777 VALID_BPP(24) | VALID_BPP(25) |
1778 VALID_BPP(32)),
1779 },
1780};
1781
Marek Szyprowski8cfdcb22010-08-10 18:02:42 -07001782static struct s3c_fb_driverdata s3c_fb_data_64xx = {
Ben Dooks50a55032010-08-10 18:02:33 -07001783 .variant = {
1784 .nr_windows = 5,
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001785 .vidtcon = VIDTCON0,
1786 .wincon = WINCON(0),
1787 .winmap = WINxMAP(0),
1788 .keycon = WKEYCON,
1789 .osd = VIDOSD_BASE,
1790 .osd_stride = 16,
1791 .buf_start = VIDW_BUF_START(0),
1792 .buf_size = VIDW_BUF_SIZE(0),
1793 .buf_end = VIDW_BUF_END(0),
Ben Dooks50a55032010-08-10 18:02:33 -07001794
1795 .palette = {
1796 [0] = 0x400,
1797 [1] = 0x800,
1798 [2] = 0x300,
1799 [3] = 0x320,
1800 [4] = 0x340,
1801 },
Pawel Osciak067b2262010-08-10 18:02:38 -07001802
1803 .has_prtcon = 1,
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001804 .has_clksel = 1,
Ben Dooks50a55032010-08-10 18:02:33 -07001805 },
1806 .win[0] = &s3c_fb_data_64xx_wins[0],
1807 .win[1] = &s3c_fb_data_64xx_wins[1],
1808 .win[2] = &s3c_fb_data_64xx_wins[2],
1809 .win[3] = &s3c_fb_data_64xx_wins[3],
1810 .win[4] = &s3c_fb_data_64xx_wins[4],
1811};
1812
Marek Szyprowski8cfdcb22010-08-10 18:02:42 -07001813static struct s3c_fb_driverdata s3c_fb_data_s5pc100 = {
Pawel Osciak4e591ac2010-08-10 18:02:36 -07001814 .variant = {
1815 .nr_windows = 5,
1816 .vidtcon = VIDTCON0,
1817 .wincon = WINCON(0),
1818 .winmap = WINxMAP(0),
1819 .keycon = WKEYCON,
1820 .osd = VIDOSD_BASE,
1821 .osd_stride = 16,
1822 .buf_start = VIDW_BUF_START(0),
1823 .buf_size = VIDW_BUF_SIZE(0),
1824 .buf_end = VIDW_BUF_END(0),
1825
1826 .palette = {
1827 [0] = 0x2400,
1828 [1] = 0x2800,
1829 [2] = 0x2c00,
1830 [3] = 0x3000,
1831 [4] = 0x3400,
1832 },
Pawel Osciak067b2262010-08-10 18:02:38 -07001833
1834 .has_prtcon = 1,
Jingoo Hanf7f31e52012-01-27 14:47:22 +09001835 .has_blendcon = 1,
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001836 .has_clksel = 1,
Pawel Osciak4e591ac2010-08-10 18:02:36 -07001837 },
Jingoo Hanaf4a8352011-04-22 07:09:48 +00001838 .win[0] = &s3c_fb_data_s5p_wins[0],
1839 .win[1] = &s3c_fb_data_s5p_wins[1],
1840 .win[2] = &s3c_fb_data_s5p_wins[2],
1841 .win[3] = &s3c_fb_data_s5p_wins[3],
1842 .win[4] = &s3c_fb_data_s5p_wins[4],
Pawel Osciak4e591ac2010-08-10 18:02:36 -07001843};
1844
Marek Szyprowski8cfdcb22010-08-10 18:02:42 -07001845static struct s3c_fb_driverdata s3c_fb_data_s5pv210 = {
Ben Dooks50a55032010-08-10 18:02:33 -07001846 .variant = {
1847 .nr_windows = 5,
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001848 .vidtcon = VIDTCON0,
1849 .wincon = WINCON(0),
1850 .winmap = WINxMAP(0),
1851 .keycon = WKEYCON,
1852 .osd = VIDOSD_BASE,
1853 .osd_stride = 16,
1854 .buf_start = VIDW_BUF_START(0),
1855 .buf_size = VIDW_BUF_SIZE(0),
1856 .buf_end = VIDW_BUF_END(0),
Ben Dooks50a55032010-08-10 18:02:33 -07001857
1858 .palette = {
1859 [0] = 0x2400,
1860 [1] = 0x2800,
1861 [2] = 0x2c00,
1862 [3] = 0x3000,
1863 [4] = 0x3400,
1864 },
Pawel Osciakf5ec5462010-08-10 18:02:40 -07001865
1866 .has_shadowcon = 1,
Jingoo Hanf7f31e52012-01-27 14:47:22 +09001867 .has_blendcon = 1,
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001868 .has_clksel = 1,
Jingoo Hand8b97db2012-01-27 14:47:55 +09001869 .has_fixvclk = 1,
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001870 },
1871 .win[0] = &s3c_fb_data_s5p_wins[0],
1872 .win[1] = &s3c_fb_data_s5p_wins[1],
1873 .win[2] = &s3c_fb_data_s5p_wins[2],
1874 .win[3] = &s3c_fb_data_s5p_wins[3],
1875 .win[4] = &s3c_fb_data_s5p_wins[4],
1876};
1877
1878static struct s3c_fb_driverdata s3c_fb_data_exynos4 = {
1879 .variant = {
1880 .nr_windows = 5,
1881 .vidtcon = VIDTCON0,
1882 .wincon = WINCON(0),
1883 .winmap = WINxMAP(0),
1884 .keycon = WKEYCON,
1885 .osd = VIDOSD_BASE,
1886 .osd_stride = 16,
1887 .buf_start = VIDW_BUF_START(0),
1888 .buf_size = VIDW_BUF_SIZE(0),
1889 .buf_end = VIDW_BUF_END(0),
1890
1891 .palette = {
1892 [0] = 0x2400,
1893 [1] = 0x2800,
1894 [2] = 0x2c00,
1895 [3] = 0x3000,
1896 [4] = 0x3400,
1897 },
1898
1899 .has_shadowcon = 1,
Jingoo Hanf7f31e52012-01-27 14:47:22 +09001900 .has_blendcon = 1,
Jingoo Hand8b97db2012-01-27 14:47:55 +09001901 .has_fixvclk = 1,
Ben Dooks50a55032010-08-10 18:02:33 -07001902 },
Jingoo Hanaf4a8352011-04-22 07:09:48 +00001903 .win[0] = &s3c_fb_data_s5p_wins[0],
1904 .win[1] = &s3c_fb_data_s5p_wins[1],
1905 .win[2] = &s3c_fb_data_s5p_wins[2],
1906 .win[3] = &s3c_fb_data_s5p_wins[3],
1907 .win[4] = &s3c_fb_data_s5p_wins[4],
Ben Dooks50a55032010-08-10 18:02:33 -07001908};
1909
Jingoo Han5c447782012-03-06 15:53:41 +09001910static struct s3c_fb_driverdata s3c_fb_data_exynos5 = {
1911 .variant = {
1912 .nr_windows = 5,
1913 .vidtcon = VIDTCON0,
1914 .wincon = WINCON(0),
1915 .winmap = WINxMAP(0),
1916 .keycon = WKEYCON,
1917 .osd = VIDOSD_BASE,
1918 .osd_stride = 16,
1919 .buf_start = VIDW_BUF_START(0),
1920 .buf_size = VIDW_BUF_SIZE(0),
1921 .buf_end = VIDW_BUF_END(0),
1922
1923 .palette = {
1924 [0] = 0x2400,
1925 [1] = 0x2800,
1926 [2] = 0x2c00,
1927 [3] = 0x3000,
1928 [4] = 0x3400,
1929 },
1930 .has_shadowcon = 1,
1931 .has_blendcon = 1,
1932 .has_fixvclk = 1,
1933 },
1934 .win[0] = &s3c_fb_data_s5p_wins[0],
1935 .win[1] = &s3c_fb_data_s5p_wins[1],
1936 .win[2] = &s3c_fb_data_s5p_wins[2],
1937 .win[3] = &s3c_fb_data_s5p_wins[3],
1938 .win[4] = &s3c_fb_data_s5p_wins[4],
1939};
1940
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001941/* S3C2443/S3C2416 style hardware */
Marek Szyprowski8cfdcb22010-08-10 18:02:42 -07001942static struct s3c_fb_driverdata s3c_fb_data_s3c2443 = {
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001943 .variant = {
1944 .nr_windows = 2,
1945 .is_2443 = 1,
1946
1947 .vidtcon = 0x08,
1948 .wincon = 0x14,
1949 .winmap = 0xd0,
1950 .keycon = 0xb0,
1951 .osd = 0x28,
1952 .osd_stride = 12,
1953 .buf_start = 0x64,
1954 .buf_size = 0x94,
1955 .buf_end = 0x7c,
1956
1957 .palette = {
1958 [0] = 0x400,
1959 [1] = 0x800,
1960 },
Jingoo Hanb5480ed2011-08-22 12:16:04 +09001961 .has_clksel = 1,
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001962 },
1963 .win[0] = &(struct s3c_fb_win_variant) {
1964 .palette_sz = 256,
1965 .valid_bpp = VALID_BPP1248 | VALID_BPP(16) | VALID_BPP(24),
1966 },
1967 .win[1] = &(struct s3c_fb_win_variant) {
1968 .has_osd_c = 1,
Pawel Osciakf676ec22010-08-10 18:02:40 -07001969 .has_osd_alpha = 1,
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07001970 .palette_sz = 256,
1971 .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
1972 VALID_BPP(18) | VALID_BPP(19) |
1973 VALID_BPP(24) | VALID_BPP(25) |
1974 VALID_BPP(28)),
1975 },
1976};
1977
Ajay Kumar21b5a3a2011-09-09 14:00:51 -04001978static struct s3c_fb_driverdata s3c_fb_data_s5p64x0 = {
1979 .variant = {
1980 .nr_windows = 3,
1981 .vidtcon = VIDTCON0,
1982 .wincon = WINCON(0),
1983 .winmap = WINxMAP(0),
1984 .keycon = WKEYCON,
1985 .osd = VIDOSD_BASE,
1986 .osd_stride = 16,
1987 .buf_start = VIDW_BUF_START(0),
1988 .buf_size = VIDW_BUF_SIZE(0),
1989 .buf_end = VIDW_BUF_END(0),
1990
1991 .palette = {
1992 [0] = 0x2400,
1993 [1] = 0x2800,
1994 [2] = 0x2c00,
1995 },
Jingoo Hanf7f31e52012-01-27 14:47:22 +09001996
1997 .has_blendcon = 1,
Jingoo Hand8b97db2012-01-27 14:47:55 +09001998 .has_fixvclk = 1,
Ajay Kumar21b5a3a2011-09-09 14:00:51 -04001999 },
2000 .win[0] = &s3c_fb_data_s5p_wins[0],
2001 .win[1] = &s3c_fb_data_s5p_wins[1],
2002 .win[2] = &s3c_fb_data_s5p_wins[2],
2003};
2004
Ben Dooks50a55032010-08-10 18:02:33 -07002005static struct platform_device_id s3c_fb_driver_ids[] = {
2006 {
2007 .name = "s3c-fb",
2008 .driver_data = (unsigned long)&s3c_fb_data_64xx,
2009 }, {
Pawel Osciak4e591ac2010-08-10 18:02:36 -07002010 .name = "s5pc100-fb",
2011 .driver_data = (unsigned long)&s3c_fb_data_s5pc100,
2012 }, {
2013 .name = "s5pv210-fb",
2014 .driver_data = (unsigned long)&s3c_fb_data_s5pv210,
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07002015 }, {
Jingoo Hanb5480ed2011-08-22 12:16:04 +09002016 .name = "exynos4-fb",
2017 .driver_data = (unsigned long)&s3c_fb_data_exynos4,
2018 }, {
Jingoo Han5c447782012-03-06 15:53:41 +09002019 .name = "exynos5-fb",
2020 .driver_data = (unsigned long)&s3c_fb_data_exynos5,
2021 }, {
Ben Dooksc4bb6ff2010-08-10 18:02:34 -07002022 .name = "s3c2443-fb",
2023 .driver_data = (unsigned long)&s3c_fb_data_s3c2443,
Ajay Kumar21b5a3a2011-09-09 14:00:51 -04002024 }, {
2025 .name = "s5p64x0-fb",
2026 .driver_data = (unsigned long)&s3c_fb_data_s5p64x0,
Ben Dooks50a55032010-08-10 18:02:33 -07002027 },
2028 {},
2029};
2030MODULE_DEVICE_TABLE(platform, s3c_fb_driver_ids);
2031
Mark Brownf4f51472011-12-27 14:16:10 +00002032static const struct dev_pm_ops s3cfb_pm_ops = {
2033 SET_SYSTEM_SLEEP_PM_OPS(s3c_fb_suspend, s3c_fb_resume)
2034 SET_RUNTIME_PM_OPS(s3c_fb_runtime_suspend, s3c_fb_runtime_resume,
2035 NULL)
2036};
Jingoo Han49592122010-12-17 16:45:46 +09002037
Ben Dooksec549a02009-03-31 15:25:39 -07002038static struct platform_driver s3c_fb_driver = {
2039 .probe = s3c_fb_probe,
Peter Korsgaard3163eaba2009-09-22 16:47:55 -07002040 .remove = __devexit_p(s3c_fb_remove),
Ben Dooks50a55032010-08-10 18:02:33 -07002041 .id_table = s3c_fb_driver_ids,
Ben Dooksec549a02009-03-31 15:25:39 -07002042 .driver = {
2043 .name = "s3c-fb",
2044 .owner = THIS_MODULE,
Mark Brownfe05f8b2011-12-27 14:16:07 +00002045 .pm = &s3cfb_pm_ops,
Ben Dooksec549a02009-03-31 15:25:39 -07002046 },
2047};
2048
Axel Lin4277f2c2011-11-26 10:25:54 +08002049module_platform_driver(s3c_fb_driver);
Ben Dooksec549a02009-03-31 15:25:39 -07002050
2051MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
2052MODULE_DESCRIPTION("Samsung S3C SoC Framebuffer driver");
2053MODULE_LICENSE("GPL");
2054MODULE_ALIAS("platform:s3c-fb");