blob: 55bb712643cb11233273e980db06cb41abdba300 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020045#include <linux/mempool.h>
Matan Barak94c68252016-04-17 17:08:40 +030046#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080047
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030050#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020061 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030062 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020087 MLX5_EQ_VEC_PFAULT = 3,
Eli Cohene126ba92013-07-07 17:25:49 +030088 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030092 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030093};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
106enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
Ilan Tayarie29341f2017-03-13 20:05:45 +0200111 MLX5_REG_FPGA_CAP = 0x4022,
112 MLX5_REG_FPGA_CTRL = 0x4023,
Eli Cohene126ba92013-07-07 17:25:49 +0300113 MLX5_REG_PCAP = 0x5001,
114 MLX5_REG_PMTU = 0x5003,
115 MLX5_REG_PTYS = 0x5004,
116 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300117 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300118 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300119 MLX5_REG_PMAOS = 0x5012,
120 MLX5_REG_PUDE = 0x5009,
121 MLX5_REG_PMPE = 0x5010,
122 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300123 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300124 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300125 MLX5_REG_PMLP = 0x5002,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200126 MLX5_REG_PCAM = 0x507f,
Eli Cohene126ba92013-07-07 17:25:49 +0300127 MLX5_REG_NODE_DESC = 0x6001,
128 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300129 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300130 MLX5_REG_MLCR = 0x902b,
Gal Pressman8ed1a632016-11-17 13:46:01 +0200131 MLX5_REG_MPCNT = 0x9051,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300132 MLX5_REG_MTPPS = 0x9053,
133 MLX5_REG_MTPPSE = 0x9054,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200134 MLX5_REG_MCAM = 0x907f,
Eli Cohene126ba92013-07-07 17:25:49 +0300135};
136
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200137enum mlx5_dcbx_oper_mode {
138 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
139 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
140};
141
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200142enum {
143 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
144 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
145};
146
Haggai Erane420f0c2014-12-11 17:04:19 +0200147enum mlx5_page_fault_resume_flags {
148 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
149 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
150 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
151 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
152};
153
Eli Cohene126ba92013-07-07 17:25:49 +0300154enum dbg_rsc_type {
155 MLX5_DBG_RSC_QP,
156 MLX5_DBG_RSC_EQ,
157 MLX5_DBG_RSC_CQ,
158};
159
160struct mlx5_field_desc {
161 struct dentry *dent;
162 int i;
163};
164
165struct mlx5_rsc_debug {
166 struct mlx5_core_dev *dev;
167 void *object;
168 enum dbg_rsc_type type;
169 struct dentry *root;
170 struct mlx5_field_desc fields[0];
171};
172
173enum mlx5_dev_event {
174 MLX5_DEV_EVENT_SYS_ERROR,
175 MLX5_DEV_EVENT_PORT_UP,
176 MLX5_DEV_EVENT_PORT_DOWN,
177 MLX5_DEV_EVENT_PORT_INITIALIZED,
178 MLX5_DEV_EVENT_LID_CHANGE,
179 MLX5_DEV_EVENT_PKEY_CHANGE,
180 MLX5_DEV_EVENT_GUID_CHANGE,
181 MLX5_DEV_EVENT_CLIENT_REREG,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300182 MLX5_DEV_EVENT_PPS,
Eli Cohene126ba92013-07-07 17:25:49 +0300183};
184
Rana Shahout4c916a72015-05-28 22:28:43 +0300185enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300186 MLX5_PORT_UP = 1,
187 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300188};
189
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200190enum mlx5_eq_type {
191 MLX5_EQ_TYPE_COMP,
192 MLX5_EQ_TYPE_ASYNC,
193#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
194 MLX5_EQ_TYPE_PF,
195#endif
196};
197
Eli Cohen2f5ff262017-01-03 23:55:21 +0200198struct mlx5_bfreg_info {
Eli Cohenb037c292017-01-03 23:55:26 +0200199 u32 *sys_pages;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200200 int num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300201 unsigned int *count;
Eli Cohene126ba92013-07-07 17:25:49 +0300202
203 /*
Eli Cohen2f5ff262017-01-03 23:55:21 +0200204 * protect bfreg allocation data structs
Eli Cohene126ba92013-07-07 17:25:49 +0300205 */
206 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200207 u32 ver;
Eli Cohenb037c292017-01-03 23:55:26 +0200208 bool lib_uar_4k;
209 u32 num_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300210};
211
212struct mlx5_cmd_first {
213 __be32 data[4];
214};
215
216struct mlx5_cmd_msg {
217 struct list_head list;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200218 struct cmd_msg_cache *parent;
Eli Cohene126ba92013-07-07 17:25:49 +0300219 u32 len;
220 struct mlx5_cmd_first first;
221 struct mlx5_cmd_mailbox *next;
222};
223
224struct mlx5_cmd_debug {
225 struct dentry *dbg_root;
226 struct dentry *dbg_in;
227 struct dentry *dbg_out;
228 struct dentry *dbg_outlen;
229 struct dentry *dbg_status;
230 struct dentry *dbg_run;
231 void *in_msg;
232 void *out_msg;
233 u8 status;
234 u16 inlen;
235 u16 outlen;
236};
237
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200238struct cmd_msg_cache {
Eli Cohene126ba92013-07-07 17:25:49 +0300239 /* protect block chain allocations
240 */
241 spinlock_t lock;
242 struct list_head head;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200243 unsigned int max_inbox_size;
244 unsigned int num_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300245};
246
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200247enum {
248 MLX5_NUM_COMMAND_CACHES = 5,
Eli Cohene126ba92013-07-07 17:25:49 +0300249};
250
251struct mlx5_cmd_stats {
252 u64 sum;
253 u64 n;
254 struct dentry *root;
255 struct dentry *avg;
256 struct dentry *count;
257 /* protect command average calculations */
258 spinlock_t lock;
259};
260
261struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300262 void *cmd_alloc_buf;
263 dma_addr_t alloc_dma;
264 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300265 void *cmd_buf;
266 dma_addr_t dma;
267 u16 cmdif_rev;
268 u8 log_sz;
269 u8 log_stride;
270 int max_reg_cmds;
271 int events;
272 u32 __iomem *vector;
273
274 /* protect command queue allocations
275 */
276 spinlock_t alloc_lock;
277
278 /* protect token allocations
279 */
280 spinlock_t token_lock;
281 u8 token;
282 unsigned long bitmask;
283 char wq_name[MLX5_CMD_WQ_MAX_NAME];
284 struct workqueue_struct *wq;
285 struct semaphore sem;
286 struct semaphore pages_sem;
287 int mode;
288 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
289 struct pci_pool *pool;
290 struct mlx5_cmd_debug dbg;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200291 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
Eli Cohene126ba92013-07-07 17:25:49 +0300292 int checksum_disabled;
293 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
294};
295
296struct mlx5_port_caps {
297 int gid_table_len;
298 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300299 u8 ext_port_cap;
Maor Gottliebc43f1112017-01-18 14:10:33 +0200300 bool has_smi;
Eli Cohene126ba92013-07-07 17:25:49 +0300301};
302
303struct mlx5_cmd_mailbox {
304 void *buf;
305 dma_addr_t dma;
306 struct mlx5_cmd_mailbox *next;
307};
308
309struct mlx5_buf_list {
310 void *buf;
311 dma_addr_t map;
312};
313
314struct mlx5_buf {
315 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300316 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300317 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300318 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300319};
320
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200321struct mlx5_frag_buf {
322 struct mlx5_buf_list *frags;
323 int npages;
324 int size;
325 u8 page_shift;
326};
327
Matan Barak94c68252016-04-17 17:08:40 +0300328struct mlx5_eq_tasklet {
329 struct list_head list;
330 struct list_head process_list;
331 struct tasklet_struct task;
332 /* lock on completion tasklet list */
333 spinlock_t lock;
334};
335
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200336struct mlx5_eq_pagefault {
337 struct work_struct work;
338 /* Pagefaults lock */
339 spinlock_t lock;
340 struct workqueue_struct *wq;
341 mempool_t *pool;
342};
343
Eli Cohene126ba92013-07-07 17:25:49 +0300344struct mlx5_eq {
345 struct mlx5_core_dev *dev;
346 __be32 __iomem *doorbell;
347 u32 cons_index;
348 struct mlx5_buf buf;
349 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200350 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300351 u8 eqn;
352 int nent;
353 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300354 struct list_head list;
355 int index;
356 struct mlx5_rsc_debug *dbg;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200357 enum mlx5_eq_type type;
358 union {
359 struct mlx5_eq_tasklet tasklet_ctx;
360#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
361 struct mlx5_eq_pagefault pf_ctx;
362#endif
363 };
Eli Cohene126ba92013-07-07 17:25:49 +0300364};
365
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200366struct mlx5_core_psv {
367 u32 psv_idx;
368 struct psv_layout {
369 u32 pd;
370 u16 syndrome;
371 u16 reserved;
372 u16 bg;
373 u16 app_tag;
374 u32 ref_tag;
375 } psv;
376};
377
378struct mlx5_core_sig_ctx {
379 struct mlx5_core_psv psv_memory;
380 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200381 struct ib_sig_err err_item;
382 bool sig_status_checked;
383 bool sig_err_exists;
384 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200385};
Eli Cohene126ba92013-07-07 17:25:49 +0300386
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200387enum {
388 MLX5_MKEY_MR = 1,
389 MLX5_MKEY_MW,
390};
391
Matan Baraka606b0f2016-02-29 18:05:28 +0200392struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300393 u64 iova;
394 u64 size;
395 u32 key;
396 u32 pd;
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200397 u32 type;
Eli Cohene126ba92013-07-07 17:25:49 +0300398};
399
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200400#define MLX5_24BIT_MASK ((1 << 24) - 1)
401
Eli Cohen59033252014-10-02 12:19:45 +0300402enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200403 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
404 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
405 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
406 MLX5_RES_SRQ = 3,
407 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300408};
409
410struct mlx5_core_rsc_common {
411 enum mlx5_res_type res;
412 atomic_t refcount;
413 struct completion free;
414};
415
Eli Cohene126ba92013-07-07 17:25:49 +0300416struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300417 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300418 u32 srqn;
419 int max;
420 int max_gs;
421 int max_avail_gather;
422 int wqe_shift;
423 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
424
425 atomic_t refcount;
426 struct completion free;
427};
428
429struct mlx5_eq_table {
430 void __iomem *update_ci;
431 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300432 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300433 struct mlx5_eq pages_eq;
434 struct mlx5_eq async_eq;
435 struct mlx5_eq cmd_eq;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200436#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
437 struct mlx5_eq pfault_eq;
438#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300439 int num_comp_vectors;
440 /* protect EQs list
441 */
442 spinlock_t lock;
443};
444
Eli Cohena6d51b62017-01-03 23:55:23 +0200445struct mlx5_uars_page {
Eli Cohene126ba92013-07-07 17:25:49 +0300446 void __iomem *map;
Eli Cohena6d51b62017-01-03 23:55:23 +0200447 bool wc;
448 u32 index;
449 struct list_head list;
450 unsigned int bfregs;
451 unsigned long *reg_bitmap; /* for non fast path bf regs */
452 unsigned long *fp_bitmap;
453 unsigned int reg_avail;
454 unsigned int fp_avail;
455 struct kref ref_count;
456 struct mlx5_core_dev *mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300457};
458
Eli Cohena6d51b62017-01-03 23:55:23 +0200459struct mlx5_bfreg_head {
460 /* protect blue flame registers allocations */
461 struct mutex lock;
462 struct list_head list;
463};
464
465struct mlx5_bfreg_data {
466 struct mlx5_bfreg_head reg_head;
467 struct mlx5_bfreg_head wc_head;
468};
469
470struct mlx5_sq_bfreg {
471 void __iomem *map;
472 struct mlx5_uars_page *up;
473 bool wc;
474 u32 index;
475 unsigned int offset;
476};
Eli Cohene126ba92013-07-07 17:25:49 +0300477
478struct mlx5_core_health {
479 struct health_buffer __iomem *health;
480 __be32 __iomem *health_counter;
481 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300482 u32 prev;
483 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300484 bool sick;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300485 /* wq spinlock to synchronize draining */
486 spinlock_t wq_lock;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300487 struct workqueue_struct *wq;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300488 unsigned long flags;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300489 struct work_struct work;
Mohamad Haj Yahia04c0c1ab2016-10-25 18:36:34 +0300490 struct delayed_work recover_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300491};
492
493struct mlx5_cq_table {
494 /* protect radix tree
495 */
496 spinlock_t lock;
497 struct radix_tree_root tree;
498};
499
500struct mlx5_qp_table {
501 /* protect radix tree
502 */
503 spinlock_t lock;
504 struct radix_tree_root tree;
505};
506
507struct mlx5_srq_table {
508 /* protect radix tree
509 */
510 spinlock_t lock;
511 struct radix_tree_root tree;
512};
513
Matan Baraka606b0f2016-02-29 18:05:28 +0200514struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200515 /* protect radix tree
516 */
517 rwlock_t lock;
518 struct radix_tree_root tree;
519};
520
Eli Cohenfc50db92015-12-01 18:03:09 +0200521struct mlx5_vf_context {
522 int enabled;
523};
524
525struct mlx5_core_sriov {
526 struct mlx5_vf_context *vfs_ctx;
527 int num_vfs;
528 int enabled_vfs;
529};
530
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300531struct mlx5_irq_info {
532 cpumask_var_t mask;
533 char name[MLX5_MAX_IRQ_NAME];
534};
535
Amir Vadai43a335e2016-05-13 12:55:41 +0000536struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300537 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000538 struct list_head addlist;
539 /* protect addlist add/splice operations */
540 spinlock_t addlist_lock;
541
542 struct workqueue_struct *wq;
543 struct delayed_work work;
544 unsigned long next_query;
Hadar Hen Zionf6dfb4c2017-02-24 12:16:33 +0200545 unsigned long sampling_interval; /* jiffies */
Amir Vadai43a335e2016-05-13 12:55:41 +0000546};
547
Saeed Mahameed073bb182015-12-01 18:03:18 +0200548struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300549struct mlx5_lag;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200550struct mlx5_pagefault;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200551
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300552struct mlx5_rl_entry {
553 u32 rate;
554 u16 index;
555 u16 refcount;
556};
557
558struct mlx5_rl_table {
559 /* protect rate limit table */
560 struct mutex rl_lock;
561 u16 max_size;
562 u32 max_rate;
563 u32 min_rate;
564 struct mlx5_rl_entry *rl_entry;
565};
566
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200567enum port_module_event_status_type {
568 MLX5_MODULE_STATUS_PLUGGED = 0x1,
569 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
570 MLX5_MODULE_STATUS_ERROR = 0x3,
571 MLX5_MODULE_STATUS_NUM = 0x3,
572};
573
574enum port_module_event_error_type {
575 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
576 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
577 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
578 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
579 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
580 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
581 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
582 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
583 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
584 MLX5_MODULE_EVENT_ERROR_NUM,
585};
586
587struct mlx5_port_module_event_stats {
588 u64 status_counters[MLX5_MODULE_STATUS_NUM];
589 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
590};
591
Eli Cohene126ba92013-07-07 17:25:49 +0300592struct mlx5_priv {
593 char name[MLX5_MAX_NAME_LEN];
594 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300595 struct msix_entry *msix_arr;
596 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300597
598 /* pages stuff */
599 struct workqueue_struct *pg_wq;
600 struct rb_root page_root;
601 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200602 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300603 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200604 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300605
606 struct mlx5_core_health health;
607
608 struct mlx5_srq_table srq_table;
609
610 /* start: qp staff */
611 struct mlx5_qp_table qp_table;
612 struct dentry *qp_debugfs;
613 struct dentry *eq_debugfs;
614 struct dentry *cq_debugfs;
615 struct dentry *cmdif_debugfs;
616 /* end: qp staff */
617
618 /* start: cq staff */
619 struct mlx5_cq_table cq_table;
620 /* end: cq staff */
621
Matan Baraka606b0f2016-02-29 18:05:28 +0200622 /* start: mkey staff */
623 struct mlx5_mkey_table mkey_table;
624 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200625
Eli Cohene126ba92013-07-07 17:25:49 +0300626 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300627 /* protect buffer alocation according to numa node */
628 struct mutex alloc_mutex;
629 int numa_node;
630
Eli Cohene126ba92013-07-07 17:25:49 +0300631 struct mutex pgdir_mutex;
632 struct list_head pgdir_list;
633 /* end: alloc staff */
634 struct dentry *dbg_root;
635
636 /* protect mkey key part */
637 spinlock_t mkey_lock;
638 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300639
640 struct list_head dev_list;
641 struct list_head ctx_list;
642 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200643
Maor Gottliebfba53f72016-07-04 17:23:06 +0300644 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200645 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200646 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300647 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200648 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000649 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300650 struct mlx5_rl_table rl_table;
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200651
652 struct mlx5_port_module_event_stats pme_stats;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200653
654#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
655 void (*pfault)(struct mlx5_core_dev *dev,
656 void *context,
657 struct mlx5_pagefault *pfault);
658 void *pfault_ctx;
659 struct srcu_struct pfault_srcu;
660#endif
Eli Cohena6d51b62017-01-03 23:55:23 +0200661 struct mlx5_bfreg_data bfregs;
Eli Cohen01187172017-01-03 23:55:24 +0200662 struct mlx5_uars_page *uar;
Eli Cohene126ba92013-07-07 17:25:49 +0300663};
664
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300665enum mlx5_device_state {
666 MLX5_DEVICE_STATE_UP,
667 MLX5_DEVICE_STATE_INTERNAL_ERROR,
668};
669
670enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300671 MLX5_INTERFACE_STATE_DOWN = BIT(0),
672 MLX5_INTERFACE_STATE_UP = BIT(1),
673 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300674};
675
676enum mlx5_pci_status {
677 MLX5_PCI_STATUS_DISABLED,
678 MLX5_PCI_STATUS_ENABLED,
679};
680
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200681enum mlx5_pagefault_type_flags {
682 MLX5_PFAULT_REQUESTOR = 1 << 0,
683 MLX5_PFAULT_WRITE = 1 << 1,
684 MLX5_PFAULT_RDMA = 1 << 2,
685};
686
687/* Contains the details of a pagefault. */
688struct mlx5_pagefault {
689 u32 bytes_committed;
690 u32 token;
691 u8 event_subtype;
692 u8 type;
693 union {
694 /* Initiator or send message responder pagefault details. */
695 struct {
696 /* Received packet size, only valid for responders. */
697 u32 packet_size;
698 /*
699 * Number of resource holding WQE, depends on type.
700 */
701 u32 wq_num;
702 /*
703 * WQE index. Refers to either the send queue or
704 * receive queue, according to event_subtype.
705 */
706 u16 wqe_index;
707 } wqe;
708 /* RDMA responder pagefault details */
709 struct {
710 u32 r_key;
711 /*
712 * Received packet size, minimal size page fault
713 * resolution required for forward progress.
714 */
715 u32 packet_size;
716 u32 rdma_op_len;
717 u64 rdma_va;
718 } rdma;
719 };
720
721 struct mlx5_eq *eq;
722 struct work_struct work;
723};
724
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300725struct mlx5_td {
726 struct list_head tirs_list;
727 u32 tdn;
728};
729
730struct mlx5e_resources {
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300731 u32 pdn;
732 struct mlx5_td td;
733 struct mlx5_core_mkey mkey;
Saeed Mahameedaff26152017-03-25 00:52:05 +0300734 struct mlx5_sq_bfreg bfreg;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300735};
736
Eli Cohene126ba92013-07-07 17:25:49 +0300737struct mlx5_core_dev {
738 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300739 /* sync pci state */
740 struct mutex pci_status_mutex;
741 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300742 u8 rev_id;
743 char board_id[MLX5_BOARD_ID_LEN];
744 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300745 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
Gal Pressman71862562016-12-08 16:03:31 +0200746 struct {
Gal Pressman701052c2016-12-14 17:40:41 +0200747 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
748 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Gal Pressman71862562016-12-08 16:03:31 +0200749 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
750 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
751 } caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300752 phys_addr_t iseg_base;
753 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300754 enum mlx5_device_state state;
755 /* sync interface state */
756 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300757 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300758 void (*event) (struct mlx5_core_dev *dev,
759 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300760 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300761 struct mlx5_priv priv;
762 struct mlx5_profile *profile;
763 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300764 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300765 struct mlx5e_resources mlx5e_res;
Ilan Tayarie29341f2017-03-13 20:05:45 +0200766#ifdef CONFIG_MLX5_FPGA
767 struct mlx5_fpga_device *fpga;
768#endif
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300769#ifdef CONFIG_RFS_ACCEL
770 struct cpu_rmap *rmap;
771#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300772};
773
774struct mlx5_db {
775 __be32 *db;
776 union {
777 struct mlx5_db_pgdir *pgdir;
778 struct mlx5_ib_user_db_page *user_page;
779 } u;
780 dma_addr_t dma;
781 int index;
782};
783
784enum {
Eli Cohene126ba92013-07-07 17:25:49 +0300785 MLX5_COMP_EQ_SIZE = 1024,
786};
787
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300788enum {
789 MLX5_PTYS_IB = 1 << 0,
790 MLX5_PTYS_EN = 1 << 2,
791};
792
Eli Cohene126ba92013-07-07 17:25:49 +0300793typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
794
795struct mlx5_cmd_work_ent {
796 struct mlx5_cmd_msg *in;
797 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300798 void *uout;
799 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300800 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300801 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300802 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300803 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300804 struct completion done;
805 struct mlx5_cmd *cmd;
806 struct work_struct work;
807 struct mlx5_cmd_layout *lay;
808 int ret;
809 int page_queue;
810 u8 status;
811 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000812 u64 ts1;
813 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300814 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300815};
816
817struct mlx5_pas {
818 u64 pa;
819 u8 log_sz;
820};
821
Majd Dibbiny707c4602015-06-04 19:30:41 +0300822enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200823 MLX5_POLICY_DOWN = 0,
824 MLX5_POLICY_UP = 1,
825 MLX5_POLICY_FOLLOW = 2,
826 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300827};
828
829enum phy_port_state {
830 MLX5_AAA_111
831};
832
833struct mlx5_hca_vport_context {
834 u32 field_select;
835 bool sm_virt_aware;
836 bool has_smi;
837 bool has_raw;
838 enum port_state_policy policy;
839 enum phy_port_state phys_state;
840 enum ib_port_state vport_state;
841 u8 port_physical_state;
842 u64 sys_image_guid;
843 u64 port_guid;
844 u64 node_guid;
845 u32 cap_mask1;
846 u32 cap_mask1_perm;
847 u32 cap_mask2;
848 u32 cap_mask2_perm;
849 u16 lid;
850 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
851 u8 lmc;
852 u8 subnet_timeout;
853 u16 sm_lid;
854 u8 sm_sl;
855 u16 qkey_violation_counter;
856 u16 pkey_violation_counter;
857 bool grh_required;
858};
859
Eli Cohene126ba92013-07-07 17:25:49 +0300860static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
861{
Eli Cohene126ba92013-07-07 17:25:49 +0300862 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300863}
864
865extern struct workqueue_struct *mlx5_core_wq;
866
867#define STRUCT_FIELD(header, field) \
868 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
869 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
870
Eli Cohene126ba92013-07-07 17:25:49 +0300871static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
872{
873 return pci_get_drvdata(pdev);
874}
875
876extern struct dentry *mlx5_debugfs_root;
877
878static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
879{
880 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
881}
882
883static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
884{
885 return ioread32be(&dev->iseg->fw_rev) >> 16;
886}
887
888static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
889{
890 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
891}
892
893static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
894{
895 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
896}
897
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200898static inline u32 mlx5_base_mkey(const u32 key)
899{
900 return key & 0xffffff00u;
901}
902
Eli Cohene126ba92013-07-07 17:25:49 +0300903int mlx5_cmd_init(struct mlx5_core_dev *dev);
904void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
905void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
906void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300907
Eli Cohene126ba92013-07-07 17:25:49 +0300908int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
909 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300910int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
911 void *out, int out_size, mlx5_cmd_cbk_t callback,
912 void *context);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300913void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
914
915int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300916int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
917int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300918void mlx5_health_cleanup(struct mlx5_core_dev *dev);
919int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300920void mlx5_start_health_poll(struct mlx5_core_dev *dev);
921void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300922void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
Ilan Tayari01797202017-05-07 13:48:31 +0300923void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300924int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
925 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300926int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300927void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200928int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
929 struct mlx5_frag_buf *buf, int node);
930void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300931struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
932 gfp_t flags, int npages);
933void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
934 struct mlx5_cmd_mailbox *head);
935int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300936 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300937int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
938int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300939 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300940int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
941 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200942void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
943void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300944int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
945 struct mlx5_core_mkey *mkey,
946 u32 *in, int inlen,
947 u32 *out, int outlen,
948 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200949int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
950 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300951 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200952int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
953 struct mlx5_core_mkey *mkey);
954int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300955 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200956int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300957 u32 *mkey);
958int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
959int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400960int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300961 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300962void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
963void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
964int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
965void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
966void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300967 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300968int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300969int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
970void mlx5_register_debugfs(void);
971void mlx5_unregister_debugfs(void);
972int mlx5_eq_init(struct mlx5_core_dev *dev);
973void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
974void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200975void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
Eli Cohene126ba92013-07-07 17:25:49 +0300976void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300977void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300978void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
979struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300980void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300981void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
982int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200983 int nent, u64 mask, const char *name,
Eli Cohen01187172017-01-03 23:55:24 +0200984 enum mlx5_eq_type type);
Eli Cohene126ba92013-07-07 17:25:49 +0300985int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
986int mlx5_start_eqs(struct mlx5_core_dev *dev);
987int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200988int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
989 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300990int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
991int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
992
993int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
994void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
995int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
996 int size_in, void *data_out, int size_out,
997 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300998
Eli Cohene126ba92013-07-07 17:25:49 +0300999int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1000void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1001int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +03001002 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001003int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1004void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1005int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1006void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1007int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +03001008int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1009 int node);
Eli Cohene126ba92013-07-07 17:25:49 +03001010void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1011
Eli Cohene126ba92013-07-07 17:25:49 +03001012const char *mlx5_command_str(int command);
1013int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1014void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001015int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1016 int npsvs, u32 *sig_index);
1017int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +03001018void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +02001019int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1020 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +02001021int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1022 u8 port_num, void *out, size_t sz);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001023#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1024int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1025 u32 wq_num, u8 type, int error);
1026#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001027
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001028int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1029void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1030int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1031void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1032bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
Eli Cohena6d51b62017-01-03 23:55:23 +02001033int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1034 bool map_wc, bool fast_path);
1035void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001036
Eli Cohene3297242015-10-14 17:43:47 +03001037static inline int fw_initializing(struct mlx5_core_dev *dev)
1038{
1039 return ioread32be(&dev->iseg->initializing) >> 31;
1040}
1041
Eli Cohene126ba92013-07-07 17:25:49 +03001042static inline u32 mlx5_mkey_to_idx(u32 mkey)
1043{
1044 return mkey >> 8;
1045}
1046
1047static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1048{
1049 return mkey_idx << 8;
1050}
1051
Eli Cohen746b5582013-10-23 09:53:14 +03001052static inline u8 mlx5_mkey_variant(u32 mkey)
1053{
1054 return mkey & 0xff;
1055}
1056
Eli Cohene126ba92013-07-07 17:25:49 +03001057enum {
1058 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +03001059 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +03001060};
1061
1062enum {
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001063 MAX_UMR_CACHE_ENTRY = 20,
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001064 MLX5_IMR_MTT_CACHE_ENTRY,
1065 MLX5_IMR_KSM_CACHE_ENTRY,
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001066 MAX_MR_CACHE_ENTRIES
Eli Cohene126ba92013-07-07 17:25:49 +03001067};
1068
Saeed Mahameed64613d942015-04-02 17:07:34 +03001069enum {
1070 MLX5_INTERFACE_PROTOCOL_IB = 0,
1071 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1072};
1073
Jack Morgenstein9603b612014-07-28 23:30:22 +03001074struct mlx5_interface {
1075 void * (*add)(struct mlx5_core_dev *dev);
1076 void (*remove)(struct mlx5_core_dev *dev, void *context);
Mohamad Haj Yahia737a2342016-09-09 17:35:19 +03001077 int (*attach)(struct mlx5_core_dev *dev, void *context);
1078 void (*detach)(struct mlx5_core_dev *dev, void *context);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001079 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001080 enum mlx5_dev_event event, unsigned long param);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001081 void (*pfault)(struct mlx5_core_dev *dev,
1082 void *context,
1083 struct mlx5_pagefault *pfault);
Saeed Mahameed64613d942015-04-02 17:07:34 +03001084 void * (*get_dev)(void *context);
1085 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +03001086 struct list_head list;
1087};
1088
Saeed Mahameed64613d942015-04-02 17:07:34 +03001089void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001090int mlx5_register_interface(struct mlx5_interface *intf);
1091void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +03001092int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001093
Aviv Heller3bc34f3b2016-05-09 10:38:42 +00001094int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1095int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +03001096bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +00001097struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Eli Cohen01187172017-01-03 23:55:24 +02001098struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1099void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
Aviv Heller7907f232016-04-17 16:57:32 +03001100
Erez Shitrit693dfd52017-04-27 17:01:34 +03001101#ifndef CONFIG_MLX5_CORE_IPOIB
1102static inline
1103struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1104 struct ib_device *ibdev,
1105 const char *name,
1106 void (*setup)(struct net_device *))
1107{
1108 return ERR_PTR(-EOPNOTSUPP);
1109}
1110
1111static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1112#else
1113struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1114 struct ib_device *ibdev,
1115 const char *name,
1116 void (*setup)(struct net_device *));
1117void mlx5_rdma_netdev_free(struct net_device *netdev);
1118#endif /* CONFIG_MLX5_CORE_IPOIB */
1119
Eli Cohene126ba92013-07-07 17:25:49 +03001120struct mlx5_profile {
1121 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001122 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +03001123 struct {
1124 int size;
1125 int limit;
1126 } mr_cache[MAX_MR_CACHE_ENTRIES];
1127};
1128
Eli Cohenfc50db92015-12-01 18:03:09 +02001129enum {
1130 MLX5_PCI_DEV_IS_VF = 1 << 0,
1131};
1132
1133static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1134{
1135 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1136}
1137
Majd Dibbiny707c4602015-06-04 19:30:41 +03001138static inline int mlx5_get_gid_table_len(u16 param)
1139{
1140 if (param > 4) {
1141 pr_warn("gid table length is zero\n");
1142 return 0;
1143 }
1144
1145 return 8 * (1 << param);
1146}
1147
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001148static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1149{
1150 return !!(dev->priv.rl_table.max_size);
1151}
1152
Eli Cohen020446e2015-10-08 17:13:58 +03001153enum {
1154 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1155};
1156
Eli Cohene126ba92013-07-07 17:25:49 +03001157#endif /* MLX5_DRIVER_H */