blob: 2bb4efa7db98fd485d8eaed4859d7222102046fc [file] [log] [blame]
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Anish Bhattce100b8b2014-06-19 21:37:15 -07004 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
Dimitris Michailidis56d36be2010-04-01 15:28:23 +000035#include <linux/delay.h>
36#include "cxgb4.h"
37#include "t4_regs.h"
38#include "t4fw_api.h"
39
40/**
41 * t4_wait_op_done_val - wait until an operation is completed
42 * @adapter: the adapter performing the operation
43 * @reg: the register to check for completion
44 * @mask: a single-bit field within @reg that indicates completion
45 * @polarity: the value of the field when the operation is completed
46 * @attempts: number of check iterations
47 * @delay: delay in usecs between iterations
48 * @valp: where to store the value of the register at completion time
49 *
50 * Wait until an operation is completed by checking a bit in a register
51 * up to @attempts times. If @valp is not NULL the value of the register
52 * at the time it indicated completion is stored there. Returns 0 if the
53 * operation completes and -EAGAIN otherwise.
54 */
Roland Dreierde498c82010-04-21 08:59:17 +000055static int t4_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
56 int polarity, int attempts, int delay, u32 *valp)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +000057{
58 while (1) {
59 u32 val = t4_read_reg(adapter, reg);
60
61 if (!!(val & mask) == polarity) {
62 if (valp)
63 *valp = val;
64 return 0;
65 }
66 if (--attempts == 0)
67 return -EAGAIN;
68 if (delay)
69 udelay(delay);
70 }
71}
72
73static inline int t4_wait_op_done(struct adapter *adapter, int reg, u32 mask,
74 int polarity, int attempts, int delay)
75{
76 return t4_wait_op_done_val(adapter, reg, mask, polarity, attempts,
77 delay, NULL);
78}
79
80/**
81 * t4_set_reg_field - set a register field to a value
82 * @adapter: the adapter to program
83 * @addr: the register address
84 * @mask: specifies the portion of the register to modify
85 * @val: the new value for the register field
86 *
87 * Sets a register field specified by the supplied mask to the
88 * given value.
89 */
90void t4_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
91 u32 val)
92{
93 u32 v = t4_read_reg(adapter, addr) & ~mask;
94
95 t4_write_reg(adapter, addr, v | val);
96 (void) t4_read_reg(adapter, addr); /* flush */
97}
98
99/**
100 * t4_read_indirect - read indirectly addressed registers
101 * @adap: the adapter
102 * @addr_reg: register holding the indirect address
103 * @data_reg: register holding the value of the indirect register
104 * @vals: where the read register values are stored
105 * @nregs: how many indirect registers to read
106 * @start_idx: index of first indirect register to read
107 *
108 * Reads registers that are accessed indirectly through an address/data
109 * register pair.
110 */
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000111void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
Roland Dreierde498c82010-04-21 08:59:17 +0000112 unsigned int data_reg, u32 *vals,
113 unsigned int nregs, unsigned int start_idx)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000114{
115 while (nregs--) {
116 t4_write_reg(adap, addr_reg, start_idx);
117 *vals++ = t4_read_reg(adap, data_reg);
118 start_idx++;
119 }
120}
121
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000122/**
123 * t4_write_indirect - write indirectly addressed registers
124 * @adap: the adapter
125 * @addr_reg: register holding the indirect addresses
126 * @data_reg: register holding the value for the indirect registers
127 * @vals: values to write
128 * @nregs: how many indirect registers to write
129 * @start_idx: address of first indirect register to write
130 *
131 * Writes a sequential block of registers that are accessed indirectly
132 * through an address/data register pair.
133 */
134void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
135 unsigned int data_reg, const u32 *vals,
136 unsigned int nregs, unsigned int start_idx)
137{
138 while (nregs--) {
139 t4_write_reg(adap, addr_reg, start_idx++);
140 t4_write_reg(adap, data_reg, *vals++);
141 }
142}
143
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000144/*
Hariprasad Shenai0abfd152014-06-27 19:23:48 +0530145 * Read a 32-bit PCI Configuration Space register via the PCI-E backdoor
146 * mechanism. This guarantees that we get the real value even if we're
147 * operating within a Virtual Machine and the Hypervisor is trapping our
148 * Configuration Space accesses.
149 */
150void t4_hw_pci_read_cfg4(struct adapter *adap, int reg, u32 *val)
151{
152 u32 req = ENABLE | FUNCTION(adap->fn) | reg;
153
154 if (is_t4(adap->params.chip))
155 req |= F_LOCALCFG;
156
157 t4_write_reg(adap, PCIE_CFG_SPACE_REQ, req);
158 *val = t4_read_reg(adap, PCIE_CFG_SPACE_DATA);
159
160 /* Reset ENABLE to 0 so reads of PCIE_CFG_SPACE_DATA won't cause a
161 * Configuration Space read. (None of the other fields matter when
162 * ENABLE is 0 so a simple register write is easier than a
163 * read-modify-write via t4_set_reg_field().)
164 */
165 t4_write_reg(adap, PCIE_CFG_SPACE_REQ, 0);
166}
167
168/*
Hariprasad Shenai31d55c22014-09-01 19:54:58 +0530169 * t4_report_fw_error - report firmware error
170 * @adap: the adapter
171 *
172 * The adapter firmware can indicate error conditions to the host.
173 * If the firmware has indicated an error, print out the reason for
174 * the firmware error.
175 */
176static void t4_report_fw_error(struct adapter *adap)
177{
178 static const char *const reason[] = {
179 "Crash", /* PCIE_FW_EVAL_CRASH */
180 "During Device Preparation", /* PCIE_FW_EVAL_PREP */
181 "During Device Configuration", /* PCIE_FW_EVAL_CONF */
182 "During Device Initialization", /* PCIE_FW_EVAL_INIT */
183 "Unexpected Event", /* PCIE_FW_EVAL_UNEXPECTEDEVENT */
184 "Insufficient Airflow", /* PCIE_FW_EVAL_OVERHEAT */
185 "Device Shutdown", /* PCIE_FW_EVAL_DEVICESHUTDOWN */
186 "Reserved", /* reserved */
187 };
188 u32 pcie_fw;
189
190 pcie_fw = t4_read_reg(adap, MA_PCIE_FW);
191 if (pcie_fw & FW_PCIE_FW_ERR)
192 dev_err(adap->pdev_dev, "Firmware reports adapter error: %s\n",
193 reason[FW_PCIE_FW_EVAL_GET(pcie_fw)]);
194}
195
196/*
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000197 * Get the reply to a mailbox command and store it in @rpl in big-endian order.
198 */
199static void get_mbox_rpl(struct adapter *adap, __be64 *rpl, int nflit,
200 u32 mbox_addr)
201{
202 for ( ; nflit; nflit--, mbox_addr += 8)
203 *rpl++ = cpu_to_be64(t4_read_reg64(adap, mbox_addr));
204}
205
206/*
207 * Handle a FW assertion reported in a mailbox.
208 */
209static void fw_asrt(struct adapter *adap, u32 mbox_addr)
210{
211 struct fw_debug_cmd asrt;
212
213 get_mbox_rpl(adap, (__be64 *)&asrt, sizeof(asrt) / 8, mbox_addr);
214 dev_alert(adap->pdev_dev,
215 "FW assertion at %.16s:%u, val0 %#x, val1 %#x\n",
216 asrt.u.assert.filename_0_7, ntohl(asrt.u.assert.line),
217 ntohl(asrt.u.assert.x), ntohl(asrt.u.assert.y));
218}
219
220static void dump_mbox(struct adapter *adap, int mbox, u32 data_reg)
221{
222 dev_err(adap->pdev_dev,
223 "mbox %d: %llx %llx %llx %llx %llx %llx %llx %llx\n", mbox,
224 (unsigned long long)t4_read_reg64(adap, data_reg),
225 (unsigned long long)t4_read_reg64(adap, data_reg + 8),
226 (unsigned long long)t4_read_reg64(adap, data_reg + 16),
227 (unsigned long long)t4_read_reg64(adap, data_reg + 24),
228 (unsigned long long)t4_read_reg64(adap, data_reg + 32),
229 (unsigned long long)t4_read_reg64(adap, data_reg + 40),
230 (unsigned long long)t4_read_reg64(adap, data_reg + 48),
231 (unsigned long long)t4_read_reg64(adap, data_reg + 56));
232}
233
234/**
235 * t4_wr_mbox_meat - send a command to FW through the given mailbox
236 * @adap: the adapter
237 * @mbox: index of the mailbox to use
238 * @cmd: the command to write
239 * @size: command length in bytes
240 * @rpl: where to optionally store the reply
241 * @sleep_ok: if true we may sleep while awaiting command completion
242 *
243 * Sends the given command to FW through the selected mailbox and waits
244 * for the FW to execute the command. If @rpl is not %NULL it is used to
245 * store the FW's reply to the command. The command and its optional
246 * reply are of the same length. FW can take up to %FW_CMD_MAX_TIMEOUT ms
247 * to respond. @sleep_ok determines whether we may sleep while awaiting
248 * the response. If sleeping is allowed we use progressive backoff
249 * otherwise we spin.
250 *
251 * The return value is 0 on success or a negative errno on failure. A
252 * failure can happen either because we are not able to execute the
253 * command or FW executes it but signals an error. In the latter case
254 * the return value is the error code indicated by FW (negated).
255 */
256int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
257 void *rpl, bool sleep_ok)
258{
Joe Perches005b5712010-12-14 21:36:53 +0000259 static const int delay[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000260 1, 1, 3, 5, 10, 10, 20, 50, 100, 200
261 };
262
263 u32 v;
264 u64 res;
265 int i, ms, delay_idx;
266 const __be64 *p = cmd;
267 u32 data_reg = PF_REG(mbox, CIM_PF_MAILBOX_DATA);
268 u32 ctl_reg = PF_REG(mbox, CIM_PF_MAILBOX_CTRL);
269
270 if ((size & 15) || size > MBOX_LEN)
271 return -EINVAL;
272
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +0000273 /*
274 * If the device is off-line, as in EEH, commands will time out.
275 * Fail them early so we don't waste time waiting.
276 */
277 if (adap->pdev->error_state != pci_channel_io_normal)
278 return -EIO;
279
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000280 v = MBOWNER_GET(t4_read_reg(adap, ctl_reg));
281 for (i = 0; v == MBOX_OWNER_NONE && i < 3; i++)
282 v = MBOWNER_GET(t4_read_reg(adap, ctl_reg));
283
284 if (v != MBOX_OWNER_DRV)
285 return v ? -EBUSY : -ETIMEDOUT;
286
287 for (i = 0; i < size; i += 8)
288 t4_write_reg64(adap, data_reg + i, be64_to_cpu(*p++));
289
290 t4_write_reg(adap, ctl_reg, MBMSGVALID | MBOWNER(MBOX_OWNER_FW));
291 t4_read_reg(adap, ctl_reg); /* flush write */
292
293 delay_idx = 0;
294 ms = delay[0];
295
296 for (i = 0; i < FW_CMD_MAX_TIMEOUT; i += ms) {
297 if (sleep_ok) {
298 ms = delay[delay_idx]; /* last element may repeat */
299 if (delay_idx < ARRAY_SIZE(delay) - 1)
300 delay_idx++;
301 msleep(ms);
302 } else
303 mdelay(ms);
304
305 v = t4_read_reg(adap, ctl_reg);
306 if (MBOWNER_GET(v) == MBOX_OWNER_DRV) {
307 if (!(v & MBMSGVALID)) {
308 t4_write_reg(adap, ctl_reg, 0);
309 continue;
310 }
311
312 res = t4_read_reg64(adap, data_reg);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530313 if (FW_CMD_OP_G(res >> 32) == FW_DEBUG_CMD) {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000314 fw_asrt(adap, data_reg);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530315 res = FW_CMD_RETVAL_V(EIO);
316 } else if (rpl) {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000317 get_mbox_rpl(adap, rpl, size / 8, data_reg);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530318 }
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000319
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530320 if (FW_CMD_RETVAL_G((int)res))
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000321 dump_mbox(adap, mbox, data_reg);
322 t4_write_reg(adap, ctl_reg, 0);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530323 return -FW_CMD_RETVAL_G((int)res);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000324 }
325 }
326
327 dump_mbox(adap, mbox, data_reg);
328 dev_err(adap->pdev_dev, "command %#x in mailbox %d timed out\n",
329 *(const u8 *)cmd, mbox);
Hariprasad Shenai31d55c22014-09-01 19:54:58 +0530330 t4_report_fw_error(adap);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000331 return -ETIMEDOUT;
332}
333
334/**
335 * t4_mc_read - read from MC through backdoor accesses
336 * @adap: the adapter
337 * @addr: address of first byte requested
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000338 * @idx: which MC to access
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000339 * @data: 64 bytes of data containing the requested address
340 * @ecc: where to store the corresponding 64-bit ECC word
341 *
342 * Read 64 bytes of data from MC starting at a 64-byte-aligned address
343 * that covers the requested address @addr. If @parity is not %NULL it
344 * is assigned the 64-bit ECC word for the read data.
345 */
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000346int t4_mc_read(struct adapter *adap, int idx, u32 addr, __be32 *data, u64 *ecc)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000347{
348 int i;
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000349 u32 mc_bist_cmd, mc_bist_cmd_addr, mc_bist_cmd_len;
350 u32 mc_bist_status_rdata, mc_bist_data_pattern;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000351
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530352 if (is_t4(adap->params.chip)) {
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000353 mc_bist_cmd = MC_BIST_CMD;
354 mc_bist_cmd_addr = MC_BIST_CMD_ADDR;
355 mc_bist_cmd_len = MC_BIST_CMD_LEN;
356 mc_bist_status_rdata = MC_BIST_STATUS_RDATA;
357 mc_bist_data_pattern = MC_BIST_DATA_PATTERN;
358 } else {
359 mc_bist_cmd = MC_REG(MC_P_BIST_CMD, idx);
360 mc_bist_cmd_addr = MC_REG(MC_P_BIST_CMD_ADDR, idx);
361 mc_bist_cmd_len = MC_REG(MC_P_BIST_CMD_LEN, idx);
362 mc_bist_status_rdata = MC_REG(MC_P_BIST_STATUS_RDATA, idx);
363 mc_bist_data_pattern = MC_REG(MC_P_BIST_DATA_PATTERN, idx);
364 }
365
366 if (t4_read_reg(adap, mc_bist_cmd) & START_BIST)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000367 return -EBUSY;
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000368 t4_write_reg(adap, mc_bist_cmd_addr, addr & ~0x3fU);
369 t4_write_reg(adap, mc_bist_cmd_len, 64);
370 t4_write_reg(adap, mc_bist_data_pattern, 0xc);
371 t4_write_reg(adap, mc_bist_cmd, BIST_OPCODE(1) | START_BIST |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000372 BIST_CMD_GAP(1));
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000373 i = t4_wait_op_done(adap, mc_bist_cmd, START_BIST, 0, 10, 1);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000374 if (i)
375 return i;
376
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000377#define MC_DATA(i) MC_BIST_STATUS_REG(mc_bist_status_rdata, i)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000378
379 for (i = 15; i >= 0; i--)
380 *data++ = htonl(t4_read_reg(adap, MC_DATA(i)));
381 if (ecc)
382 *ecc = t4_read_reg64(adap, MC_DATA(16));
383#undef MC_DATA
384 return 0;
385}
386
387/**
388 * t4_edc_read - read from EDC through backdoor accesses
389 * @adap: the adapter
390 * @idx: which EDC to access
391 * @addr: address of first byte requested
392 * @data: 64 bytes of data containing the requested address
393 * @ecc: where to store the corresponding 64-bit ECC word
394 *
395 * Read 64 bytes of data from EDC starting at a 64-byte-aligned address
396 * that covers the requested address @addr. If @parity is not %NULL it
397 * is assigned the 64-bit ECC word for the read data.
398 */
399int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data, u64 *ecc)
400{
401 int i;
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000402 u32 edc_bist_cmd, edc_bist_cmd_addr, edc_bist_cmd_len;
403 u32 edc_bist_cmd_data_pattern, edc_bist_status_rdata;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000404
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530405 if (is_t4(adap->params.chip)) {
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000406 edc_bist_cmd = EDC_REG(EDC_BIST_CMD, idx);
407 edc_bist_cmd_addr = EDC_REG(EDC_BIST_CMD_ADDR, idx);
408 edc_bist_cmd_len = EDC_REG(EDC_BIST_CMD_LEN, idx);
409 edc_bist_cmd_data_pattern = EDC_REG(EDC_BIST_DATA_PATTERN,
410 idx);
411 edc_bist_status_rdata = EDC_REG(EDC_BIST_STATUS_RDATA,
412 idx);
413 } else {
414 edc_bist_cmd = EDC_REG_T5(EDC_H_BIST_CMD, idx);
415 edc_bist_cmd_addr = EDC_REG_T5(EDC_H_BIST_CMD_ADDR, idx);
416 edc_bist_cmd_len = EDC_REG_T5(EDC_H_BIST_CMD_LEN, idx);
417 edc_bist_cmd_data_pattern =
418 EDC_REG_T5(EDC_H_BIST_DATA_PATTERN, idx);
419 edc_bist_status_rdata =
420 EDC_REG_T5(EDC_H_BIST_STATUS_RDATA, idx);
421 }
422
423 if (t4_read_reg(adap, edc_bist_cmd) & START_BIST)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000424 return -EBUSY;
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000425 t4_write_reg(adap, edc_bist_cmd_addr, addr & ~0x3fU);
426 t4_write_reg(adap, edc_bist_cmd_len, 64);
427 t4_write_reg(adap, edc_bist_cmd_data_pattern, 0xc);
428 t4_write_reg(adap, edc_bist_cmd,
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000429 BIST_OPCODE(1) | BIST_CMD_GAP(1) | START_BIST);
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000430 i = t4_wait_op_done(adap, edc_bist_cmd, START_BIST, 0, 10, 1);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000431 if (i)
432 return i;
433
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000434#define EDC_DATA(i) (EDC_BIST_STATUS_REG(edc_bist_status_rdata, i))
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000435
436 for (i = 15; i >= 0; i--)
437 *data++ = htonl(t4_read_reg(adap, EDC_DATA(i)));
438 if (ecc)
439 *ecc = t4_read_reg64(adap, EDC_DATA(16));
440#undef EDC_DATA
441 return 0;
442}
443
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000444/**
445 * t4_memory_rw - read/write EDC 0, EDC 1 or MC via PCIE memory window
446 * @adap: the adapter
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530447 * @win: PCI-E Memory Window to use
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000448 * @mtype: memory type: MEM_EDC0, MEM_EDC1 or MEM_MC
449 * @addr: address within indicated memory type
450 * @len: amount of memory to transfer
451 * @buf: host memory buffer
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530452 * @dir: direction of transfer T4_MEMORY_READ (1) or T4_MEMORY_WRITE (0)
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000453 *
454 * Reads/writes an [almost] arbitrary memory region in the firmware: the
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530455 * firmware memory address and host buffer must be aligned on 32-bit
456 * boudaries; the length may be arbitrary. The memory is transferred as
457 * a raw byte sequence from/to the firmware's memory. If this memory
458 * contains data structures which contain multi-byte integers, it's the
459 * caller's responsibility to perform appropriate byte order conversions.
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000460 */
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530461int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr,
462 u32 len, __be32 *buf, int dir)
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000463{
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530464 u32 pos, offset, resid, memoffset;
465 u32 edc_size, mc_size, win_pf, mem_reg, mem_aperture, mem_base;
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000466
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530467 /* Argument sanity checks ...
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000468 */
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530469 if (addr & 0x3)
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000470 return -EINVAL;
471
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530472 /* It's convenient to be able to handle lengths which aren't a
473 * multiple of 32-bits because we often end up transferring files to
474 * the firmware. So we'll handle that by normalizing the length here
475 * and then handling any residual transfer at the end.
476 */
477 resid = len & 0x3;
478 len -= resid;
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000479
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000480 /* Offset into the region of memory which is being accessed
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000481 * MEM_EDC0 = 0
482 * MEM_EDC1 = 1
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000483 * MEM_MC = 2 -- T4
484 * MEM_MC0 = 2 -- For T5
485 * MEM_MC1 = 3 -- For T5
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000486 */
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +0530487 edc_size = EDRAM0_SIZE_G(t4_read_reg(adap, MA_EDRAM0_BAR_A));
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000488 if (mtype != MEM_MC1)
489 memoffset = (mtype * (edc_size * 1024 * 1024));
490 else {
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +0530491 mc_size = EXT_MEM0_SIZE_G(t4_read_reg(adap,
492 MA_EXT_MEMORY1_BAR_A));
Santosh Rastapur19dd37b2013-03-14 05:08:53 +0000493 memoffset = (MEM_MC0 * edc_size + mc_size) * 1024 * 1024;
494 }
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000495
496 /* Determine the PCIE_MEM_ACCESS_OFFSET */
497 addr = addr + memoffset;
498
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530499 /* Each PCI-E Memory Window is programmed with a window size -- or
500 * "aperture" -- which controls the granularity of its mapping onto
501 * adapter memory. We need to grab that aperture in order to know
502 * how to use the specified window. The window is also programmed
503 * with the base address of the Memory Window in BAR0's address
504 * space. For T4 this is an absolute PCI-E Bus Address. For T5
505 * the address is relative to BAR0.
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000506 */
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530507 mem_reg = t4_read_reg(adap,
508 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN,
509 win));
510 mem_aperture = 1 << (GET_WINDOW(mem_reg) + 10);
511 mem_base = GET_PCIEOFST(mem_reg) << 10;
512 if (is_t4(adap->params.chip))
513 mem_base -= adap->t4_bar0;
514 win_pf = is_t4(adap->params.chip) ? 0 : V_PFNUM(adap->fn);
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000515
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530516 /* Calculate our initial PCI-E Memory Window Position and Offset into
517 * that Window.
518 */
519 pos = addr & ~(mem_aperture-1);
520 offset = addr - pos;
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000521
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530522 /* Set up initial PCI-E Memory Window to cover the start of our
523 * transfer. (Read it back to ensure that changes propagate before we
524 * attempt to use the new value.)
525 */
526 t4_write_reg(adap,
527 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET, win),
528 pos | win_pf);
529 t4_read_reg(adap,
530 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET, win));
531
532 /* Transfer data to/from the adapter as long as there's an integral
533 * number of 32-bit transfers to complete.
534 */
535 while (len > 0) {
536 if (dir == T4_MEMORY_READ)
537 *buf++ = (__force __be32) t4_read_reg(adap,
538 mem_base + offset);
539 else
540 t4_write_reg(adap, mem_base + offset,
541 (__force u32) *buf++);
542 offset += sizeof(__be32);
543 len -= sizeof(__be32);
544
545 /* If we've reached the end of our current window aperture,
546 * move the PCI-E Memory Window on to the next. Note that
547 * doing this here after "len" may be 0 allows us to set up
548 * the PCI-E Memory Window for a possible final residual
549 * transfer below ...
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000550 */
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530551 if (offset == mem_aperture) {
552 pos += mem_aperture;
553 offset = 0;
554 t4_write_reg(adap,
555 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET,
556 win), pos | win_pf);
557 t4_read_reg(adap,
558 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET,
559 win));
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000560 }
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000561 }
562
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530563 /* If the original transfer had a length which wasn't a multiple of
564 * 32-bits, now's where we need to finish off the transfer of the
565 * residual amount. The PCI-E Memory Window has already been moved
566 * above (if necessary) to cover this final transfer.
567 */
568 if (resid) {
569 union {
570 __be32 word;
571 char byte[4];
572 } last;
573 unsigned char *bp;
574 int i;
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000575
Hariprasad Shenaic81576c2014-07-24 17:16:30 +0530576 if (dir == T4_MEMORY_READ) {
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530577 last.word = (__force __be32) t4_read_reg(adap,
578 mem_base + offset);
579 for (bp = (unsigned char *)buf, i = resid; i < 4; i++)
580 bp[i] = last.byte[i];
581 } else {
582 last.word = *buf;
583 for (i = resid; i < 4; i++)
584 last.byte[i] = 0;
585 t4_write_reg(adap, mem_base + offset,
586 (__force u32) last.word);
587 }
588 }
589
590 return 0;
Vipul Pandya5afc8b82012-09-26 02:39:37 +0000591}
592
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000593#define EEPROM_STAT_ADDR 0x7bfc
Santosh Rastapur47ce9c42013-03-08 03:35:29 +0000594#define VPD_BASE 0x400
595#define VPD_BASE_OLD 0
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000596#define VPD_LEN 1024
Hariprasad Shenai63a92fe2014-09-01 19:54:56 +0530597#define CHELSIO_VPD_UNIQUE_ID 0x82
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000598
599/**
600 * t4_seeprom_wp - enable/disable EEPROM write protection
601 * @adapter: the adapter
602 * @enable: whether to enable or disable write protection
603 *
604 * Enables or disables write protection on the serial EEPROM.
605 */
606int t4_seeprom_wp(struct adapter *adapter, bool enable)
607{
608 unsigned int v = enable ? 0xc : 0;
609 int ret = pci_write_vpd(adapter->pdev, EEPROM_STAT_ADDR, 4, &v);
610 return ret < 0 ? ret : 0;
611}
612
613/**
614 * get_vpd_params - read VPD parameters from VPD EEPROM
615 * @adapter: adapter to read
616 * @p: where to store the parameters
617 *
618 * Reads card parameters stored in VPD EEPROM.
619 */
Vipul Pandya636f9d32012-09-26 02:39:39 +0000620int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000621{
Vipul Pandya636f9d32012-09-26 02:39:39 +0000622 u32 cclk_param, cclk_val;
Santosh Rastapur47ce9c42013-03-08 03:35:29 +0000623 int i, ret, addr;
Kumar Sanghvia94cd702014-02-18 17:56:09 +0530624 int ec, sn, pn;
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000625 u8 *vpd, csum;
Dimitris Michailidis23d88e12010-12-14 21:36:54 +0000626 unsigned int vpdr_len, kw_offset, id_len;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000627
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000628 vpd = vmalloc(VPD_LEN);
629 if (!vpd)
630 return -ENOMEM;
631
Santosh Rastapur47ce9c42013-03-08 03:35:29 +0000632 ret = pci_read_vpd(adapter->pdev, VPD_BASE, sizeof(u32), vpd);
633 if (ret < 0)
634 goto out;
Hariprasad Shenai63a92fe2014-09-01 19:54:56 +0530635
636 /* The VPD shall have a unique identifier specified by the PCI SIG.
637 * For chelsio adapters, the identifier is 0x82. The first byte of a VPD
638 * shall be CHELSIO_VPD_UNIQUE_ID (0x82). The VPD programming software
639 * is expected to automatically put this entry at the
640 * beginning of the VPD.
641 */
642 addr = *vpd == CHELSIO_VPD_UNIQUE_ID ? VPD_BASE : VPD_BASE_OLD;
Santosh Rastapur47ce9c42013-03-08 03:35:29 +0000643
644 ret = pci_read_vpd(adapter->pdev, addr, VPD_LEN, vpd);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000645 if (ret < 0)
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000646 goto out;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000647
Dimitris Michailidis23d88e12010-12-14 21:36:54 +0000648 if (vpd[0] != PCI_VPD_LRDT_ID_STRING) {
649 dev_err(adapter->pdev_dev, "missing VPD ID string\n");
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000650 ret = -EINVAL;
651 goto out;
Dimitris Michailidis23d88e12010-12-14 21:36:54 +0000652 }
653
654 id_len = pci_vpd_lrdt_size(vpd);
655 if (id_len > ID_LEN)
656 id_len = ID_LEN;
657
658 i = pci_vpd_find_tag(vpd, 0, VPD_LEN, PCI_VPD_LRDT_RO_DATA);
659 if (i < 0) {
660 dev_err(adapter->pdev_dev, "missing VPD-R section\n");
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000661 ret = -EINVAL;
662 goto out;
Dimitris Michailidis23d88e12010-12-14 21:36:54 +0000663 }
664
665 vpdr_len = pci_vpd_lrdt_size(&vpd[i]);
666 kw_offset = i + PCI_VPD_LRDT_TAG_SIZE;
667 if (vpdr_len + kw_offset > VPD_LEN) {
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000668 dev_err(adapter->pdev_dev, "bad VPD-R length %u\n", vpdr_len);
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000669 ret = -EINVAL;
670 goto out;
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000671 }
672
673#define FIND_VPD_KW(var, name) do { \
Dimitris Michailidis23d88e12010-12-14 21:36:54 +0000674 var = pci_vpd_find_info_keyword(vpd, kw_offset, vpdr_len, name); \
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000675 if (var < 0) { \
676 dev_err(adapter->pdev_dev, "missing VPD keyword " name "\n"); \
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000677 ret = -EINVAL; \
678 goto out; \
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000679 } \
680 var += PCI_VPD_INFO_FLD_HDR_SIZE; \
681} while (0)
682
683 FIND_VPD_KW(i, "RV");
684 for (csum = 0; i >= 0; i--)
685 csum += vpd[i];
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000686
687 if (csum) {
688 dev_err(adapter->pdev_dev,
689 "corrupted VPD EEPROM, actual csum %u\n", csum);
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000690 ret = -EINVAL;
691 goto out;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000692 }
693
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000694 FIND_VPD_KW(ec, "EC");
695 FIND_VPD_KW(sn, "SN");
Kumar Sanghvia94cd702014-02-18 17:56:09 +0530696 FIND_VPD_KW(pn, "PN");
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000697#undef FIND_VPD_KW
698
Dimitris Michailidis23d88e12010-12-14 21:36:54 +0000699 memcpy(p->id, vpd + PCI_VPD_LRDT_TAG_SIZE, id_len);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000700 strim(p->id);
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000701 memcpy(p->ec, vpd + ec, EC_LEN);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000702 strim(p->ec);
Dimitris Michailidis226ec5f2010-04-27 12:24:15 +0000703 i = pci_vpd_info_field_size(vpd + sn - PCI_VPD_INFO_FLD_HDR_SIZE);
704 memcpy(p->sn, vpd + sn, min(i, SERNUM_LEN));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000705 strim(p->sn);
Hariprasad Shenai63a92fe2014-09-01 19:54:56 +0530706 i = pci_vpd_info_field_size(vpd + pn - PCI_VPD_INFO_FLD_HDR_SIZE);
Kumar Sanghvia94cd702014-02-18 17:56:09 +0530707 memcpy(p->pn, vpd + pn, min(i, PN_LEN));
708 strim(p->pn);
Vipul Pandya636f9d32012-09-26 02:39:39 +0000709
710 /*
711 * Ask firmware for the Core Clock since it knows how to translate the
712 * Reference Clock ('V2') VPD field into a Core Clock value ...
713 */
714 cclk_param = (FW_PARAMS_MNEM(FW_PARAMS_MNEM_DEV) |
715 FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DEV_CCLK));
716 ret = t4_query_params(adapter, adapter->mbox, 0, 0,
717 1, &cclk_param, &cclk_val);
Vipul Pandya8c357eb2012-10-03 03:22:32 +0000718
719out:
720 vfree(vpd);
Vipul Pandya636f9d32012-09-26 02:39:39 +0000721 if (ret)
722 return ret;
723 p->cclk = cclk_val;
724
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000725 return 0;
726}
727
728/* serial flash and firmware constants */
729enum {
730 SF_ATTEMPTS = 10, /* max retries for SF operations */
731
732 /* flash command opcodes */
733 SF_PROG_PAGE = 2, /* program page */
734 SF_WR_DISABLE = 4, /* disable writes */
735 SF_RD_STATUS = 5, /* read status register */
736 SF_WR_ENABLE = 6, /* enable writes */
737 SF_RD_DATA_FAST = 0xb, /* read flash */
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000738 SF_RD_ID = 0x9f, /* read ID */
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000739 SF_ERASE_SECTOR = 0xd8, /* erase sector */
740
Steve Wise6f1d7212014-04-15 14:22:34 -0500741 FW_MAX_SIZE = 16 * SF_SEC_SIZE,
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000742};
743
744/**
745 * sf1_read - read data from the serial flash
746 * @adapter: the adapter
747 * @byte_cnt: number of bytes to read
748 * @cont: whether another operation will be chained
749 * @lock: whether to lock SF for PL access only
750 * @valp: where to store the read data
751 *
752 * Reads up to 4 bytes of data from the serial flash. The location of
753 * the read needs to be specified prior to calling this by issuing the
754 * appropriate commands to the serial flash.
755 */
756static int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
757 int lock, u32 *valp)
758{
759 int ret;
760
761 if (!byte_cnt || byte_cnt > 4)
762 return -EINVAL;
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530763 if (t4_read_reg(adapter, SF_OP) & SF_BUSY)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000764 return -EBUSY;
765 cont = cont ? SF_CONT : 0;
766 lock = lock ? SF_LOCK : 0;
767 t4_write_reg(adapter, SF_OP, lock | cont | BYTECNT(byte_cnt - 1));
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530768 ret = t4_wait_op_done(adapter, SF_OP, SF_BUSY, 0, SF_ATTEMPTS, 5);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000769 if (!ret)
770 *valp = t4_read_reg(adapter, SF_DATA);
771 return ret;
772}
773
774/**
775 * sf1_write - write data to the serial flash
776 * @adapter: the adapter
777 * @byte_cnt: number of bytes to write
778 * @cont: whether another operation will be chained
779 * @lock: whether to lock SF for PL access only
780 * @val: value to write
781 *
782 * Writes up to 4 bytes of data to the serial flash. The location of
783 * the write needs to be specified prior to calling this by issuing the
784 * appropriate commands to the serial flash.
785 */
786static int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
787 int lock, u32 val)
788{
789 if (!byte_cnt || byte_cnt > 4)
790 return -EINVAL;
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530791 if (t4_read_reg(adapter, SF_OP) & SF_BUSY)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000792 return -EBUSY;
793 cont = cont ? SF_CONT : 0;
794 lock = lock ? SF_LOCK : 0;
795 t4_write_reg(adapter, SF_DATA, val);
796 t4_write_reg(adapter, SF_OP, lock |
797 cont | BYTECNT(byte_cnt - 1) | OP_WR);
Naresh Kumar Innace91a922012-11-15 22:41:17 +0530798 return t4_wait_op_done(adapter, SF_OP, SF_BUSY, 0, SF_ATTEMPTS, 5);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000799}
800
801/**
802 * flash_wait_op - wait for a flash operation to complete
803 * @adapter: the adapter
804 * @attempts: max number of polls of the status register
805 * @delay: delay between polls in ms
806 *
807 * Wait for a flash operation to complete by polling the status register.
808 */
809static int flash_wait_op(struct adapter *adapter, int attempts, int delay)
810{
811 int ret;
812 u32 status;
813
814 while (1) {
815 if ((ret = sf1_write(adapter, 1, 1, 1, SF_RD_STATUS)) != 0 ||
816 (ret = sf1_read(adapter, 1, 0, 1, &status)) != 0)
817 return ret;
818 if (!(status & 1))
819 return 0;
820 if (--attempts == 0)
821 return -EAGAIN;
822 if (delay)
823 msleep(delay);
824 }
825}
826
827/**
828 * t4_read_flash - read words from serial flash
829 * @adapter: the adapter
830 * @addr: the start address for the read
831 * @nwords: how many 32-bit words to read
832 * @data: where to store the read data
833 * @byte_oriented: whether to store data as bytes or as words
834 *
835 * Read the specified number of 32-bit words from the serial flash.
836 * If @byte_oriented is set the read data is stored as a byte array
837 * (i.e., big-endian), otherwise as 32-bit words in the platform's
838 * natural endianess.
839 */
Roland Dreierde498c82010-04-21 08:59:17 +0000840static int t4_read_flash(struct adapter *adapter, unsigned int addr,
841 unsigned int nwords, u32 *data, int byte_oriented)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000842{
843 int ret;
844
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000845 if (addr + nwords * sizeof(u32) > adapter->params.sf_size || (addr & 3))
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000846 return -EINVAL;
847
848 addr = swab32(addr) | SF_RD_DATA_FAST;
849
850 if ((ret = sf1_write(adapter, 4, 1, 0, addr)) != 0 ||
851 (ret = sf1_read(adapter, 1, 1, 0, data)) != 0)
852 return ret;
853
854 for ( ; nwords; nwords--, data++) {
855 ret = sf1_read(adapter, 4, nwords > 1, nwords == 1, data);
856 if (nwords == 1)
857 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
858 if (ret)
859 return ret;
860 if (byte_oriented)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000861 *data = (__force __u32) (htonl(*data));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000862 }
863 return 0;
864}
865
866/**
867 * t4_write_flash - write up to a page of data to the serial flash
868 * @adapter: the adapter
869 * @addr: the start address to write
870 * @n: length of data to write in bytes
871 * @data: the data to write
872 *
873 * Writes up to a page of data (256 bytes) to the serial flash starting
874 * at the given address. All the data must be written to the same page.
875 */
876static int t4_write_flash(struct adapter *adapter, unsigned int addr,
877 unsigned int n, const u8 *data)
878{
879 int ret;
880 u32 buf[64];
881 unsigned int i, c, left, val, offset = addr & 0xff;
882
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000883 if (addr >= adapter->params.sf_size || offset + n > SF_PAGE_SIZE)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000884 return -EINVAL;
885
886 val = swab32(addr) | SF_PROG_PAGE;
887
888 if ((ret = sf1_write(adapter, 1, 0, 1, SF_WR_ENABLE)) != 0 ||
889 (ret = sf1_write(adapter, 4, 1, 1, val)) != 0)
890 goto unlock;
891
892 for (left = n; left; left -= c) {
893 c = min(left, 4U);
894 for (val = 0, i = 0; i < c; ++i)
895 val = (val << 8) + *data++;
896
897 ret = sf1_write(adapter, c, c != left, 1, val);
898 if (ret)
899 goto unlock;
900 }
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000901 ret = flash_wait_op(adapter, 8, 1);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000902 if (ret)
903 goto unlock;
904
905 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
906
907 /* Read the page to verify the write succeeded */
908 ret = t4_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
909 if (ret)
910 return ret;
911
912 if (memcmp(data - n, (u8 *)buf + offset, n)) {
913 dev_err(adapter->pdev_dev,
914 "failed to correctly write the flash page at %#x\n",
915 addr);
916 return -EIO;
917 }
918 return 0;
919
920unlock:
921 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
922 return ret;
923}
924
925/**
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530926 * t4_get_fw_version - read the firmware version
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000927 * @adapter: the adapter
928 * @vers: where to place the version
929 *
930 * Reads the FW version from flash.
931 */
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530932int t4_get_fw_version(struct adapter *adapter, u32 *vers)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000933{
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530934 return t4_read_flash(adapter, FLASH_FW_START +
935 offsetof(struct fw_hdr, fw_ver), 1,
936 vers, 0);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000937}
938
939/**
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530940 * t4_get_tp_version - read the TP microcode version
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000941 * @adapter: the adapter
942 * @vers: where to place the version
943 *
944 * Reads the TP microcode version from flash.
945 */
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530946int t4_get_tp_version(struct adapter *adapter, u32 *vers)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000947{
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530948 return t4_read_flash(adapter, FLASH_FW_START +
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000949 offsetof(struct fw_hdr, tp_microcode_ver),
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000950 1, vers, 0);
951}
952
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530953/* Is the given firmware API compatible with the one the driver was compiled
954 * with?
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000955 */
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530956static int fw_compatible(const struct fw_hdr *hdr1, const struct fw_hdr *hdr2)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000957{
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000958
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530959 /* short circuit if it's the exact same firmware version */
960 if (hdr1->chip == hdr2->chip && hdr1->fw_ver == hdr2->fw_ver)
961 return 1;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000962
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530963#define SAME_INTF(x) (hdr1->intfver_##x == hdr2->intfver_##x)
964 if (hdr1->chip == hdr2->chip && SAME_INTF(nic) && SAME_INTF(vnic) &&
965 SAME_INTF(ri) && SAME_INTF(iscsi) && SAME_INTF(fcoe))
966 return 1;
967#undef SAME_INTF
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000968
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530969 return 0;
970}
971
972/* The firmware in the filesystem is usable, but should it be installed?
973 * This routine explains itself in detail if it indicates the filesystem
974 * firmware should be installed.
975 */
976static int should_install_fs_fw(struct adapter *adap, int card_fw_usable,
977 int k, int c)
978{
979 const char *reason;
980
981 if (!card_fw_usable) {
982 reason = "incompatible or unusable";
983 goto install;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +0000984 }
985
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530986 if (k > c) {
987 reason = "older than the version supported with this driver";
988 goto install;
Jay Hernandeze69972f2013-05-30 03:24:14 +0000989 }
990
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530991 return 0;
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000992
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530993install:
994 dev_err(adap->pdev_dev, "firmware on card (%u.%u.%u.%u) is %s, "
995 "installing firmware %u.%u.%u.%u on card.\n",
996 FW_HDR_FW_VER_MAJOR_GET(c), FW_HDR_FW_VER_MINOR_GET(c),
997 FW_HDR_FW_VER_MICRO_GET(c), FW_HDR_FW_VER_BUILD_GET(c), reason,
998 FW_HDR_FW_VER_MAJOR_GET(k), FW_HDR_FW_VER_MINOR_GET(k),
999 FW_HDR_FW_VER_MICRO_GET(k), FW_HDR_FW_VER_BUILD_GET(k));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001000
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001001 return 1;
1002}
1003
Hariprasad Shenai16e47622013-12-03 17:05:58 +05301004int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
1005 const u8 *fw_data, unsigned int fw_size,
1006 struct fw_hdr *card_fw, enum dev_state state,
1007 int *reset)
1008{
1009 int ret, card_fw_usable, fs_fw_usable;
1010 const struct fw_hdr *fs_fw;
1011 const struct fw_hdr *drv_fw;
1012
1013 drv_fw = &fw_info->fw_hdr;
1014
1015 /* Read the header of the firmware on the card */
1016 ret = -t4_read_flash(adap, FLASH_FW_START,
1017 sizeof(*card_fw) / sizeof(uint32_t),
1018 (uint32_t *)card_fw, 1);
1019 if (ret == 0) {
1020 card_fw_usable = fw_compatible(drv_fw, (const void *)card_fw);
1021 } else {
1022 dev_err(adap->pdev_dev,
1023 "Unable to read card's firmware header: %d\n", ret);
1024 card_fw_usable = 0;
1025 }
1026
1027 if (fw_data != NULL) {
1028 fs_fw = (const void *)fw_data;
1029 fs_fw_usable = fw_compatible(drv_fw, fs_fw);
1030 } else {
1031 fs_fw = NULL;
1032 fs_fw_usable = 0;
1033 }
1034
1035 if (card_fw_usable && card_fw->fw_ver == drv_fw->fw_ver &&
1036 (!fs_fw_usable || fs_fw->fw_ver == drv_fw->fw_ver)) {
1037 /* Common case: the firmware on the card is an exact match and
1038 * the filesystem one is an exact match too, or the filesystem
1039 * one is absent/incompatible.
1040 */
1041 } else if (fs_fw_usable && state == DEV_STATE_UNINIT &&
1042 should_install_fs_fw(adap, card_fw_usable,
1043 be32_to_cpu(fs_fw->fw_ver),
1044 be32_to_cpu(card_fw->fw_ver))) {
1045 ret = -t4_fw_upgrade(adap, adap->mbox, fw_data,
1046 fw_size, 0);
1047 if (ret != 0) {
1048 dev_err(adap->pdev_dev,
1049 "failed to install firmware: %d\n", ret);
1050 goto bye;
1051 }
1052
1053 /* Installed successfully, update the cached header too. */
1054 memcpy(card_fw, fs_fw, sizeof(*card_fw));
1055 card_fw_usable = 1;
1056 *reset = 0; /* already reset as part of load_fw */
1057 }
1058
1059 if (!card_fw_usable) {
1060 uint32_t d, c, k;
1061
1062 d = be32_to_cpu(drv_fw->fw_ver);
1063 c = be32_to_cpu(card_fw->fw_ver);
1064 k = fs_fw ? be32_to_cpu(fs_fw->fw_ver) : 0;
1065
1066 dev_err(adap->pdev_dev, "Cannot find a usable firmware: "
1067 "chip state %d, "
1068 "driver compiled with %d.%d.%d.%d, "
1069 "card has %d.%d.%d.%d, filesystem has %d.%d.%d.%d\n",
1070 state,
1071 FW_HDR_FW_VER_MAJOR_GET(d), FW_HDR_FW_VER_MINOR_GET(d),
1072 FW_HDR_FW_VER_MICRO_GET(d), FW_HDR_FW_VER_BUILD_GET(d),
1073 FW_HDR_FW_VER_MAJOR_GET(c), FW_HDR_FW_VER_MINOR_GET(c),
1074 FW_HDR_FW_VER_MICRO_GET(c), FW_HDR_FW_VER_BUILD_GET(c),
1075 FW_HDR_FW_VER_MAJOR_GET(k), FW_HDR_FW_VER_MINOR_GET(k),
1076 FW_HDR_FW_VER_MICRO_GET(k), FW_HDR_FW_VER_BUILD_GET(k));
1077 ret = EINVAL;
1078 goto bye;
1079 }
1080
1081 /* We're using whatever's on the card and it's known to be good. */
1082 adap->params.fw_vers = be32_to_cpu(card_fw->fw_ver);
1083 adap->params.tp_vers = be32_to_cpu(card_fw->tp_microcode_ver);
1084
1085bye:
1086 return ret;
1087}
1088
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001089/**
1090 * t4_flash_erase_sectors - erase a range of flash sectors
1091 * @adapter: the adapter
1092 * @start: the first sector to erase
1093 * @end: the last sector to erase
1094 *
1095 * Erases the sectors in the given inclusive range.
1096 */
1097static int t4_flash_erase_sectors(struct adapter *adapter, int start, int end)
1098{
1099 int ret = 0;
1100
Hariprasad Shenaic0d5b8c2014-09-10 17:44:29 +05301101 if (end >= adapter->params.sf_nsec)
1102 return -EINVAL;
1103
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001104 while (start <= end) {
1105 if ((ret = sf1_write(adapter, 1, 0, 1, SF_WR_ENABLE)) != 0 ||
1106 (ret = sf1_write(adapter, 4, 0, 1,
1107 SF_ERASE_SECTOR | (start << 8))) != 0 ||
Dimitris Michailidis900a6592010-06-18 10:05:27 +00001108 (ret = flash_wait_op(adapter, 14, 500)) != 0) {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001109 dev_err(adapter->pdev_dev,
1110 "erase of flash sector %d failed, error %d\n",
1111 start, ret);
1112 break;
1113 }
1114 start++;
1115 }
1116 t4_write_reg(adapter, SF_OP, 0); /* unlock SF */
1117 return ret;
1118}
1119
1120/**
Vipul Pandya636f9d32012-09-26 02:39:39 +00001121 * t4_flash_cfg_addr - return the address of the flash configuration file
1122 * @adapter: the adapter
1123 *
1124 * Return the address within the flash where the Firmware Configuration
1125 * File is stored.
1126 */
1127unsigned int t4_flash_cfg_addr(struct adapter *adapter)
1128{
1129 if (adapter->params.sf_size == 0x100000)
1130 return FLASH_FPGA_CFG_START;
1131 else
1132 return FLASH_CFG_START;
1133}
1134
1135/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001136 * t4_load_fw - download firmware
1137 * @adap: the adapter
1138 * @fw_data: the firmware image to write
1139 * @size: image size
1140 *
1141 * Write the supplied firmware image to the card's serial flash.
1142 */
1143int t4_load_fw(struct adapter *adap, const u8 *fw_data, unsigned int size)
1144{
1145 u32 csum;
1146 int ret, addr;
1147 unsigned int i;
1148 u8 first_page[SF_PAGE_SIZE];
Vipul Pandya404d9e32012-10-08 02:59:43 +00001149 const __be32 *p = (const __be32 *)fw_data;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001150 const struct fw_hdr *hdr = (const struct fw_hdr *)fw_data;
Dimitris Michailidis900a6592010-06-18 10:05:27 +00001151 unsigned int sf_sec_size = adap->params.sf_size / adap->params.sf_nsec;
1152 unsigned int fw_img_start = adap->params.sf_fw_start;
1153 unsigned int fw_start_sec = fw_img_start / sf_sec_size;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001154
1155 if (!size) {
1156 dev_err(adap->pdev_dev, "FW image has no data\n");
1157 return -EINVAL;
1158 }
1159 if (size & 511) {
1160 dev_err(adap->pdev_dev,
1161 "FW image size not multiple of 512 bytes\n");
1162 return -EINVAL;
1163 }
1164 if (ntohs(hdr->len512) * 512 != size) {
1165 dev_err(adap->pdev_dev,
1166 "FW image size differs from size in FW header\n");
1167 return -EINVAL;
1168 }
1169 if (size > FW_MAX_SIZE) {
1170 dev_err(adap->pdev_dev, "FW image too large, max is %u bytes\n",
1171 FW_MAX_SIZE);
1172 return -EFBIG;
1173 }
1174
1175 for (csum = 0, i = 0; i < size / sizeof(csum); i++)
1176 csum += ntohl(p[i]);
1177
1178 if (csum != 0xffffffff) {
1179 dev_err(adap->pdev_dev,
1180 "corrupted firmware image, checksum %#x\n", csum);
1181 return -EINVAL;
1182 }
1183
Dimitris Michailidis900a6592010-06-18 10:05:27 +00001184 i = DIV_ROUND_UP(size, sf_sec_size); /* # of sectors spanned */
1185 ret = t4_flash_erase_sectors(adap, fw_start_sec, fw_start_sec + i - 1);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001186 if (ret)
1187 goto out;
1188
1189 /*
1190 * We write the correct version at the end so the driver can see a bad
1191 * version if the FW write fails. Start by writing a copy of the
1192 * first page with a bad version.
1193 */
1194 memcpy(first_page, fw_data, SF_PAGE_SIZE);
1195 ((struct fw_hdr *)first_page)->fw_ver = htonl(0xffffffff);
Dimitris Michailidis900a6592010-06-18 10:05:27 +00001196 ret = t4_write_flash(adap, fw_img_start, SF_PAGE_SIZE, first_page);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001197 if (ret)
1198 goto out;
1199
Dimitris Michailidis900a6592010-06-18 10:05:27 +00001200 addr = fw_img_start;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001201 for (size -= SF_PAGE_SIZE; size; size -= SF_PAGE_SIZE) {
1202 addr += SF_PAGE_SIZE;
1203 fw_data += SF_PAGE_SIZE;
1204 ret = t4_write_flash(adap, addr, SF_PAGE_SIZE, fw_data);
1205 if (ret)
1206 goto out;
1207 }
1208
1209 ret = t4_write_flash(adap,
Dimitris Michailidis900a6592010-06-18 10:05:27 +00001210 fw_img_start + offsetof(struct fw_hdr, fw_ver),
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001211 sizeof(hdr->fw_ver), (const u8 *)&hdr->fw_ver);
1212out:
1213 if (ret)
1214 dev_err(adap->pdev_dev, "firmware download failed, error %d\n",
1215 ret);
1216 return ret;
1217}
1218
1219#define ADVERT_MASK (FW_PORT_CAP_SPEED_100M | FW_PORT_CAP_SPEED_1G |\
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05301220 FW_PORT_CAP_SPEED_10G | FW_PORT_CAP_SPEED_40G | \
1221 FW_PORT_CAP_ANEG)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001222
1223/**
1224 * t4_link_start - apply link configuration to MAC/PHY
1225 * @phy: the PHY to setup
1226 * @mac: the MAC to setup
1227 * @lc: the requested link configuration
1228 *
1229 * Set up a port's MAC and PHY according to a desired link configuration.
1230 * - If the PHY can auto-negotiate first decide what to advertise, then
1231 * enable/disable auto-negotiation as desired, and reset.
1232 * - If the PHY does not auto-negotiate just reset it.
1233 * - If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
1234 * otherwise do it later based on the outcome of auto-negotiation.
1235 */
1236int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
1237 struct link_config *lc)
1238{
1239 struct fw_port_cmd c;
1240 unsigned int fc = 0, mdi = FW_PORT_MDI(FW_PORT_MDI_AUTO);
1241
1242 lc->link_ok = 0;
1243 if (lc->requested_fc & PAUSE_RX)
1244 fc |= FW_PORT_CAP_FC_RX;
1245 if (lc->requested_fc & PAUSE_TX)
1246 fc |= FW_PORT_CAP_FC_TX;
1247
1248 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301249 c.op_to_portid = htonl(FW_CMD_OP_V(FW_PORT_CMD) | FW_CMD_REQUEST_F |
1250 FW_CMD_EXEC_F | FW_PORT_CMD_PORTID(port));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001251 c.action_to_len16 = htonl(FW_PORT_CMD_ACTION(FW_PORT_ACTION_L1_CFG) |
1252 FW_LEN16(c));
1253
1254 if (!(lc->supported & FW_PORT_CAP_ANEG)) {
1255 c.u.l1cfg.rcap = htonl((lc->supported & ADVERT_MASK) | fc);
1256 lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
1257 } else if (lc->autoneg == AUTONEG_DISABLE) {
1258 c.u.l1cfg.rcap = htonl(lc->requested_speed | fc | mdi);
1259 lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
1260 } else
1261 c.u.l1cfg.rcap = htonl(lc->advertising | fc | mdi);
1262
1263 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
1264}
1265
1266/**
1267 * t4_restart_aneg - restart autonegotiation
1268 * @adap: the adapter
1269 * @mbox: mbox to use for the FW command
1270 * @port: the port id
1271 *
1272 * Restarts autonegotiation for the selected port.
1273 */
1274int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port)
1275{
1276 struct fw_port_cmd c;
1277
1278 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301279 c.op_to_portid = htonl(FW_CMD_OP_V(FW_PORT_CMD) | FW_CMD_REQUEST_F |
1280 FW_CMD_EXEC_F | FW_PORT_CMD_PORTID(port));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001281 c.action_to_len16 = htonl(FW_PORT_CMD_ACTION(FW_PORT_ACTION_L1_CFG) |
1282 FW_LEN16(c));
1283 c.u.l1cfg.rcap = htonl(FW_PORT_CAP_ANEG);
1284 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
1285}
1286
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301287typedef void (*int_handler_t)(struct adapter *adap);
1288
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001289struct intr_info {
1290 unsigned int mask; /* bits to check in interrupt status */
1291 const char *msg; /* message to print or NULL */
1292 short stat_idx; /* stat counter to increment or -1 */
1293 unsigned short fatal; /* whether the condition reported is fatal */
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301294 int_handler_t int_handler; /* platform-specific int handler */
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001295};
1296
1297/**
1298 * t4_handle_intr_status - table driven interrupt handler
1299 * @adapter: the adapter that generated the interrupt
1300 * @reg: the interrupt status register to process
1301 * @acts: table of interrupt actions
1302 *
1303 * A table driven interrupt handler that applies a set of masks to an
1304 * interrupt status word and performs the corresponding actions if the
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001305 * interrupts described by the mask have occurred. The actions include
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001306 * optionally emitting a warning or alert message. The table is terminated
1307 * by an entry specifying mask 0. Returns the number of fatal interrupt
1308 * conditions.
1309 */
1310static int t4_handle_intr_status(struct adapter *adapter, unsigned int reg,
1311 const struct intr_info *acts)
1312{
1313 int fatal = 0;
1314 unsigned int mask = 0;
1315 unsigned int status = t4_read_reg(adapter, reg);
1316
1317 for ( ; acts->mask; ++acts) {
1318 if (!(status & acts->mask))
1319 continue;
1320 if (acts->fatal) {
1321 fatal++;
1322 dev_alert(adapter->pdev_dev, "%s (0x%x)\n", acts->msg,
1323 status & acts->mask);
1324 } else if (acts->msg && printk_ratelimit())
1325 dev_warn(adapter->pdev_dev, "%s (0x%x)\n", acts->msg,
1326 status & acts->mask);
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301327 if (acts->int_handler)
1328 acts->int_handler(adapter);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001329 mask |= acts->mask;
1330 }
1331 status &= mask;
1332 if (status) /* clear processed interrupts */
1333 t4_write_reg(adapter, reg, status);
1334 return fatal;
1335}
1336
1337/*
1338 * Interrupt handler for the PCIE module.
1339 */
1340static void pcie_intr_handler(struct adapter *adapter)
1341{
Joe Perches005b5712010-12-14 21:36:53 +00001342 static const struct intr_info sysbus_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001343 { RNPP, "RXNP array parity error", -1, 1 },
1344 { RPCP, "RXPC array parity error", -1, 1 },
1345 { RCIP, "RXCIF array parity error", -1, 1 },
1346 { RCCP, "Rx completions control array parity error", -1, 1 },
1347 { RFTP, "RXFT array parity error", -1, 1 },
1348 { 0 }
1349 };
Joe Perches005b5712010-12-14 21:36:53 +00001350 static const struct intr_info pcie_port_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001351 { TPCP, "TXPC array parity error", -1, 1 },
1352 { TNPP, "TXNP array parity error", -1, 1 },
1353 { TFTP, "TXFT array parity error", -1, 1 },
1354 { TCAP, "TXCA array parity error", -1, 1 },
1355 { TCIP, "TXCIF array parity error", -1, 1 },
1356 { RCAP, "RXCA array parity error", -1, 1 },
1357 { OTDD, "outbound request TLP discarded", -1, 1 },
1358 { RDPE, "Rx data parity error", -1, 1 },
1359 { TDUE, "Tx uncorrectable data error", -1, 1 },
1360 { 0 }
1361 };
Joe Perches005b5712010-12-14 21:36:53 +00001362 static const struct intr_info pcie_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001363 { MSIADDRLPERR, "MSI AddrL parity error", -1, 1 },
1364 { MSIADDRHPERR, "MSI AddrH parity error", -1, 1 },
1365 { MSIDATAPERR, "MSI data parity error", -1, 1 },
1366 { MSIXADDRLPERR, "MSI-X AddrL parity error", -1, 1 },
1367 { MSIXADDRHPERR, "MSI-X AddrH parity error", -1, 1 },
1368 { MSIXDATAPERR, "MSI-X data parity error", -1, 1 },
1369 { MSIXDIPERR, "MSI-X DI parity error", -1, 1 },
1370 { PIOCPLPERR, "PCI PIO completion FIFO parity error", -1, 1 },
1371 { PIOREQPERR, "PCI PIO request FIFO parity error", -1, 1 },
1372 { TARTAGPERR, "PCI PCI target tag FIFO parity error", -1, 1 },
1373 { CCNTPERR, "PCI CMD channel count parity error", -1, 1 },
1374 { CREQPERR, "PCI CMD channel request parity error", -1, 1 },
1375 { CRSPPERR, "PCI CMD channel response parity error", -1, 1 },
1376 { DCNTPERR, "PCI DMA channel count parity error", -1, 1 },
1377 { DREQPERR, "PCI DMA channel request parity error", -1, 1 },
1378 { DRSPPERR, "PCI DMA channel response parity error", -1, 1 },
1379 { HCNTPERR, "PCI HMA channel count parity error", -1, 1 },
1380 { HREQPERR, "PCI HMA channel request parity error", -1, 1 },
1381 { HRSPPERR, "PCI HMA channel response parity error", -1, 1 },
1382 { CFGSNPPERR, "PCI config snoop FIFO parity error", -1, 1 },
1383 { FIDPERR, "PCI FID parity error", -1, 1 },
1384 { INTXCLRPERR, "PCI INTx clear parity error", -1, 1 },
1385 { MATAGPERR, "PCI MA tag parity error", -1, 1 },
1386 { PIOTAGPERR, "PCI PIO tag parity error", -1, 1 },
1387 { RXCPLPERR, "PCI Rx completion parity error", -1, 1 },
1388 { RXWRPERR, "PCI Rx write parity error", -1, 1 },
1389 { RPLPERR, "PCI replay buffer parity error", -1, 1 },
1390 { PCIESINT, "PCI core secondary fault", -1, 1 },
1391 { PCIEPINT, "PCI core primary fault", -1, 1 },
1392 { UNXSPLCPLERR, "PCI unexpected split completion error", -1, 0 },
1393 { 0 }
1394 };
1395
Santosh Rastapur0a57a532013-03-14 05:08:49 +00001396 static struct intr_info t5_pcie_intr_info[] = {
1397 { MSTGRPPERR, "Master Response Read Queue parity error",
1398 -1, 1 },
1399 { MSTTIMEOUTPERR, "Master Timeout FIFO parity error", -1, 1 },
1400 { MSIXSTIPERR, "MSI-X STI SRAM parity error", -1, 1 },
1401 { MSIXADDRLPERR, "MSI-X AddrL parity error", -1, 1 },
1402 { MSIXADDRHPERR, "MSI-X AddrH parity error", -1, 1 },
1403 { MSIXDATAPERR, "MSI-X data parity error", -1, 1 },
1404 { MSIXDIPERR, "MSI-X DI parity error", -1, 1 },
1405 { PIOCPLGRPPERR, "PCI PIO completion Group FIFO parity error",
1406 -1, 1 },
1407 { PIOREQGRPPERR, "PCI PIO request Group FIFO parity error",
1408 -1, 1 },
1409 { TARTAGPERR, "PCI PCI target tag FIFO parity error", -1, 1 },
1410 { MSTTAGQPERR, "PCI master tag queue parity error", -1, 1 },
1411 { CREQPERR, "PCI CMD channel request parity error", -1, 1 },
1412 { CRSPPERR, "PCI CMD channel response parity error", -1, 1 },
1413 { DREQWRPERR, "PCI DMA channel write request parity error",
1414 -1, 1 },
1415 { DREQPERR, "PCI DMA channel request parity error", -1, 1 },
1416 { DRSPPERR, "PCI DMA channel response parity error", -1, 1 },
1417 { HREQWRPERR, "PCI HMA channel count parity error", -1, 1 },
1418 { HREQPERR, "PCI HMA channel request parity error", -1, 1 },
1419 { HRSPPERR, "PCI HMA channel response parity error", -1, 1 },
1420 { CFGSNPPERR, "PCI config snoop FIFO parity error", -1, 1 },
1421 { FIDPERR, "PCI FID parity error", -1, 1 },
1422 { VFIDPERR, "PCI INTx clear parity error", -1, 1 },
1423 { MAGRPPERR, "PCI MA group FIFO parity error", -1, 1 },
1424 { PIOTAGPERR, "PCI PIO tag parity error", -1, 1 },
1425 { IPRXHDRGRPPERR, "PCI IP Rx header group parity error",
1426 -1, 1 },
1427 { IPRXDATAGRPPERR, "PCI IP Rx data group parity error", -1, 1 },
1428 { RPLPERR, "PCI IP replay buffer parity error", -1, 1 },
1429 { IPSOTPERR, "PCI IP SOT buffer parity error", -1, 1 },
1430 { TRGT1GRPPERR, "PCI TRGT1 group FIFOs parity error", -1, 1 },
1431 { READRSPERR, "Outbound read error", -1, 0 },
1432 { 0 }
1433 };
1434
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001435 int fat;
1436
Hariprasad Shenai9bb59b92014-09-01 19:54:57 +05301437 if (is_t4(adapter->params.chip))
1438 fat = t4_handle_intr_status(adapter,
1439 PCIE_CORE_UTL_SYSTEM_BUS_AGENT_STATUS,
1440 sysbus_intr_info) +
1441 t4_handle_intr_status(adapter,
1442 PCIE_CORE_UTL_PCI_EXPRESS_PORT_STATUS,
1443 pcie_port_intr_info) +
1444 t4_handle_intr_status(adapter, PCIE_INT_CAUSE,
1445 pcie_intr_info);
1446 else
1447 fat = t4_handle_intr_status(adapter, PCIE_INT_CAUSE,
1448 t5_pcie_intr_info);
Santosh Rastapur0a57a532013-03-14 05:08:49 +00001449
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001450 if (fat)
1451 t4_fatal_err(adapter);
1452}
1453
1454/*
1455 * TP interrupt handler.
1456 */
1457static void tp_intr_handler(struct adapter *adapter)
1458{
Joe Perches005b5712010-12-14 21:36:53 +00001459 static const struct intr_info tp_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001460 { 0x3fffffff, "TP parity error", -1, 1 },
1461 { FLMTXFLSTEMPTY, "TP out of Tx pages", -1, 1 },
1462 { 0 }
1463 };
1464
1465 if (t4_handle_intr_status(adapter, TP_INT_CAUSE, tp_intr_info))
1466 t4_fatal_err(adapter);
1467}
1468
1469/*
1470 * SGE interrupt handler.
1471 */
1472static void sge_intr_handler(struct adapter *adapter)
1473{
1474 u64 v;
1475
Joe Perches005b5712010-12-14 21:36:53 +00001476 static const struct intr_info sge_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001477 { ERR_CPL_EXCEED_IQE_SIZE,
1478 "SGE received CPL exceeding IQE size", -1, 1 },
1479 { ERR_INVALID_CIDX_INC,
1480 "SGE GTS CIDX increment too large", -1, 0 },
1481 { ERR_CPL_OPCODE_0, "SGE received 0-length CPL", -1, 0 },
Vipul Pandya840f3002012-09-05 02:01:55 +00001482 { DBFIFO_LP_INT, NULL, -1, 0, t4_db_full },
1483 { DBFIFO_HP_INT, NULL, -1, 0, t4_db_full },
1484 { ERR_DROPPED_DB, NULL, -1, 0, t4_db_dropped },
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001485 { ERR_DATA_CPL_ON_HIGH_QID1 | ERR_DATA_CPL_ON_HIGH_QID0,
1486 "SGE IQID > 1023 received CPL for FL", -1, 0 },
1487 { ERR_BAD_DB_PIDX3, "SGE DBP 3 pidx increment too large", -1,
1488 0 },
1489 { ERR_BAD_DB_PIDX2, "SGE DBP 2 pidx increment too large", -1,
1490 0 },
1491 { ERR_BAD_DB_PIDX1, "SGE DBP 1 pidx increment too large", -1,
1492 0 },
1493 { ERR_BAD_DB_PIDX0, "SGE DBP 0 pidx increment too large", -1,
1494 0 },
1495 { ERR_ING_CTXT_PRIO,
1496 "SGE too many priority ingress contexts", -1, 0 },
1497 { ERR_EGR_CTXT_PRIO,
1498 "SGE too many priority egress contexts", -1, 0 },
1499 { INGRESS_SIZE_ERR, "SGE illegal ingress QID", -1, 0 },
1500 { EGRESS_SIZE_ERR, "SGE illegal egress QID", -1, 0 },
1501 { 0 }
1502 };
1503
1504 v = (u64)t4_read_reg(adapter, SGE_INT_CAUSE1) |
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301505 ((u64)t4_read_reg(adapter, SGE_INT_CAUSE2) << 32);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001506 if (v) {
1507 dev_alert(adapter->pdev_dev, "SGE parity error (%#llx)\n",
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301508 (unsigned long long)v);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001509 t4_write_reg(adapter, SGE_INT_CAUSE1, v);
1510 t4_write_reg(adapter, SGE_INT_CAUSE2, v >> 32);
1511 }
1512
1513 if (t4_handle_intr_status(adapter, SGE_INT_CAUSE3, sge_intr_info) ||
1514 v != 0)
1515 t4_fatal_err(adapter);
1516}
1517
1518/*
1519 * CIM interrupt handler.
1520 */
1521static void cim_intr_handler(struct adapter *adapter)
1522{
Joe Perches005b5712010-12-14 21:36:53 +00001523 static const struct intr_info cim_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001524 { PREFDROPINT, "CIM control register prefetch drop", -1, 1 },
1525 { OBQPARERR, "CIM OBQ parity error", -1, 1 },
1526 { IBQPARERR, "CIM IBQ parity error", -1, 1 },
1527 { MBUPPARERR, "CIM mailbox uP parity error", -1, 1 },
1528 { MBHOSTPARERR, "CIM mailbox host parity error", -1, 1 },
1529 { TIEQINPARERRINT, "CIM TIEQ outgoing parity error", -1, 1 },
1530 { TIEQOUTPARERRINT, "CIM TIEQ incoming parity error", -1, 1 },
1531 { 0 }
1532 };
Joe Perches005b5712010-12-14 21:36:53 +00001533 static const struct intr_info cim_upintr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001534 { RSVDSPACEINT, "CIM reserved space access", -1, 1 },
1535 { ILLTRANSINT, "CIM illegal transaction", -1, 1 },
1536 { ILLWRINT, "CIM illegal write", -1, 1 },
1537 { ILLRDINT, "CIM illegal read", -1, 1 },
1538 { ILLRDBEINT, "CIM illegal read BE", -1, 1 },
1539 { ILLWRBEINT, "CIM illegal write BE", -1, 1 },
1540 { SGLRDBOOTINT, "CIM single read from boot space", -1, 1 },
1541 { SGLWRBOOTINT, "CIM single write to boot space", -1, 1 },
1542 { BLKWRBOOTINT, "CIM block write to boot space", -1, 1 },
1543 { SGLRDFLASHINT, "CIM single read from flash space", -1, 1 },
1544 { SGLWRFLASHINT, "CIM single write to flash space", -1, 1 },
1545 { BLKWRFLASHINT, "CIM block write to flash space", -1, 1 },
1546 { SGLRDEEPROMINT, "CIM single EEPROM read", -1, 1 },
1547 { SGLWREEPROMINT, "CIM single EEPROM write", -1, 1 },
1548 { BLKRDEEPROMINT, "CIM block EEPROM read", -1, 1 },
1549 { BLKWREEPROMINT, "CIM block EEPROM write", -1, 1 },
1550 { SGLRDCTLINT , "CIM single read from CTL space", -1, 1 },
1551 { SGLWRCTLINT , "CIM single write to CTL space", -1, 1 },
1552 { BLKRDCTLINT , "CIM block read from CTL space", -1, 1 },
1553 { BLKWRCTLINT , "CIM block write to CTL space", -1, 1 },
1554 { SGLRDPLINT , "CIM single read from PL space", -1, 1 },
1555 { SGLWRPLINT , "CIM single write to PL space", -1, 1 },
1556 { BLKRDPLINT , "CIM block read from PL space", -1, 1 },
1557 { BLKWRPLINT , "CIM block write to PL space", -1, 1 },
1558 { REQOVRLOOKUPINT , "CIM request FIFO overwrite", -1, 1 },
1559 { RSPOVRLOOKUPINT , "CIM response FIFO overwrite", -1, 1 },
1560 { TIMEOUTINT , "CIM PIF timeout", -1, 1 },
1561 { TIMEOUTMAINT , "CIM PIF MA timeout", -1, 1 },
1562 { 0 }
1563 };
1564
1565 int fat;
1566
Hariprasad Shenai31d55c22014-09-01 19:54:58 +05301567 if (t4_read_reg(adapter, MA_PCIE_FW) & FW_PCIE_FW_ERR)
1568 t4_report_fw_error(adapter);
1569
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001570 fat = t4_handle_intr_status(adapter, CIM_HOST_INT_CAUSE,
1571 cim_intr_info) +
1572 t4_handle_intr_status(adapter, CIM_HOST_UPACC_INT_CAUSE,
1573 cim_upintr_info);
1574 if (fat)
1575 t4_fatal_err(adapter);
1576}
1577
1578/*
1579 * ULP RX interrupt handler.
1580 */
1581static void ulprx_intr_handler(struct adapter *adapter)
1582{
Joe Perches005b5712010-12-14 21:36:53 +00001583 static const struct intr_info ulprx_intr_info[] = {
Dimitris Michailidis91e9a1e2010-06-18 10:05:33 +00001584 { 0x1800000, "ULPRX context error", -1, 1 },
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001585 { 0x7fffff, "ULPRX parity error", -1, 1 },
1586 { 0 }
1587 };
1588
1589 if (t4_handle_intr_status(adapter, ULP_RX_INT_CAUSE, ulprx_intr_info))
1590 t4_fatal_err(adapter);
1591}
1592
1593/*
1594 * ULP TX interrupt handler.
1595 */
1596static void ulptx_intr_handler(struct adapter *adapter)
1597{
Joe Perches005b5712010-12-14 21:36:53 +00001598 static const struct intr_info ulptx_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001599 { PBL_BOUND_ERR_CH3, "ULPTX channel 3 PBL out of bounds", -1,
1600 0 },
1601 { PBL_BOUND_ERR_CH2, "ULPTX channel 2 PBL out of bounds", -1,
1602 0 },
1603 { PBL_BOUND_ERR_CH1, "ULPTX channel 1 PBL out of bounds", -1,
1604 0 },
1605 { PBL_BOUND_ERR_CH0, "ULPTX channel 0 PBL out of bounds", -1,
1606 0 },
1607 { 0xfffffff, "ULPTX parity error", -1, 1 },
1608 { 0 }
1609 };
1610
1611 if (t4_handle_intr_status(adapter, ULP_TX_INT_CAUSE, ulptx_intr_info))
1612 t4_fatal_err(adapter);
1613}
1614
1615/*
1616 * PM TX interrupt handler.
1617 */
1618static void pmtx_intr_handler(struct adapter *adapter)
1619{
Joe Perches005b5712010-12-14 21:36:53 +00001620 static const struct intr_info pmtx_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001621 { PCMD_LEN_OVFL0, "PMTX channel 0 pcmd too large", -1, 1 },
1622 { PCMD_LEN_OVFL1, "PMTX channel 1 pcmd too large", -1, 1 },
1623 { PCMD_LEN_OVFL2, "PMTX channel 2 pcmd too large", -1, 1 },
1624 { ZERO_C_CMD_ERROR, "PMTX 0-length pcmd", -1, 1 },
1625 { PMTX_FRAMING_ERROR, "PMTX framing error", -1, 1 },
1626 { OESPI_PAR_ERROR, "PMTX oespi parity error", -1, 1 },
1627 { DB_OPTIONS_PAR_ERROR, "PMTX db_options parity error", -1, 1 },
1628 { ICSPI_PAR_ERROR, "PMTX icspi parity error", -1, 1 },
1629 { C_PCMD_PAR_ERROR, "PMTX c_pcmd parity error", -1, 1},
1630 { 0 }
1631 };
1632
1633 if (t4_handle_intr_status(adapter, PM_TX_INT_CAUSE, pmtx_intr_info))
1634 t4_fatal_err(adapter);
1635}
1636
1637/*
1638 * PM RX interrupt handler.
1639 */
1640static void pmrx_intr_handler(struct adapter *adapter)
1641{
Joe Perches005b5712010-12-14 21:36:53 +00001642 static const struct intr_info pmrx_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001643 { ZERO_E_CMD_ERROR, "PMRX 0-length pcmd", -1, 1 },
1644 { PMRX_FRAMING_ERROR, "PMRX framing error", -1, 1 },
1645 { OCSPI_PAR_ERROR, "PMRX ocspi parity error", -1, 1 },
1646 { DB_OPTIONS_PAR_ERROR, "PMRX db_options parity error", -1, 1 },
1647 { IESPI_PAR_ERROR, "PMRX iespi parity error", -1, 1 },
1648 { E_PCMD_PAR_ERROR, "PMRX e_pcmd parity error", -1, 1},
1649 { 0 }
1650 };
1651
1652 if (t4_handle_intr_status(adapter, PM_RX_INT_CAUSE, pmrx_intr_info))
1653 t4_fatal_err(adapter);
1654}
1655
1656/*
1657 * CPL switch interrupt handler.
1658 */
1659static void cplsw_intr_handler(struct adapter *adapter)
1660{
Joe Perches005b5712010-12-14 21:36:53 +00001661 static const struct intr_info cplsw_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001662 { CIM_OP_MAP_PERR, "CPLSW CIM op_map parity error", -1, 1 },
1663 { CIM_OVFL_ERROR, "CPLSW CIM overflow", -1, 1 },
1664 { TP_FRAMING_ERROR, "CPLSW TP framing error", -1, 1 },
1665 { SGE_FRAMING_ERROR, "CPLSW SGE framing error", -1, 1 },
1666 { CIM_FRAMING_ERROR, "CPLSW CIM framing error", -1, 1 },
1667 { ZERO_SWITCH_ERROR, "CPLSW no-switch error", -1, 1 },
1668 { 0 }
1669 };
1670
1671 if (t4_handle_intr_status(adapter, CPL_INTR_CAUSE, cplsw_intr_info))
1672 t4_fatal_err(adapter);
1673}
1674
1675/*
1676 * LE interrupt handler.
1677 */
1678static void le_intr_handler(struct adapter *adap)
1679{
Joe Perches005b5712010-12-14 21:36:53 +00001680 static const struct intr_info le_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001681 { LIPMISS, "LE LIP miss", -1, 0 },
1682 { LIP0, "LE 0 LIP error", -1, 0 },
1683 { PARITYERR, "LE parity error", -1, 1 },
1684 { UNKNOWNCMD, "LE unknown command", -1, 1 },
1685 { REQQPARERR, "LE request queue parity error", -1, 1 },
1686 { 0 }
1687 };
1688
1689 if (t4_handle_intr_status(adap, LE_DB_INT_CAUSE, le_intr_info))
1690 t4_fatal_err(adap);
1691}
1692
1693/*
1694 * MPS interrupt handler.
1695 */
1696static void mps_intr_handler(struct adapter *adapter)
1697{
Joe Perches005b5712010-12-14 21:36:53 +00001698 static const struct intr_info mps_rx_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001699 { 0xffffff, "MPS Rx parity error", -1, 1 },
1700 { 0 }
1701 };
Joe Perches005b5712010-12-14 21:36:53 +00001702 static const struct intr_info mps_tx_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001703 { TPFIFO, "MPS Tx TP FIFO parity error", -1, 1 },
1704 { NCSIFIFO, "MPS Tx NC-SI FIFO parity error", -1, 1 },
1705 { TXDATAFIFO, "MPS Tx data FIFO parity error", -1, 1 },
1706 { TXDESCFIFO, "MPS Tx desc FIFO parity error", -1, 1 },
1707 { BUBBLE, "MPS Tx underflow", -1, 1 },
1708 { SECNTERR, "MPS Tx SOP/EOP error", -1, 1 },
1709 { FRMERR, "MPS Tx framing error", -1, 1 },
1710 { 0 }
1711 };
Joe Perches005b5712010-12-14 21:36:53 +00001712 static const struct intr_info mps_trc_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001713 { FILTMEM, "MPS TRC filter parity error", -1, 1 },
1714 { PKTFIFO, "MPS TRC packet FIFO parity error", -1, 1 },
1715 { MISCPERR, "MPS TRC misc parity error", -1, 1 },
1716 { 0 }
1717 };
Joe Perches005b5712010-12-14 21:36:53 +00001718 static const struct intr_info mps_stat_sram_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001719 { 0x1fffff, "MPS statistics SRAM parity error", -1, 1 },
1720 { 0 }
1721 };
Joe Perches005b5712010-12-14 21:36:53 +00001722 static const struct intr_info mps_stat_tx_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001723 { 0xfffff, "MPS statistics Tx FIFO parity error", -1, 1 },
1724 { 0 }
1725 };
Joe Perches005b5712010-12-14 21:36:53 +00001726 static const struct intr_info mps_stat_rx_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001727 { 0xffffff, "MPS statistics Rx FIFO parity error", -1, 1 },
1728 { 0 }
1729 };
Joe Perches005b5712010-12-14 21:36:53 +00001730 static const struct intr_info mps_cls_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001731 { MATCHSRAM, "MPS match SRAM parity error", -1, 1 },
1732 { MATCHTCAM, "MPS match TCAM parity error", -1, 1 },
1733 { HASHSRAM, "MPS hash SRAM parity error", -1, 1 },
1734 { 0 }
1735 };
1736
1737 int fat;
1738
1739 fat = t4_handle_intr_status(adapter, MPS_RX_PERR_INT_CAUSE,
1740 mps_rx_intr_info) +
1741 t4_handle_intr_status(adapter, MPS_TX_INT_CAUSE,
1742 mps_tx_intr_info) +
1743 t4_handle_intr_status(adapter, MPS_TRC_INT_CAUSE,
1744 mps_trc_intr_info) +
1745 t4_handle_intr_status(adapter, MPS_STAT_PERR_INT_CAUSE_SRAM,
1746 mps_stat_sram_intr_info) +
1747 t4_handle_intr_status(adapter, MPS_STAT_PERR_INT_CAUSE_TX_FIFO,
1748 mps_stat_tx_intr_info) +
1749 t4_handle_intr_status(adapter, MPS_STAT_PERR_INT_CAUSE_RX_FIFO,
1750 mps_stat_rx_intr_info) +
1751 t4_handle_intr_status(adapter, MPS_CLS_INT_CAUSE,
1752 mps_cls_intr_info);
1753
1754 t4_write_reg(adapter, MPS_INT_CAUSE, CLSINT | TRCINT |
1755 RXINT | TXINT | STATINT);
1756 t4_read_reg(adapter, MPS_INT_CAUSE); /* flush */
1757 if (fat)
1758 t4_fatal_err(adapter);
1759}
1760
1761#define MEM_INT_MASK (PERR_INT_CAUSE | ECC_CE_INT_CAUSE | ECC_UE_INT_CAUSE)
1762
1763/*
1764 * EDC/MC interrupt handler.
1765 */
1766static void mem_intr_handler(struct adapter *adapter, int idx)
1767{
Hariprasad Shenai822dd8a2014-07-21 20:55:12 +05301768 static const char name[4][7] = { "EDC0", "EDC1", "MC/MC0", "MC1" };
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001769
1770 unsigned int addr, cnt_addr, v;
1771
1772 if (idx <= MEM_EDC1) {
1773 addr = EDC_REG(EDC_INT_CAUSE, idx);
1774 cnt_addr = EDC_REG(EDC_ECC_STATUS, idx);
Hariprasad Shenai822dd8a2014-07-21 20:55:12 +05301775 } else if (idx == MEM_MC) {
1776 if (is_t4(adapter->params.chip)) {
1777 addr = MC_INT_CAUSE;
1778 cnt_addr = MC_ECC_STATUS;
1779 } else {
1780 addr = MC_P_INT_CAUSE;
1781 cnt_addr = MC_P_ECC_STATUS;
1782 }
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001783 } else {
Hariprasad Shenai822dd8a2014-07-21 20:55:12 +05301784 addr = MC_REG(MC_P_INT_CAUSE, 1);
1785 cnt_addr = MC_REG(MC_P_ECC_STATUS, 1);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001786 }
1787
1788 v = t4_read_reg(adapter, addr) & MEM_INT_MASK;
1789 if (v & PERR_INT_CAUSE)
1790 dev_alert(adapter->pdev_dev, "%s FIFO parity error\n",
1791 name[idx]);
1792 if (v & ECC_CE_INT_CAUSE) {
1793 u32 cnt = ECC_CECNT_GET(t4_read_reg(adapter, cnt_addr));
1794
1795 t4_write_reg(adapter, cnt_addr, ECC_CECNT_MASK);
1796 if (printk_ratelimit())
1797 dev_warn(adapter->pdev_dev,
1798 "%u %s correctable ECC data error%s\n",
1799 cnt, name[idx], cnt > 1 ? "s" : "");
1800 }
1801 if (v & ECC_UE_INT_CAUSE)
1802 dev_alert(adapter->pdev_dev,
1803 "%s uncorrectable ECC data error\n", name[idx]);
1804
1805 t4_write_reg(adapter, addr, v);
1806 if (v & (PERR_INT_CAUSE | ECC_UE_INT_CAUSE))
1807 t4_fatal_err(adapter);
1808}
1809
1810/*
1811 * MA interrupt handler.
1812 */
1813static void ma_intr_handler(struct adapter *adap)
1814{
1815 u32 v, status = t4_read_reg(adap, MA_INT_CAUSE);
1816
Hariprasad Shenai9bb59b92014-09-01 19:54:57 +05301817 if (status & MEM_PERR_INT_CAUSE) {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001818 dev_alert(adap->pdev_dev,
1819 "MA parity error, parity status %#x\n",
1820 t4_read_reg(adap, MA_PARITY_ERROR_STATUS));
Hariprasad Shenai9bb59b92014-09-01 19:54:57 +05301821 if (is_t5(adap->params.chip))
1822 dev_alert(adap->pdev_dev,
1823 "MA parity error, parity status %#x\n",
1824 t4_read_reg(adap,
1825 MA_PARITY_ERROR_STATUS2));
1826 }
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001827 if (status & MEM_WRAP_INT_CAUSE) {
1828 v = t4_read_reg(adap, MA_INT_WRAP_STATUS);
1829 dev_alert(adap->pdev_dev, "MA address wrap-around error by "
1830 "client %u to address %#x\n",
1831 MEM_WRAP_CLIENT_NUM_GET(v),
1832 MEM_WRAP_ADDRESS_GET(v) << 4);
1833 }
1834 t4_write_reg(adap, MA_INT_CAUSE, status);
1835 t4_fatal_err(adap);
1836}
1837
1838/*
1839 * SMB interrupt handler.
1840 */
1841static void smb_intr_handler(struct adapter *adap)
1842{
Joe Perches005b5712010-12-14 21:36:53 +00001843 static const struct intr_info smb_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001844 { MSTTXFIFOPARINT, "SMB master Tx FIFO parity error", -1, 1 },
1845 { MSTRXFIFOPARINT, "SMB master Rx FIFO parity error", -1, 1 },
1846 { SLVFIFOPARINT, "SMB slave FIFO parity error", -1, 1 },
1847 { 0 }
1848 };
1849
1850 if (t4_handle_intr_status(adap, SMB_INT_CAUSE, smb_intr_info))
1851 t4_fatal_err(adap);
1852}
1853
1854/*
1855 * NC-SI interrupt handler.
1856 */
1857static void ncsi_intr_handler(struct adapter *adap)
1858{
Joe Perches005b5712010-12-14 21:36:53 +00001859 static const struct intr_info ncsi_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001860 { CIM_DM_PRTY_ERR, "NC-SI CIM parity error", -1, 1 },
1861 { MPS_DM_PRTY_ERR, "NC-SI MPS parity error", -1, 1 },
1862 { TXFIFO_PRTY_ERR, "NC-SI Tx FIFO parity error", -1, 1 },
1863 { RXFIFO_PRTY_ERR, "NC-SI Rx FIFO parity error", -1, 1 },
1864 { 0 }
1865 };
1866
1867 if (t4_handle_intr_status(adap, NCSI_INT_CAUSE, ncsi_intr_info))
1868 t4_fatal_err(adap);
1869}
1870
1871/*
1872 * XGMAC interrupt handler.
1873 */
1874static void xgmac_intr_handler(struct adapter *adap, int port)
1875{
Santosh Rastapur0a57a532013-03-14 05:08:49 +00001876 u32 v, int_cause_reg;
1877
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301878 if (is_t4(adap->params.chip))
Santosh Rastapur0a57a532013-03-14 05:08:49 +00001879 int_cause_reg = PORT_REG(port, XGMAC_PORT_INT_CAUSE);
1880 else
1881 int_cause_reg = T5_PORT_REG(port, MAC_PORT_INT_CAUSE);
1882
1883 v = t4_read_reg(adap, int_cause_reg);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001884
1885 v &= TXFIFO_PRTY_ERR | RXFIFO_PRTY_ERR;
1886 if (!v)
1887 return;
1888
1889 if (v & TXFIFO_PRTY_ERR)
1890 dev_alert(adap->pdev_dev, "XGMAC %d Tx FIFO parity error\n",
1891 port);
1892 if (v & RXFIFO_PRTY_ERR)
1893 dev_alert(adap->pdev_dev, "XGMAC %d Rx FIFO parity error\n",
1894 port);
1895 t4_write_reg(adap, PORT_REG(port, XGMAC_PORT_INT_CAUSE), v);
1896 t4_fatal_err(adap);
1897}
1898
1899/*
1900 * PL interrupt handler.
1901 */
1902static void pl_intr_handler(struct adapter *adap)
1903{
Joe Perches005b5712010-12-14 21:36:53 +00001904 static const struct intr_info pl_intr_info[] = {
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001905 { FATALPERR, "T4 fatal parity error", -1, 1 },
1906 { PERRVFID, "PL VFID_MAP parity error", -1, 1 },
1907 { 0 }
1908 };
1909
1910 if (t4_handle_intr_status(adap, PL_PL_INT_CAUSE, pl_intr_info))
1911 t4_fatal_err(adap);
1912}
1913
Dimitris Michailidis63bccee2010-08-02 13:19:16 +00001914#define PF_INTR_MASK (PFSW)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001915#define GLBL_INTR_MASK (CIM | MPS | PL | PCIE | MC | EDC0 | \
1916 EDC1 | LE | TP | MA | PM_TX | PM_RX | ULP_RX | \
1917 CPL_SWITCH | SGE | ULP_TX)
1918
1919/**
1920 * t4_slow_intr_handler - control path interrupt handler
1921 * @adapter: the adapter
1922 *
1923 * T4 interrupt handler for non-data global interrupt events, e.g., errors.
1924 * The designation 'slow' is because it involves register reads, while
1925 * data interrupts typically don't involve any MMIOs.
1926 */
1927int t4_slow_intr_handler(struct adapter *adapter)
1928{
1929 u32 cause = t4_read_reg(adapter, PL_INT_CAUSE);
1930
1931 if (!(cause & GLBL_INTR_MASK))
1932 return 0;
1933 if (cause & CIM)
1934 cim_intr_handler(adapter);
1935 if (cause & MPS)
1936 mps_intr_handler(adapter);
1937 if (cause & NCSI)
1938 ncsi_intr_handler(adapter);
1939 if (cause & PL)
1940 pl_intr_handler(adapter);
1941 if (cause & SMB)
1942 smb_intr_handler(adapter);
1943 if (cause & XGMAC0)
1944 xgmac_intr_handler(adapter, 0);
1945 if (cause & XGMAC1)
1946 xgmac_intr_handler(adapter, 1);
1947 if (cause & XGMAC_KR0)
1948 xgmac_intr_handler(adapter, 2);
1949 if (cause & XGMAC_KR1)
1950 xgmac_intr_handler(adapter, 3);
1951 if (cause & PCIE)
1952 pcie_intr_handler(adapter);
1953 if (cause & MC)
1954 mem_intr_handler(adapter, MEM_MC);
Hariprasad Shenai822dd8a2014-07-21 20:55:12 +05301955 if (!is_t4(adapter->params.chip) && (cause & MC1))
1956 mem_intr_handler(adapter, MEM_MC1);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00001957 if (cause & EDC0)
1958 mem_intr_handler(adapter, MEM_EDC0);
1959 if (cause & EDC1)
1960 mem_intr_handler(adapter, MEM_EDC1);
1961 if (cause & LE)
1962 le_intr_handler(adapter);
1963 if (cause & TP)
1964 tp_intr_handler(adapter);
1965 if (cause & MA)
1966 ma_intr_handler(adapter);
1967 if (cause & PM_TX)
1968 pmtx_intr_handler(adapter);
1969 if (cause & PM_RX)
1970 pmrx_intr_handler(adapter);
1971 if (cause & ULP_RX)
1972 ulprx_intr_handler(adapter);
1973 if (cause & CPL_SWITCH)
1974 cplsw_intr_handler(adapter);
1975 if (cause & SGE)
1976 sge_intr_handler(adapter);
1977 if (cause & ULP_TX)
1978 ulptx_intr_handler(adapter);
1979
1980 /* Clear the interrupts just processed for which we are the master. */
1981 t4_write_reg(adapter, PL_INT_CAUSE, cause & GLBL_INTR_MASK);
1982 (void) t4_read_reg(adapter, PL_INT_CAUSE); /* flush */
1983 return 1;
1984}
1985
1986/**
1987 * t4_intr_enable - enable interrupts
1988 * @adapter: the adapter whose interrupts should be enabled
1989 *
1990 * Enable PF-specific interrupts for the calling function and the top-level
1991 * interrupt concentrator for global interrupts. Interrupts are already
1992 * enabled at each module, here we just enable the roots of the interrupt
1993 * hierarchies.
1994 *
1995 * Note: this function should be called only when the driver manages
1996 * non PF-specific interrupts from the various HW modules. Only one PCI
1997 * function at a time should be doing this.
1998 */
1999void t4_intr_enable(struct adapter *adapter)
2000{
2001 u32 pf = SOURCEPF_GET(t4_read_reg(adapter, PL_WHOAMI));
2002
2003 t4_write_reg(adapter, SGE_INT_ENABLE3, ERR_CPL_EXCEED_IQE_SIZE |
2004 ERR_INVALID_CIDX_INC | ERR_CPL_OPCODE_0 |
2005 ERR_DROPPED_DB | ERR_DATA_CPL_ON_HIGH_QID1 |
2006 ERR_DATA_CPL_ON_HIGH_QID0 | ERR_BAD_DB_PIDX3 |
2007 ERR_BAD_DB_PIDX2 | ERR_BAD_DB_PIDX1 |
2008 ERR_BAD_DB_PIDX0 | ERR_ING_CTXT_PRIO |
2009 ERR_EGR_CTXT_PRIO | INGRESS_SIZE_ERR |
Vipul Pandya840f3002012-09-05 02:01:55 +00002010 DBFIFO_HP_INT | DBFIFO_LP_INT |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002011 EGRESS_SIZE_ERR);
2012 t4_write_reg(adapter, MYPF_REG(PL_PF_INT_ENABLE), PF_INTR_MASK);
2013 t4_set_reg_field(adapter, PL_INT_MAP0, 0, 1 << pf);
2014}
2015
2016/**
2017 * t4_intr_disable - disable interrupts
2018 * @adapter: the adapter whose interrupts should be disabled
2019 *
2020 * Disable interrupts. We only disable the top-level interrupt
2021 * concentrators. The caller must be a PCI function managing global
2022 * interrupts.
2023 */
2024void t4_intr_disable(struct adapter *adapter)
2025{
2026 u32 pf = SOURCEPF_GET(t4_read_reg(adapter, PL_WHOAMI));
2027
2028 t4_write_reg(adapter, MYPF_REG(PL_PF_INT_ENABLE), 0);
2029 t4_set_reg_field(adapter, PL_INT_MAP0, 1 << pf, 0);
2030}
2031
2032/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002033 * hash_mac_addr - return the hash value of a MAC address
2034 * @addr: the 48-bit Ethernet MAC address
2035 *
2036 * Hashes a MAC address according to the hash function used by HW inexact
2037 * (hash) address matching.
2038 */
2039static int hash_mac_addr(const u8 *addr)
2040{
2041 u32 a = ((u32)addr[0] << 16) | ((u32)addr[1] << 8) | addr[2];
2042 u32 b = ((u32)addr[3] << 16) | ((u32)addr[4] << 8) | addr[5];
2043 a ^= b;
2044 a ^= (a >> 12);
2045 a ^= (a >> 6);
2046 return a & 0x3f;
2047}
2048
2049/**
2050 * t4_config_rss_range - configure a portion of the RSS mapping table
2051 * @adapter: the adapter
2052 * @mbox: mbox to use for the FW command
2053 * @viid: virtual interface whose RSS subtable is to be written
2054 * @start: start entry in the table to write
2055 * @n: how many table entries to write
2056 * @rspq: values for the response queue lookup table
2057 * @nrspq: number of values in @rspq
2058 *
2059 * Programs the selected part of the VI's RSS mapping table with the
2060 * provided values. If @nrspq < @n the supplied values are used repeatedly
2061 * until the full table range is populated.
2062 *
2063 * The caller must ensure the values in @rspq are in the range allowed for
2064 * @viid.
2065 */
2066int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
2067 int start, int n, const u16 *rspq, unsigned int nrspq)
2068{
2069 int ret;
2070 const u16 *rsp = rspq;
2071 const u16 *rsp_end = rspq + nrspq;
2072 struct fw_rss_ind_tbl_cmd cmd;
2073
2074 memset(&cmd, 0, sizeof(cmd));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302075 cmd.op_to_viid = htonl(FW_CMD_OP_V(FW_RSS_IND_TBL_CMD) |
2076 FW_CMD_REQUEST_F | FW_CMD_WRITE_F |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002077 FW_RSS_IND_TBL_CMD_VIID(viid));
2078 cmd.retval_len16 = htonl(FW_LEN16(cmd));
2079
2080 /* each fw_rss_ind_tbl_cmd takes up to 32 entries */
2081 while (n > 0) {
2082 int nq = min(n, 32);
2083 __be32 *qp = &cmd.iq0_to_iq2;
2084
2085 cmd.niqid = htons(nq);
2086 cmd.startidx = htons(start);
2087
2088 start += nq;
2089 n -= nq;
2090
2091 while (nq > 0) {
2092 unsigned int v;
2093
2094 v = FW_RSS_IND_TBL_CMD_IQ0(*rsp);
2095 if (++rsp >= rsp_end)
2096 rsp = rspq;
2097 v |= FW_RSS_IND_TBL_CMD_IQ1(*rsp);
2098 if (++rsp >= rsp_end)
2099 rsp = rspq;
2100 v |= FW_RSS_IND_TBL_CMD_IQ2(*rsp);
2101 if (++rsp >= rsp_end)
2102 rsp = rspq;
2103
2104 *qp++ = htonl(v);
2105 nq -= 3;
2106 }
2107
2108 ret = t4_wr_mbox(adapter, mbox, &cmd, sizeof(cmd), NULL);
2109 if (ret)
2110 return ret;
2111 }
2112 return 0;
2113}
2114
2115/**
2116 * t4_config_glbl_rss - configure the global RSS mode
2117 * @adapter: the adapter
2118 * @mbox: mbox to use for the FW command
2119 * @mode: global RSS mode
2120 * @flags: mode-specific flags
2121 *
2122 * Sets the global RSS mode.
2123 */
2124int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
2125 unsigned int flags)
2126{
2127 struct fw_rss_glb_config_cmd c;
2128
2129 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302130 c.op_to_write = htonl(FW_CMD_OP_V(FW_RSS_GLB_CONFIG_CMD) |
2131 FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002132 c.retval_len16 = htonl(FW_LEN16(c));
2133 if (mode == FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL) {
2134 c.u.manual.mode_pkd = htonl(FW_RSS_GLB_CONFIG_CMD_MODE(mode));
2135 } else if (mode == FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL) {
2136 c.u.basicvirtual.mode_pkd =
2137 htonl(FW_RSS_GLB_CONFIG_CMD_MODE(mode));
2138 c.u.basicvirtual.synmapen_to_hashtoeplitz = htonl(flags);
2139 } else
2140 return -EINVAL;
2141 return t4_wr_mbox(adapter, mbox, &c, sizeof(c), NULL);
2142}
2143
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002144/**
2145 * t4_tp_get_tcp_stats - read TP's TCP MIB counters
2146 * @adap: the adapter
2147 * @v4: holds the TCP/IP counter values
2148 * @v6: holds the TCP/IPv6 counter values
2149 *
2150 * Returns the values of TP's TCP/IP and TCP/IPv6 MIB counters.
2151 * Either @v4 or @v6 may be %NULL to skip the corresponding stats.
2152 */
2153void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
2154 struct tp_tcp_stats *v6)
2155{
2156 u32 val[TP_MIB_TCP_RXT_SEG_LO - TP_MIB_TCP_OUT_RST + 1];
2157
2158#define STAT_IDX(x) ((TP_MIB_TCP_##x) - TP_MIB_TCP_OUT_RST)
2159#define STAT(x) val[STAT_IDX(x)]
2160#define STAT64(x) (((u64)STAT(x##_HI) << 32) | STAT(x##_LO))
2161
2162 if (v4) {
2163 t4_read_indirect(adap, TP_MIB_INDEX, TP_MIB_DATA, val,
2164 ARRAY_SIZE(val), TP_MIB_TCP_OUT_RST);
2165 v4->tcpOutRsts = STAT(OUT_RST);
2166 v4->tcpInSegs = STAT64(IN_SEG);
2167 v4->tcpOutSegs = STAT64(OUT_SEG);
2168 v4->tcpRetransSegs = STAT64(RXT_SEG);
2169 }
2170 if (v6) {
2171 t4_read_indirect(adap, TP_MIB_INDEX, TP_MIB_DATA, val,
2172 ARRAY_SIZE(val), TP_MIB_TCP_V6OUT_RST);
2173 v6->tcpOutRsts = STAT(OUT_RST);
2174 v6->tcpInSegs = STAT64(IN_SEG);
2175 v6->tcpOutSegs = STAT64(OUT_SEG);
2176 v6->tcpRetransSegs = STAT64(RXT_SEG);
2177 }
2178#undef STAT64
2179#undef STAT
2180#undef STAT_IDX
2181}
2182
2183/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002184 * t4_read_mtu_tbl - returns the values in the HW path MTU table
2185 * @adap: the adapter
2186 * @mtus: where to store the MTU values
2187 * @mtu_log: where to store the MTU base-2 log (may be %NULL)
2188 *
2189 * Reads the HW path MTU table.
2190 */
2191void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log)
2192{
2193 u32 v;
2194 int i;
2195
2196 for (i = 0; i < NMTUS; ++i) {
2197 t4_write_reg(adap, TP_MTU_TABLE,
2198 MTUINDEX(0xff) | MTUVALUE(i));
2199 v = t4_read_reg(adap, TP_MTU_TABLE);
2200 mtus[i] = MTUVALUE_GET(v);
2201 if (mtu_log)
2202 mtu_log[i] = MTUWIDTH_GET(v);
2203 }
2204}
2205
2206/**
Vipul Pandya636f9d32012-09-26 02:39:39 +00002207 * t4_tp_wr_bits_indirect - set/clear bits in an indirect TP register
2208 * @adap: the adapter
2209 * @addr: the indirect TP register address
2210 * @mask: specifies the field within the register to modify
2211 * @val: new value for the field
2212 *
2213 * Sets a field of an indirect TP register to the given value.
2214 */
2215void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
2216 unsigned int mask, unsigned int val)
2217{
2218 t4_write_reg(adap, TP_PIO_ADDR, addr);
2219 val |= t4_read_reg(adap, TP_PIO_DATA) & ~mask;
2220 t4_write_reg(adap, TP_PIO_DATA, val);
2221}
2222
2223/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002224 * init_cong_ctrl - initialize congestion control parameters
2225 * @a: the alpha values for congestion control
2226 * @b: the beta values for congestion control
2227 *
2228 * Initialize the congestion control parameters.
2229 */
Bill Pemberton91744942012-12-03 09:23:02 -05002230static void init_cong_ctrl(unsigned short *a, unsigned short *b)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002231{
2232 a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
2233 a[9] = 2;
2234 a[10] = 3;
2235 a[11] = 4;
2236 a[12] = 5;
2237 a[13] = 6;
2238 a[14] = 7;
2239 a[15] = 8;
2240 a[16] = 9;
2241 a[17] = 10;
2242 a[18] = 14;
2243 a[19] = 17;
2244 a[20] = 21;
2245 a[21] = 25;
2246 a[22] = 30;
2247 a[23] = 35;
2248 a[24] = 45;
2249 a[25] = 60;
2250 a[26] = 80;
2251 a[27] = 100;
2252 a[28] = 200;
2253 a[29] = 300;
2254 a[30] = 400;
2255 a[31] = 500;
2256
2257 b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
2258 b[9] = b[10] = 1;
2259 b[11] = b[12] = 2;
2260 b[13] = b[14] = b[15] = b[16] = 3;
2261 b[17] = b[18] = b[19] = b[20] = b[21] = 4;
2262 b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
2263 b[28] = b[29] = 6;
2264 b[30] = b[31] = 7;
2265}
2266
2267/* The minimum additive increment value for the congestion control table */
2268#define CC_MIN_INCR 2U
2269
2270/**
2271 * t4_load_mtus - write the MTU and congestion control HW tables
2272 * @adap: the adapter
2273 * @mtus: the values for the MTU table
2274 * @alpha: the values for the congestion control alpha parameter
2275 * @beta: the values for the congestion control beta parameter
2276 *
2277 * Write the HW MTU table with the supplied MTUs and the high-speed
2278 * congestion control table with the supplied alpha, beta, and MTUs.
2279 * We write the two tables together because the additive increments
2280 * depend on the MTUs.
2281 */
2282void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
2283 const unsigned short *alpha, const unsigned short *beta)
2284{
2285 static const unsigned int avg_pkts[NCCTRL_WIN] = {
2286 2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
2287 896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
2288 28672, 40960, 57344, 81920, 114688, 163840, 229376
2289 };
2290
2291 unsigned int i, w;
2292
2293 for (i = 0; i < NMTUS; ++i) {
2294 unsigned int mtu = mtus[i];
2295 unsigned int log2 = fls(mtu);
2296
2297 if (!(mtu & ((1 << log2) >> 2))) /* round */
2298 log2--;
2299 t4_write_reg(adap, TP_MTU_TABLE, MTUINDEX(i) |
2300 MTUWIDTH(log2) | MTUVALUE(mtu));
2301
2302 for (w = 0; w < NCCTRL_WIN; ++w) {
2303 unsigned int inc;
2304
2305 inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
2306 CC_MIN_INCR);
2307
2308 t4_write_reg(adap, TP_CCTRL_TABLE, (i << 21) |
2309 (w << 16) | (beta[w] << 13) | inc);
2310 }
2311 }
2312}
2313
2314/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002315 * get_mps_bg_map - return the buffer groups associated with a port
2316 * @adap: the adapter
2317 * @idx: the port index
2318 *
2319 * Returns a bitmap indicating which MPS buffer groups are associated
2320 * with the given port. Bit i is set if buffer group i is used by the
2321 * port.
2322 */
2323static unsigned int get_mps_bg_map(struct adapter *adap, int idx)
2324{
2325 u32 n = NUMPORTS_GET(t4_read_reg(adap, MPS_CMN_CTL));
2326
2327 if (n == 0)
2328 return idx == 0 ? 0xf : 0;
2329 if (n == 1)
2330 return idx < 2 ? (3 << (2 * idx)) : 0;
2331 return 1 << idx;
2332}
2333
2334/**
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05302335 * t4_get_port_type_description - return Port Type string description
2336 * @port_type: firmware Port Type enumeration
2337 */
2338const char *t4_get_port_type_description(enum fw_port_type port_type)
2339{
2340 static const char *const port_type_description[] = {
2341 "R XFI",
2342 "R XAUI",
2343 "T SGMII",
2344 "T XFI",
2345 "T XAUI",
2346 "KX4",
2347 "CX4",
2348 "KX",
2349 "KR",
2350 "R SFP+",
2351 "KR/KX",
2352 "KR/KX/KX4",
2353 "R QSFP_10G",
2354 "",
2355 "R QSFP",
2356 "R BP40_BA",
2357 };
2358
2359 if (port_type < ARRAY_SIZE(port_type_description))
2360 return port_type_description[port_type];
2361 return "UNKNOWN";
2362}
2363
2364/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002365 * t4_get_port_stats - collect port statistics
2366 * @adap: the adapter
2367 * @idx: the port index
2368 * @p: the stats structure to fill
2369 *
2370 * Collect statistics related to the given port from HW.
2371 */
2372void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p)
2373{
2374 u32 bgmap = get_mps_bg_map(adap, idx);
2375
2376#define GET_STAT(name) \
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002377 t4_read_reg64(adap, \
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302378 (is_t4(adap->params.chip) ? PORT_REG(idx, MPS_PORT_STAT_##name##_L) : \
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002379 T5_PORT_REG(idx, MPS_PORT_STAT_##name##_L)))
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002380#define GET_STAT_COM(name) t4_read_reg64(adap, MPS_STAT_##name##_L)
2381
2382 p->tx_octets = GET_STAT(TX_PORT_BYTES);
2383 p->tx_frames = GET_STAT(TX_PORT_FRAMES);
2384 p->tx_bcast_frames = GET_STAT(TX_PORT_BCAST);
2385 p->tx_mcast_frames = GET_STAT(TX_PORT_MCAST);
2386 p->tx_ucast_frames = GET_STAT(TX_PORT_UCAST);
2387 p->tx_error_frames = GET_STAT(TX_PORT_ERROR);
2388 p->tx_frames_64 = GET_STAT(TX_PORT_64B);
2389 p->tx_frames_65_127 = GET_STAT(TX_PORT_65B_127B);
2390 p->tx_frames_128_255 = GET_STAT(TX_PORT_128B_255B);
2391 p->tx_frames_256_511 = GET_STAT(TX_PORT_256B_511B);
2392 p->tx_frames_512_1023 = GET_STAT(TX_PORT_512B_1023B);
2393 p->tx_frames_1024_1518 = GET_STAT(TX_PORT_1024B_1518B);
2394 p->tx_frames_1519_max = GET_STAT(TX_PORT_1519B_MAX);
2395 p->tx_drop = GET_STAT(TX_PORT_DROP);
2396 p->tx_pause = GET_STAT(TX_PORT_PAUSE);
2397 p->tx_ppp0 = GET_STAT(TX_PORT_PPP0);
2398 p->tx_ppp1 = GET_STAT(TX_PORT_PPP1);
2399 p->tx_ppp2 = GET_STAT(TX_PORT_PPP2);
2400 p->tx_ppp3 = GET_STAT(TX_PORT_PPP3);
2401 p->tx_ppp4 = GET_STAT(TX_PORT_PPP4);
2402 p->tx_ppp5 = GET_STAT(TX_PORT_PPP5);
2403 p->tx_ppp6 = GET_STAT(TX_PORT_PPP6);
2404 p->tx_ppp7 = GET_STAT(TX_PORT_PPP7);
2405
2406 p->rx_octets = GET_STAT(RX_PORT_BYTES);
2407 p->rx_frames = GET_STAT(RX_PORT_FRAMES);
2408 p->rx_bcast_frames = GET_STAT(RX_PORT_BCAST);
2409 p->rx_mcast_frames = GET_STAT(RX_PORT_MCAST);
2410 p->rx_ucast_frames = GET_STAT(RX_PORT_UCAST);
2411 p->rx_too_long = GET_STAT(RX_PORT_MTU_ERROR);
2412 p->rx_jabber = GET_STAT(RX_PORT_MTU_CRC_ERROR);
2413 p->rx_fcs_err = GET_STAT(RX_PORT_CRC_ERROR);
2414 p->rx_len_err = GET_STAT(RX_PORT_LEN_ERROR);
2415 p->rx_symbol_err = GET_STAT(RX_PORT_SYM_ERROR);
2416 p->rx_runt = GET_STAT(RX_PORT_LESS_64B);
2417 p->rx_frames_64 = GET_STAT(RX_PORT_64B);
2418 p->rx_frames_65_127 = GET_STAT(RX_PORT_65B_127B);
2419 p->rx_frames_128_255 = GET_STAT(RX_PORT_128B_255B);
2420 p->rx_frames_256_511 = GET_STAT(RX_PORT_256B_511B);
2421 p->rx_frames_512_1023 = GET_STAT(RX_PORT_512B_1023B);
2422 p->rx_frames_1024_1518 = GET_STAT(RX_PORT_1024B_1518B);
2423 p->rx_frames_1519_max = GET_STAT(RX_PORT_1519B_MAX);
2424 p->rx_pause = GET_STAT(RX_PORT_PAUSE);
2425 p->rx_ppp0 = GET_STAT(RX_PORT_PPP0);
2426 p->rx_ppp1 = GET_STAT(RX_PORT_PPP1);
2427 p->rx_ppp2 = GET_STAT(RX_PORT_PPP2);
2428 p->rx_ppp3 = GET_STAT(RX_PORT_PPP3);
2429 p->rx_ppp4 = GET_STAT(RX_PORT_PPP4);
2430 p->rx_ppp5 = GET_STAT(RX_PORT_PPP5);
2431 p->rx_ppp6 = GET_STAT(RX_PORT_PPP6);
2432 p->rx_ppp7 = GET_STAT(RX_PORT_PPP7);
2433
2434 p->rx_ovflow0 = (bgmap & 1) ? GET_STAT_COM(RX_BG_0_MAC_DROP_FRAME) : 0;
2435 p->rx_ovflow1 = (bgmap & 2) ? GET_STAT_COM(RX_BG_1_MAC_DROP_FRAME) : 0;
2436 p->rx_ovflow2 = (bgmap & 4) ? GET_STAT_COM(RX_BG_2_MAC_DROP_FRAME) : 0;
2437 p->rx_ovflow3 = (bgmap & 8) ? GET_STAT_COM(RX_BG_3_MAC_DROP_FRAME) : 0;
2438 p->rx_trunc0 = (bgmap & 1) ? GET_STAT_COM(RX_BG_0_MAC_TRUNC_FRAME) : 0;
2439 p->rx_trunc1 = (bgmap & 2) ? GET_STAT_COM(RX_BG_1_MAC_TRUNC_FRAME) : 0;
2440 p->rx_trunc2 = (bgmap & 4) ? GET_STAT_COM(RX_BG_2_MAC_TRUNC_FRAME) : 0;
2441 p->rx_trunc3 = (bgmap & 8) ? GET_STAT_COM(RX_BG_3_MAC_TRUNC_FRAME) : 0;
2442
2443#undef GET_STAT
2444#undef GET_STAT_COM
2445}
2446
2447/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002448 * t4_wol_magic_enable - enable/disable magic packet WoL
2449 * @adap: the adapter
2450 * @port: the physical port index
2451 * @addr: MAC address expected in magic packets, %NULL to disable
2452 *
2453 * Enables/disables magic packet wake-on-LAN for the selected port.
2454 */
2455void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
2456 const u8 *addr)
2457{
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002458 u32 mag_id_reg_l, mag_id_reg_h, port_cfg_reg;
2459
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302460 if (is_t4(adap->params.chip)) {
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002461 mag_id_reg_l = PORT_REG(port, XGMAC_PORT_MAGIC_MACID_LO);
2462 mag_id_reg_h = PORT_REG(port, XGMAC_PORT_MAGIC_MACID_HI);
2463 port_cfg_reg = PORT_REG(port, XGMAC_PORT_CFG2);
2464 } else {
2465 mag_id_reg_l = T5_PORT_REG(port, MAC_PORT_MAGIC_MACID_LO);
2466 mag_id_reg_h = T5_PORT_REG(port, MAC_PORT_MAGIC_MACID_HI);
2467 port_cfg_reg = T5_PORT_REG(port, MAC_PORT_CFG2);
2468 }
2469
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002470 if (addr) {
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002471 t4_write_reg(adap, mag_id_reg_l,
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002472 (addr[2] << 24) | (addr[3] << 16) |
2473 (addr[4] << 8) | addr[5]);
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002474 t4_write_reg(adap, mag_id_reg_h,
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002475 (addr[0] << 8) | addr[1]);
2476 }
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002477 t4_set_reg_field(adap, port_cfg_reg, MAGICEN,
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002478 addr ? MAGICEN : 0);
2479}
2480
2481/**
2482 * t4_wol_pat_enable - enable/disable pattern-based WoL
2483 * @adap: the adapter
2484 * @port: the physical port index
2485 * @map: bitmap of which HW pattern filters to set
2486 * @mask0: byte mask for bytes 0-63 of a packet
2487 * @mask1: byte mask for bytes 64-127 of a packet
2488 * @crc: Ethernet CRC for selected bytes
2489 * @enable: enable/disable switch
2490 *
2491 * Sets the pattern filters indicated in @map to mask out the bytes
2492 * specified in @mask0/@mask1 in received packets and compare the CRC of
2493 * the resulting packet against @crc. If @enable is %true pattern-based
2494 * WoL is enabled, otherwise disabled.
2495 */
2496int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
2497 u64 mask0, u64 mask1, unsigned int crc, bool enable)
2498{
2499 int i;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002500 u32 port_cfg_reg;
2501
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302502 if (is_t4(adap->params.chip))
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002503 port_cfg_reg = PORT_REG(port, XGMAC_PORT_CFG2);
2504 else
2505 port_cfg_reg = T5_PORT_REG(port, MAC_PORT_CFG2);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002506
2507 if (!enable) {
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002508 t4_set_reg_field(adap, port_cfg_reg, PATEN, 0);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002509 return 0;
2510 }
2511 if (map > 0xff)
2512 return -EINVAL;
2513
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002514#define EPIO_REG(name) \
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302515 (is_t4(adap->params.chip) ? PORT_REG(port, XGMAC_PORT_EPIO_##name) : \
Santosh Rastapur0a57a532013-03-14 05:08:49 +00002516 T5_PORT_REG(port, MAC_PORT_EPIO_##name))
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002517
2518 t4_write_reg(adap, EPIO_REG(DATA1), mask0 >> 32);
2519 t4_write_reg(adap, EPIO_REG(DATA2), mask1);
2520 t4_write_reg(adap, EPIO_REG(DATA3), mask1 >> 32);
2521
2522 for (i = 0; i < NWOL_PAT; i++, map >>= 1) {
2523 if (!(map & 1))
2524 continue;
2525
2526 /* write byte masks */
2527 t4_write_reg(adap, EPIO_REG(DATA0), mask0);
2528 t4_write_reg(adap, EPIO_REG(OP), ADDRESS(i) | EPIOWR);
2529 t4_read_reg(adap, EPIO_REG(OP)); /* flush */
Naresh Kumar Innace91a922012-11-15 22:41:17 +05302530 if (t4_read_reg(adap, EPIO_REG(OP)) & SF_BUSY)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002531 return -ETIMEDOUT;
2532
2533 /* write CRC */
2534 t4_write_reg(adap, EPIO_REG(DATA0), crc);
2535 t4_write_reg(adap, EPIO_REG(OP), ADDRESS(i + 32) | EPIOWR);
2536 t4_read_reg(adap, EPIO_REG(OP)); /* flush */
Naresh Kumar Innace91a922012-11-15 22:41:17 +05302537 if (t4_read_reg(adap, EPIO_REG(OP)) & SF_BUSY)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002538 return -ETIMEDOUT;
2539 }
2540#undef EPIO_REG
2541
2542 t4_set_reg_field(adap, PORT_REG(port, XGMAC_PORT_CFG2), 0, PATEN);
2543 return 0;
2544}
2545
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00002546/* t4_mk_filtdelwr - create a delete filter WR
2547 * @ftid: the filter ID
2548 * @wr: the filter work request to populate
2549 * @qid: ingress queue to receive the delete notification
2550 *
2551 * Creates a filter work request to delete the supplied filter. If @qid is
2552 * negative the delete notification is suppressed.
2553 */
2554void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid)
2555{
2556 memset(wr, 0, sizeof(*wr));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302557 wr->op_pkd = htonl(FW_WR_OP_V(FW_FILTER_WR));
2558 wr->len16_pkd = htonl(FW_WR_LEN16_V(sizeof(*wr) / 16));
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00002559 wr->tid_to_iq = htonl(V_FW_FILTER_WR_TID(ftid) |
2560 V_FW_FILTER_WR_NOREPLY(qid < 0));
2561 wr->del_filter_to_l2tix = htonl(F_FW_FILTER_WR_DEL_FILTER);
2562 if (qid >= 0)
2563 wr->rx_chan_rx_rpl_iq = htons(V_FW_FILTER_WR_RX_RPL_IQ(qid));
2564}
2565
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002566#define INIT_CMD(var, cmd, rd_wr) do { \
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302567 (var).op_to_write = htonl(FW_CMD_OP_V(FW_##cmd##_CMD) | \
2568 FW_CMD_REQUEST_F | FW_CMD_##rd_wr##_F); \
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002569 (var).retval_len16 = htonl(FW_LEN16(var)); \
2570} while (0)
2571
Vipul Pandya8caa1e82012-05-18 15:29:25 +05302572int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
2573 u32 addr, u32 val)
2574{
2575 struct fw_ldst_cmd c;
2576
2577 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302578 c.op_to_addrspace = htonl(FW_CMD_OP_V(FW_LDST_CMD) | FW_CMD_REQUEST_F |
2579 FW_CMD_WRITE_F |
Vipul Pandya636f9d32012-09-26 02:39:39 +00002580 FW_LDST_CMD_ADDRSPACE(FW_LDST_ADDRSPC_FIRMWARE));
Vipul Pandya8caa1e82012-05-18 15:29:25 +05302581 c.cycles_to_len16 = htonl(FW_LEN16(c));
2582 c.u.addrval.addr = htonl(addr);
2583 c.u.addrval.val = htonl(val);
2584
2585 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2586}
2587
Ben Hutchings49ce9c22012-07-10 10:56:00 +00002588/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002589 * t4_mdio_rd - read a PHY register through MDIO
2590 * @adap: the adapter
2591 * @mbox: mailbox to use for the FW command
2592 * @phy_addr: the PHY address
2593 * @mmd: the PHY MMD to access (0 for clause 22 PHYs)
2594 * @reg: the register to read
2595 * @valp: where to store the value
2596 *
2597 * Issues a FW command through the given mailbox to read a PHY register.
2598 */
2599int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
2600 unsigned int mmd, unsigned int reg, u16 *valp)
2601{
2602 int ret;
2603 struct fw_ldst_cmd c;
2604
2605 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302606 c.op_to_addrspace = htonl(FW_CMD_OP_V(FW_LDST_CMD) | FW_CMD_REQUEST_F |
2607 FW_CMD_READ_F | FW_LDST_CMD_ADDRSPACE(FW_LDST_ADDRSPC_MDIO));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002608 c.cycles_to_len16 = htonl(FW_LEN16(c));
2609 c.u.mdio.paddr_mmd = htons(FW_LDST_CMD_PADDR(phy_addr) |
2610 FW_LDST_CMD_MMD(mmd));
2611 c.u.mdio.raddr = htons(reg);
2612
2613 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
2614 if (ret == 0)
2615 *valp = ntohs(c.u.mdio.rval);
2616 return ret;
2617}
2618
2619/**
2620 * t4_mdio_wr - write a PHY register through MDIO
2621 * @adap: the adapter
2622 * @mbox: mailbox to use for the FW command
2623 * @phy_addr: the PHY address
2624 * @mmd: the PHY MMD to access (0 for clause 22 PHYs)
2625 * @reg: the register to write
2626 * @valp: value to write
2627 *
2628 * Issues a FW command through the given mailbox to write a PHY register.
2629 */
2630int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
2631 unsigned int mmd, unsigned int reg, u16 val)
2632{
2633 struct fw_ldst_cmd c;
2634
2635 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05302636 c.op_to_addrspace = htonl(FW_CMD_OP_V(FW_LDST_CMD) | FW_CMD_REQUEST_F |
2637 FW_CMD_WRITE_F | FW_LDST_CMD_ADDRSPACE(FW_LDST_ADDRSPC_MDIO));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002638 c.cycles_to_len16 = htonl(FW_LEN16(c));
2639 c.u.mdio.paddr_mmd = htons(FW_LDST_CMD_PADDR(phy_addr) |
2640 FW_LDST_CMD_MMD(mmd));
2641 c.u.mdio.raddr = htons(reg);
2642 c.u.mdio.rval = htons(val);
2643
2644 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2645}
2646
2647/**
Kumar Sanghvi68bce1922014-03-13 20:50:47 +05302648 * t4_sge_decode_idma_state - decode the idma state
2649 * @adap: the adapter
2650 * @state: the state idma is stuck in
2651 */
2652void t4_sge_decode_idma_state(struct adapter *adapter, int state)
2653{
2654 static const char * const t4_decode[] = {
2655 "IDMA_IDLE",
2656 "IDMA_PUSH_MORE_CPL_FIFO",
2657 "IDMA_PUSH_CPL_MSG_HEADER_TO_FIFO",
2658 "Not used",
2659 "IDMA_PHYSADDR_SEND_PCIEHDR",
2660 "IDMA_PHYSADDR_SEND_PAYLOAD_FIRST",
2661 "IDMA_PHYSADDR_SEND_PAYLOAD",
2662 "IDMA_SEND_FIFO_TO_IMSG",
2663 "IDMA_FL_REQ_DATA_FL_PREP",
2664 "IDMA_FL_REQ_DATA_FL",
2665 "IDMA_FL_DROP",
2666 "IDMA_FL_H_REQ_HEADER_FL",
2667 "IDMA_FL_H_SEND_PCIEHDR",
2668 "IDMA_FL_H_PUSH_CPL_FIFO",
2669 "IDMA_FL_H_SEND_CPL",
2670 "IDMA_FL_H_SEND_IP_HDR_FIRST",
2671 "IDMA_FL_H_SEND_IP_HDR",
2672 "IDMA_FL_H_REQ_NEXT_HEADER_FL",
2673 "IDMA_FL_H_SEND_NEXT_PCIEHDR",
2674 "IDMA_FL_H_SEND_IP_HDR_PADDING",
2675 "IDMA_FL_D_SEND_PCIEHDR",
2676 "IDMA_FL_D_SEND_CPL_AND_IP_HDR",
2677 "IDMA_FL_D_REQ_NEXT_DATA_FL",
2678 "IDMA_FL_SEND_PCIEHDR",
2679 "IDMA_FL_PUSH_CPL_FIFO",
2680 "IDMA_FL_SEND_CPL",
2681 "IDMA_FL_SEND_PAYLOAD_FIRST",
2682 "IDMA_FL_SEND_PAYLOAD",
2683 "IDMA_FL_REQ_NEXT_DATA_FL",
2684 "IDMA_FL_SEND_NEXT_PCIEHDR",
2685 "IDMA_FL_SEND_PADDING",
2686 "IDMA_FL_SEND_COMPLETION_TO_IMSG",
2687 "IDMA_FL_SEND_FIFO_TO_IMSG",
2688 "IDMA_FL_REQ_DATAFL_DONE",
2689 "IDMA_FL_REQ_HEADERFL_DONE",
2690 };
2691 static const char * const t5_decode[] = {
2692 "IDMA_IDLE",
2693 "IDMA_ALMOST_IDLE",
2694 "IDMA_PUSH_MORE_CPL_FIFO",
2695 "IDMA_PUSH_CPL_MSG_HEADER_TO_FIFO",
2696 "IDMA_SGEFLRFLUSH_SEND_PCIEHDR",
2697 "IDMA_PHYSADDR_SEND_PCIEHDR",
2698 "IDMA_PHYSADDR_SEND_PAYLOAD_FIRST",
2699 "IDMA_PHYSADDR_SEND_PAYLOAD",
2700 "IDMA_SEND_FIFO_TO_IMSG",
2701 "IDMA_FL_REQ_DATA_FL",
2702 "IDMA_FL_DROP",
2703 "IDMA_FL_DROP_SEND_INC",
2704 "IDMA_FL_H_REQ_HEADER_FL",
2705 "IDMA_FL_H_SEND_PCIEHDR",
2706 "IDMA_FL_H_PUSH_CPL_FIFO",
2707 "IDMA_FL_H_SEND_CPL",
2708 "IDMA_FL_H_SEND_IP_HDR_FIRST",
2709 "IDMA_FL_H_SEND_IP_HDR",
2710 "IDMA_FL_H_REQ_NEXT_HEADER_FL",
2711 "IDMA_FL_H_SEND_NEXT_PCIEHDR",
2712 "IDMA_FL_H_SEND_IP_HDR_PADDING",
2713 "IDMA_FL_D_SEND_PCIEHDR",
2714 "IDMA_FL_D_SEND_CPL_AND_IP_HDR",
2715 "IDMA_FL_D_REQ_NEXT_DATA_FL",
2716 "IDMA_FL_SEND_PCIEHDR",
2717 "IDMA_FL_PUSH_CPL_FIFO",
2718 "IDMA_FL_SEND_CPL",
2719 "IDMA_FL_SEND_PAYLOAD_FIRST",
2720 "IDMA_FL_SEND_PAYLOAD",
2721 "IDMA_FL_REQ_NEXT_DATA_FL",
2722 "IDMA_FL_SEND_NEXT_PCIEHDR",
2723 "IDMA_FL_SEND_PADDING",
2724 "IDMA_FL_SEND_COMPLETION_TO_IMSG",
2725 };
2726 static const u32 sge_regs[] = {
2727 SGE_DEBUG_DATA_LOW_INDEX_2,
2728 SGE_DEBUG_DATA_LOW_INDEX_3,
2729 SGE_DEBUG_DATA_HIGH_INDEX_10,
2730 };
2731 const char **sge_idma_decode;
2732 int sge_idma_decode_nstates;
2733 int i;
2734
2735 if (is_t4(adapter->params.chip)) {
2736 sge_idma_decode = (const char **)t4_decode;
2737 sge_idma_decode_nstates = ARRAY_SIZE(t4_decode);
2738 } else {
2739 sge_idma_decode = (const char **)t5_decode;
2740 sge_idma_decode_nstates = ARRAY_SIZE(t5_decode);
2741 }
2742
2743 if (state < sge_idma_decode_nstates)
2744 CH_WARN(adapter, "idma state %s\n", sge_idma_decode[state]);
2745 else
2746 CH_WARN(adapter, "idma state %d unknown\n", state);
2747
2748 for (i = 0; i < ARRAY_SIZE(sge_regs); i++)
2749 CH_WARN(adapter, "SGE register %#x value %#x\n",
2750 sge_regs[i], t4_read_reg(adapter, sge_regs[i]));
2751}
2752
2753/**
Vipul Pandya636f9d32012-09-26 02:39:39 +00002754 * t4_fw_hello - establish communication with FW
2755 * @adap: the adapter
2756 * @mbox: mailbox to use for the FW command
2757 * @evt_mbox: mailbox to receive async FW events
2758 * @master: specifies the caller's willingness to be the device master
2759 * @state: returns the current device state (if non-NULL)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002760 *
Vipul Pandya636f9d32012-09-26 02:39:39 +00002761 * Issues a command to establish communication with FW. Returns either
2762 * an error (negative integer) or the mailbox of the Master PF.
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002763 */
2764int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
2765 enum dev_master master, enum dev_state *state)
2766{
2767 int ret;
2768 struct fw_hello_cmd c;
Vipul Pandya636f9d32012-09-26 02:39:39 +00002769 u32 v;
2770 unsigned int master_mbox;
2771 int retries = FW_CMD_HELLO_RETRIES;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002772
Vipul Pandya636f9d32012-09-26 02:39:39 +00002773retry:
2774 memset(&c, 0, sizeof(c));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002775 INIT_CMD(c, HELLO, WRITE);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05302776 c.err_to_clearinit = htonl(
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002777 FW_HELLO_CMD_MASTERDIS(master == MASTER_CANT) |
2778 FW_HELLO_CMD_MASTERFORCE(master == MASTER_MUST) |
Vipul Pandya636f9d32012-09-26 02:39:39 +00002779 FW_HELLO_CMD_MBMASTER(master == MASTER_MUST ? mbox :
2780 FW_HELLO_CMD_MBMASTER_MASK) |
2781 FW_HELLO_CMD_MBASYNCNOT(evt_mbox) |
2782 FW_HELLO_CMD_STAGE(fw_hello_cmd_stage_os) |
2783 FW_HELLO_CMD_CLEARINIT);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002784
Vipul Pandya636f9d32012-09-26 02:39:39 +00002785 /*
2786 * Issue the HELLO command to the firmware. If it's not successful
2787 * but indicates that we got a "busy" or "timeout" condition, retry
Hariprasad Shenai31d55c22014-09-01 19:54:58 +05302788 * the HELLO until we exhaust our retry limit. If we do exceed our
2789 * retry limit, check to see if the firmware left us any error
2790 * information and report that if so.
Vipul Pandya636f9d32012-09-26 02:39:39 +00002791 */
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002792 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
Vipul Pandya636f9d32012-09-26 02:39:39 +00002793 if (ret < 0) {
2794 if ((ret == -EBUSY || ret == -ETIMEDOUT) && retries-- > 0)
2795 goto retry;
Hariprasad Shenai31d55c22014-09-01 19:54:58 +05302796 if (t4_read_reg(adap, MA_PCIE_FW) & FW_PCIE_FW_ERR)
2797 t4_report_fw_error(adap);
Vipul Pandya636f9d32012-09-26 02:39:39 +00002798 return ret;
2799 }
2800
Naresh Kumar Innace91a922012-11-15 22:41:17 +05302801 v = ntohl(c.err_to_clearinit);
Vipul Pandya636f9d32012-09-26 02:39:39 +00002802 master_mbox = FW_HELLO_CMD_MBMASTER_GET(v);
2803 if (state) {
2804 if (v & FW_HELLO_CMD_ERR)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002805 *state = DEV_STATE_ERR;
Vipul Pandya636f9d32012-09-26 02:39:39 +00002806 else if (v & FW_HELLO_CMD_INIT)
2807 *state = DEV_STATE_INIT;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002808 else
2809 *state = DEV_STATE_UNINIT;
2810 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00002811
2812 /*
2813 * If we're not the Master PF then we need to wait around for the
2814 * Master PF Driver to finish setting up the adapter.
2815 *
2816 * Note that we also do this wait if we're a non-Master-capable PF and
2817 * there is no current Master PF; a Master PF may show up momentarily
2818 * and we wouldn't want to fail pointlessly. (This can happen when an
2819 * OS loads lots of different drivers rapidly at the same time). In
2820 * this case, the Master PF returned by the firmware will be
2821 * FW_PCIE_FW_MASTER_MASK so the test below will work ...
2822 */
2823 if ((v & (FW_HELLO_CMD_ERR|FW_HELLO_CMD_INIT)) == 0 &&
2824 master_mbox != mbox) {
2825 int waiting = FW_CMD_HELLO_TIMEOUT;
2826
2827 /*
2828 * Wait for the firmware to either indicate an error or
2829 * initialized state. If we see either of these we bail out
2830 * and report the issue to the caller. If we exhaust the
2831 * "hello timeout" and we haven't exhausted our retries, try
2832 * again. Otherwise bail with a timeout error.
2833 */
2834 for (;;) {
2835 u32 pcie_fw;
2836
2837 msleep(50);
2838 waiting -= 50;
2839
2840 /*
2841 * If neither Error nor Initialialized are indicated
2842 * by the firmware keep waiting till we exaust our
2843 * timeout ... and then retry if we haven't exhausted
2844 * our retries ...
2845 */
2846 pcie_fw = t4_read_reg(adap, MA_PCIE_FW);
2847 if (!(pcie_fw & (FW_PCIE_FW_ERR|FW_PCIE_FW_INIT))) {
2848 if (waiting <= 0) {
2849 if (retries-- > 0)
2850 goto retry;
2851
2852 return -ETIMEDOUT;
2853 }
2854 continue;
2855 }
2856
2857 /*
2858 * We either have an Error or Initialized condition
2859 * report errors preferentially.
2860 */
2861 if (state) {
2862 if (pcie_fw & FW_PCIE_FW_ERR)
2863 *state = DEV_STATE_ERR;
2864 else if (pcie_fw & FW_PCIE_FW_INIT)
2865 *state = DEV_STATE_INIT;
2866 }
2867
2868 /*
2869 * If we arrived before a Master PF was selected and
2870 * there's not a valid Master PF, grab its identity
2871 * for our caller.
2872 */
2873 if (master_mbox == FW_PCIE_FW_MASTER_MASK &&
2874 (pcie_fw & FW_PCIE_FW_MASTER_VLD))
2875 master_mbox = FW_PCIE_FW_MASTER_GET(pcie_fw);
2876 break;
2877 }
2878 }
2879
2880 return master_mbox;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002881}
2882
2883/**
2884 * t4_fw_bye - end communication with FW
2885 * @adap: the adapter
2886 * @mbox: mailbox to use for the FW command
2887 *
2888 * Issues a command to terminate communication with FW.
2889 */
2890int t4_fw_bye(struct adapter *adap, unsigned int mbox)
2891{
2892 struct fw_bye_cmd c;
2893
Vipul Pandya0062b152012-11-06 03:37:09 +00002894 memset(&c, 0, sizeof(c));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002895 INIT_CMD(c, BYE, WRITE);
2896 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2897}
2898
2899/**
2900 * t4_init_cmd - ask FW to initialize the device
2901 * @adap: the adapter
2902 * @mbox: mailbox to use for the FW command
2903 *
2904 * Issues a command to FW to partially initialize the device. This
2905 * performs initialization that generally doesn't depend on user input.
2906 */
2907int t4_early_init(struct adapter *adap, unsigned int mbox)
2908{
2909 struct fw_initialize_cmd c;
2910
Vipul Pandya0062b152012-11-06 03:37:09 +00002911 memset(&c, 0, sizeof(c));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002912 INIT_CMD(c, INITIALIZE, WRITE);
2913 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2914}
2915
2916/**
2917 * t4_fw_reset - issue a reset to FW
2918 * @adap: the adapter
2919 * @mbox: mailbox to use for the FW command
2920 * @reset: specifies the type of reset to perform
2921 *
2922 * Issues a reset command of the specified type to FW.
2923 */
2924int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset)
2925{
2926 struct fw_reset_cmd c;
2927
Vipul Pandya0062b152012-11-06 03:37:09 +00002928 memset(&c, 0, sizeof(c));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00002929 INIT_CMD(c, RESET, WRITE);
2930 c.val = htonl(reset);
2931 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2932}
2933
2934/**
Vipul Pandya26f7cbc2012-09-26 02:39:42 +00002935 * t4_fw_halt - issue a reset/halt to FW and put uP into RESET
2936 * @adap: the adapter
2937 * @mbox: mailbox to use for the FW RESET command (if desired)
2938 * @force: force uP into RESET even if FW RESET command fails
2939 *
2940 * Issues a RESET command to firmware (if desired) with a HALT indication
2941 * and then puts the microprocessor into RESET state. The RESET command
2942 * will only be issued if a legitimate mailbox is provided (mbox <=
2943 * FW_PCIE_FW_MASTER_MASK).
2944 *
2945 * This is generally used in order for the host to safely manipulate the
2946 * adapter without fear of conflicting with whatever the firmware might
2947 * be doing. The only way out of this state is to RESTART the firmware
2948 * ...
2949 */
stephen hemmingerde5b8672013-12-18 14:16:47 -08002950static int t4_fw_halt(struct adapter *adap, unsigned int mbox, int force)
Vipul Pandya26f7cbc2012-09-26 02:39:42 +00002951{
2952 int ret = 0;
2953
2954 /*
2955 * If a legitimate mailbox is provided, issue a RESET command
2956 * with a HALT indication.
2957 */
2958 if (mbox <= FW_PCIE_FW_MASTER_MASK) {
2959 struct fw_reset_cmd c;
2960
2961 memset(&c, 0, sizeof(c));
2962 INIT_CMD(c, RESET, WRITE);
2963 c.val = htonl(PIORST | PIORSTMODE);
2964 c.halt_pkd = htonl(FW_RESET_CMD_HALT(1U));
2965 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
2966 }
2967
2968 /*
2969 * Normally we won't complete the operation if the firmware RESET
2970 * command fails but if our caller insists we'll go ahead and put the
2971 * uP into RESET. This can be useful if the firmware is hung or even
2972 * missing ... We'll have to take the risk of putting the uP into
2973 * RESET without the cooperation of firmware in that case.
2974 *
2975 * We also force the firmware's HALT flag to be on in case we bypassed
2976 * the firmware RESET command above or we're dealing with old firmware
2977 * which doesn't have the HALT capability. This will serve as a flag
2978 * for the incoming firmware to know that it's coming out of a HALT
2979 * rather than a RESET ... if it's new enough to understand that ...
2980 */
2981 if (ret == 0 || force) {
2982 t4_set_reg_field(adap, CIM_BOOT_CFG, UPCRST, UPCRST);
2983 t4_set_reg_field(adap, PCIE_FW, FW_PCIE_FW_HALT,
2984 FW_PCIE_FW_HALT);
2985 }
2986
2987 /*
2988 * And we always return the result of the firmware RESET command
2989 * even when we force the uP into RESET ...
2990 */
2991 return ret;
2992}
2993
2994/**
2995 * t4_fw_restart - restart the firmware by taking the uP out of RESET
2996 * @adap: the adapter
2997 * @reset: if we want to do a RESET to restart things
2998 *
2999 * Restart firmware previously halted by t4_fw_halt(). On successful
3000 * return the previous PF Master remains as the new PF Master and there
3001 * is no need to issue a new HELLO command, etc.
3002 *
3003 * We do this in two ways:
3004 *
3005 * 1. If we're dealing with newer firmware we'll simply want to take
3006 * the chip's microprocessor out of RESET. This will cause the
3007 * firmware to start up from its start vector. And then we'll loop
3008 * until the firmware indicates it's started again (PCIE_FW.HALT
3009 * reset to 0) or we timeout.
3010 *
3011 * 2. If we're dealing with older firmware then we'll need to RESET
3012 * the chip since older firmware won't recognize the PCIE_FW.HALT
3013 * flag and automatically RESET itself on startup.
3014 */
stephen hemmingerde5b8672013-12-18 14:16:47 -08003015static int t4_fw_restart(struct adapter *adap, unsigned int mbox, int reset)
Vipul Pandya26f7cbc2012-09-26 02:39:42 +00003016{
3017 if (reset) {
3018 /*
3019 * Since we're directing the RESET instead of the firmware
3020 * doing it automatically, we need to clear the PCIE_FW.HALT
3021 * bit.
3022 */
3023 t4_set_reg_field(adap, PCIE_FW, FW_PCIE_FW_HALT, 0);
3024
3025 /*
3026 * If we've been given a valid mailbox, first try to get the
3027 * firmware to do the RESET. If that works, great and we can
3028 * return success. Otherwise, if we haven't been given a
3029 * valid mailbox or the RESET command failed, fall back to
3030 * hitting the chip with a hammer.
3031 */
3032 if (mbox <= FW_PCIE_FW_MASTER_MASK) {
3033 t4_set_reg_field(adap, CIM_BOOT_CFG, UPCRST, 0);
3034 msleep(100);
3035 if (t4_fw_reset(adap, mbox,
3036 PIORST | PIORSTMODE) == 0)
3037 return 0;
3038 }
3039
3040 t4_write_reg(adap, PL_RST, PIORST | PIORSTMODE);
3041 msleep(2000);
3042 } else {
3043 int ms;
3044
3045 t4_set_reg_field(adap, CIM_BOOT_CFG, UPCRST, 0);
3046 for (ms = 0; ms < FW_CMD_MAX_TIMEOUT; ) {
3047 if (!(t4_read_reg(adap, PCIE_FW) & FW_PCIE_FW_HALT))
3048 return 0;
3049 msleep(100);
3050 ms += 100;
3051 }
3052 return -ETIMEDOUT;
3053 }
3054 return 0;
3055}
3056
3057/**
3058 * t4_fw_upgrade - perform all of the steps necessary to upgrade FW
3059 * @adap: the adapter
3060 * @mbox: mailbox to use for the FW RESET command (if desired)
3061 * @fw_data: the firmware image to write
3062 * @size: image size
3063 * @force: force upgrade even if firmware doesn't cooperate
3064 *
3065 * Perform all of the steps necessary for upgrading an adapter's
3066 * firmware image. Normally this requires the cooperation of the
3067 * existing firmware in order to halt all existing activities
3068 * but if an invalid mailbox token is passed in we skip that step
3069 * (though we'll still put the adapter microprocessor into RESET in
3070 * that case).
3071 *
3072 * On successful return the new firmware will have been loaded and
3073 * the adapter will have been fully RESET losing all previous setup
3074 * state. On unsuccessful return the adapter may be completely hosed ...
3075 * positive errno indicates that the adapter is ~probably~ intact, a
3076 * negative errno indicates that things are looking bad ...
3077 */
Hariprasad Shenai22c0b962014-10-15 01:54:14 +05303078int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
3079 const u8 *fw_data, unsigned int size, int force)
Vipul Pandya26f7cbc2012-09-26 02:39:42 +00003080{
3081 const struct fw_hdr *fw_hdr = (const struct fw_hdr *)fw_data;
3082 int reset, ret;
3083
3084 ret = t4_fw_halt(adap, mbox, force);
3085 if (ret < 0 && !force)
3086 return ret;
3087
3088 ret = t4_load_fw(adap, fw_data, size);
3089 if (ret < 0)
3090 return ret;
3091
3092 /*
3093 * Older versions of the firmware don't understand the new
3094 * PCIE_FW.HALT flag and so won't know to perform a RESET when they
3095 * restart. So for newly loaded older firmware we'll have to do the
3096 * RESET for it so it starts up on a clean slate. We can tell if
3097 * the newly loaded firmware will handle this right by checking
3098 * its header flags to see if it advertises the capability.
3099 */
3100 reset = ((ntohl(fw_hdr->flags) & FW_HDR_FLAGS_RESET_HALT) == 0);
3101 return t4_fw_restart(adap, mbox, reset);
3102}
3103
Vipul Pandya636f9d32012-09-26 02:39:39 +00003104/**
3105 * t4_fixup_host_params - fix up host-dependent parameters
3106 * @adap: the adapter
3107 * @page_size: the host's Base Page Size
3108 * @cache_line_size: the host's Cache Line Size
3109 *
3110 * Various registers in T4 contain values which are dependent on the
3111 * host's Base Page and Cache Line Sizes. This function will fix all of
3112 * those registers with the appropriate values as passed in ...
3113 */
3114int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
3115 unsigned int cache_line_size)
3116{
3117 unsigned int page_shift = fls(page_size) - 1;
3118 unsigned int sge_hps = page_shift - 10;
3119 unsigned int stat_len = cache_line_size > 64 ? 128 : 64;
3120 unsigned int fl_align = cache_line_size < 32 ? 32 : cache_line_size;
3121 unsigned int fl_align_log = fls(fl_align) - 1;
3122
3123 t4_write_reg(adap, SGE_HOST_PAGE_SIZE,
3124 HOSTPAGESIZEPF0(sge_hps) |
3125 HOSTPAGESIZEPF1(sge_hps) |
3126 HOSTPAGESIZEPF2(sge_hps) |
3127 HOSTPAGESIZEPF3(sge_hps) |
3128 HOSTPAGESIZEPF4(sge_hps) |
3129 HOSTPAGESIZEPF5(sge_hps) |
3130 HOSTPAGESIZEPF6(sge_hps) |
3131 HOSTPAGESIZEPF7(sge_hps));
3132
3133 t4_set_reg_field(adap, SGE_CONTROL,
Vipul Pandya0dad9e92012-11-07 03:45:46 +00003134 INGPADBOUNDARY_MASK |
Vipul Pandya636f9d32012-09-26 02:39:39 +00003135 EGRSTATUSPAGESIZE_MASK,
3136 INGPADBOUNDARY(fl_align_log - 5) |
3137 EGRSTATUSPAGESIZE(stat_len != 64));
3138
3139 /*
3140 * Adjust various SGE Free List Host Buffer Sizes.
3141 *
3142 * This is something of a crock since we're using fixed indices into
3143 * the array which are also known by the sge.c code and the T4
3144 * Firmware Configuration File. We need to come up with a much better
3145 * approach to managing this array. For now, the first four entries
3146 * are:
3147 *
3148 * 0: Host Page Size
3149 * 1: 64KB
3150 * 2: Buffer size corresponding to 1500 byte MTU (unpacked mode)
3151 * 3: Buffer size corresponding to 9000 byte MTU (unpacked mode)
3152 *
3153 * For the single-MTU buffers in unpacked mode we need to include
3154 * space for the SGE Control Packet Shift, 14 byte Ethernet header,
3155 * possible 4 byte VLAN tag, all rounded up to the next Ingress Packet
3156 * Padding boundry. All of these are accommodated in the Factory
3157 * Default Firmware Configuration File but we need to adjust it for
3158 * this host's cache line size.
3159 */
3160 t4_write_reg(adap, SGE_FL_BUFFER_SIZE0, page_size);
3161 t4_write_reg(adap, SGE_FL_BUFFER_SIZE2,
3162 (t4_read_reg(adap, SGE_FL_BUFFER_SIZE2) + fl_align-1)
3163 & ~(fl_align-1));
3164 t4_write_reg(adap, SGE_FL_BUFFER_SIZE3,
3165 (t4_read_reg(adap, SGE_FL_BUFFER_SIZE3) + fl_align-1)
3166 & ~(fl_align-1));
3167
3168 t4_write_reg(adap, ULP_RX_TDDP_PSZ, HPZ0(page_shift - 12));
3169
3170 return 0;
3171}
3172
3173/**
3174 * t4_fw_initialize - ask FW to initialize the device
3175 * @adap: the adapter
3176 * @mbox: mailbox to use for the FW command
3177 *
3178 * Issues a command to FW to partially initialize the device. This
3179 * performs initialization that generally doesn't depend on user input.
3180 */
3181int t4_fw_initialize(struct adapter *adap, unsigned int mbox)
3182{
3183 struct fw_initialize_cmd c;
3184
3185 memset(&c, 0, sizeof(c));
3186 INIT_CMD(c, INITIALIZE, WRITE);
3187 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3188}
3189
3190/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003191 * t4_query_params - query FW or device parameters
3192 * @adap: the adapter
3193 * @mbox: mailbox to use for the FW command
3194 * @pf: the PF
3195 * @vf: the VF
3196 * @nparams: the number of parameters
3197 * @params: the parameter names
3198 * @val: the parameter values
3199 *
3200 * Reads the value of FW or device parameters. Up to 7 parameters can be
3201 * queried at once.
3202 */
3203int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
3204 unsigned int vf, unsigned int nparams, const u32 *params,
3205 u32 *val)
3206{
3207 int i, ret;
3208 struct fw_params_cmd c;
3209 __be32 *p = &c.param[0].mnem;
3210
3211 if (nparams > 7)
3212 return -EINVAL;
3213
3214 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303215 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_PARAMS_CMD) | FW_CMD_REQUEST_F |
3216 FW_CMD_READ_F | FW_PARAMS_CMD_PFN(pf) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003217 FW_PARAMS_CMD_VFN(vf));
3218 c.retval_len16 = htonl(FW_LEN16(c));
3219 for (i = 0; i < nparams; i++, p += 2)
3220 *p = htonl(*params++);
3221
3222 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
3223 if (ret == 0)
3224 for (i = 0, p = &c.param[0].val; i < nparams; i++, p += 2)
3225 *val++ = ntohl(*p);
3226 return ret;
3227}
3228
3229/**
Anish Bhatt688848b2014-06-19 21:37:13 -07003230 * t4_set_params_nosleep - sets FW or device parameters
3231 * @adap: the adapter
3232 * @mbox: mailbox to use for the FW command
3233 * @pf: the PF
3234 * @vf: the VF
3235 * @nparams: the number of parameters
3236 * @params: the parameter names
3237 * @val: the parameter values
3238 *
3239 * Does not ever sleep
3240 * Sets the value of FW or device parameters. Up to 7 parameters can be
3241 * specified at once.
3242 */
3243int t4_set_params_nosleep(struct adapter *adap, unsigned int mbox,
3244 unsigned int pf, unsigned int vf,
3245 unsigned int nparams, const u32 *params,
3246 const u32 *val)
3247{
3248 struct fw_params_cmd c;
3249 __be32 *p = &c.param[0].mnem;
3250
3251 if (nparams > 7)
3252 return -EINVAL;
3253
3254 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303255 c.op_to_vfn = cpu_to_be32(FW_CMD_OP_V(FW_PARAMS_CMD) |
3256 FW_CMD_REQUEST_F | FW_CMD_WRITE_F |
Anish Bhatt688848b2014-06-19 21:37:13 -07003257 FW_PARAMS_CMD_PFN(pf) |
3258 FW_PARAMS_CMD_VFN(vf));
3259 c.retval_len16 = cpu_to_be32(FW_LEN16(c));
3260
3261 while (nparams--) {
3262 *p++ = cpu_to_be32(*params++);
3263 *p++ = cpu_to_be32(*val++);
3264 }
3265
3266 return t4_wr_mbox_ns(adap, mbox, &c, sizeof(c), NULL);
3267}
3268
3269/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003270 * t4_set_params - sets FW or device parameters
3271 * @adap: the adapter
3272 * @mbox: mailbox to use for the FW command
3273 * @pf: the PF
3274 * @vf: the VF
3275 * @nparams: the number of parameters
3276 * @params: the parameter names
3277 * @val: the parameter values
3278 *
3279 * Sets the value of FW or device parameters. Up to 7 parameters can be
3280 * specified at once.
3281 */
3282int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
3283 unsigned int vf, unsigned int nparams, const u32 *params,
3284 const u32 *val)
3285{
3286 struct fw_params_cmd c;
3287 __be32 *p = &c.param[0].mnem;
3288
3289 if (nparams > 7)
3290 return -EINVAL;
3291
3292 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303293 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_PARAMS_CMD) | FW_CMD_REQUEST_F |
3294 FW_CMD_WRITE_F | FW_PARAMS_CMD_PFN(pf) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003295 FW_PARAMS_CMD_VFN(vf));
3296 c.retval_len16 = htonl(FW_LEN16(c));
3297 while (nparams--) {
3298 *p++ = htonl(*params++);
3299 *p++ = htonl(*val++);
3300 }
3301
3302 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3303}
3304
3305/**
3306 * t4_cfg_pfvf - configure PF/VF resource limits
3307 * @adap: the adapter
3308 * @mbox: mailbox to use for the FW command
3309 * @pf: the PF being configured
3310 * @vf: the VF being configured
3311 * @txq: the max number of egress queues
3312 * @txq_eth_ctrl: the max number of egress Ethernet or control queues
3313 * @rxqi: the max number of interrupt-capable ingress queues
3314 * @rxq: the max number of interruptless ingress queues
3315 * @tc: the PCI traffic class
3316 * @vi: the max number of virtual interfaces
3317 * @cmask: the channel access rights mask for the PF/VF
3318 * @pmask: the port access rights mask for the PF/VF
3319 * @nexact: the maximum number of exact MPS filters
3320 * @rcaps: read capabilities
3321 * @wxcaps: write/execute capabilities
3322 *
3323 * Configures resource limits and capabilities for a physical or virtual
3324 * function.
3325 */
3326int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
3327 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
3328 unsigned int rxqi, unsigned int rxq, unsigned int tc,
3329 unsigned int vi, unsigned int cmask, unsigned int pmask,
3330 unsigned int nexact, unsigned int rcaps, unsigned int wxcaps)
3331{
3332 struct fw_pfvf_cmd c;
3333
3334 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303335 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_PFVF_CMD) | FW_CMD_REQUEST_F |
3336 FW_CMD_WRITE_F | FW_PFVF_CMD_PFN(pf) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003337 FW_PFVF_CMD_VFN(vf));
3338 c.retval_len16 = htonl(FW_LEN16(c));
3339 c.niqflint_niq = htonl(FW_PFVF_CMD_NIQFLINT(rxqi) |
3340 FW_PFVF_CMD_NIQ(rxq));
Casey Leedom81323b72010-06-25 12:10:32 +00003341 c.type_to_neq = htonl(FW_PFVF_CMD_CMASK(cmask) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003342 FW_PFVF_CMD_PMASK(pmask) |
3343 FW_PFVF_CMD_NEQ(txq));
3344 c.tc_to_nexactf = htonl(FW_PFVF_CMD_TC(tc) | FW_PFVF_CMD_NVI(vi) |
3345 FW_PFVF_CMD_NEXACTF(nexact));
3346 c.r_caps_to_nethctrl = htonl(FW_PFVF_CMD_R_CAPS(rcaps) |
3347 FW_PFVF_CMD_WX_CAPS(wxcaps) |
3348 FW_PFVF_CMD_NETHCTRL(txq_eth_ctrl));
3349 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3350}
3351
3352/**
3353 * t4_alloc_vi - allocate a virtual interface
3354 * @adap: the adapter
3355 * @mbox: mailbox to use for the FW command
3356 * @port: physical port associated with the VI
3357 * @pf: the PF owning the VI
3358 * @vf: the VF owning the VI
3359 * @nmac: number of MAC addresses needed (1 to 5)
3360 * @mac: the MAC addresses of the VI
3361 * @rss_size: size of RSS table slice associated with this VI
3362 *
3363 * Allocates a virtual interface for the given physical port. If @mac is
3364 * not %NULL it contains the MAC addresses of the VI as assigned by FW.
3365 * @mac should be large enough to hold @nmac Ethernet addresses, they are
3366 * stored consecutively so the space needed is @nmac * 6 bytes.
3367 * Returns a negative error number or the non-negative VI id.
3368 */
3369int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
3370 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
3371 unsigned int *rss_size)
3372{
3373 int ret;
3374 struct fw_vi_cmd c;
3375
3376 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303377 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_VI_CMD) | FW_CMD_REQUEST_F |
3378 FW_CMD_WRITE_F | FW_CMD_EXEC_F |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003379 FW_VI_CMD_PFN(pf) | FW_VI_CMD_VFN(vf));
3380 c.alloc_to_len16 = htonl(FW_VI_CMD_ALLOC | FW_LEN16(c));
3381 c.portid_pkd = FW_VI_CMD_PORTID(port);
3382 c.nmac = nmac - 1;
3383
3384 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
3385 if (ret)
3386 return ret;
3387
3388 if (mac) {
3389 memcpy(mac, c.mac, sizeof(c.mac));
3390 switch (nmac) {
3391 case 5:
3392 memcpy(mac + 24, c.nmac3, sizeof(c.nmac3));
3393 case 4:
3394 memcpy(mac + 18, c.nmac2, sizeof(c.nmac2));
3395 case 3:
3396 memcpy(mac + 12, c.nmac1, sizeof(c.nmac1));
3397 case 2:
3398 memcpy(mac + 6, c.nmac0, sizeof(c.nmac0));
3399 }
3400 }
3401 if (rss_size)
3402 *rss_size = FW_VI_CMD_RSSSIZE_GET(ntohs(c.rsssize_pkd));
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003403 return FW_VI_CMD_VIID_GET(ntohs(c.type_viid));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003404}
3405
3406/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003407 * t4_set_rxmode - set Rx properties of a virtual interface
3408 * @adap: the adapter
3409 * @mbox: mailbox to use for the FW command
3410 * @viid: the VI id
3411 * @mtu: the new MTU or -1
3412 * @promisc: 1 to enable promiscuous mode, 0 to disable it, -1 no change
3413 * @all_multi: 1 to enable all-multi mode, 0 to disable it, -1 no change
3414 * @bcast: 1 to enable broadcast Rx, 0 to disable it, -1 no change
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00003415 * @vlanex: 1 to enable HW VLAN extraction, 0 to disable it, -1 no change
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003416 * @sleep_ok: if true we may sleep while awaiting command completion
3417 *
3418 * Sets Rx properties of a virtual interface.
3419 */
3420int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00003421 int mtu, int promisc, int all_multi, int bcast, int vlanex,
3422 bool sleep_ok)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003423{
3424 struct fw_vi_rxmode_cmd c;
3425
3426 /* convert to FW values */
3427 if (mtu < 0)
3428 mtu = FW_RXMODE_MTU_NO_CHG;
3429 if (promisc < 0)
3430 promisc = FW_VI_RXMODE_CMD_PROMISCEN_MASK;
3431 if (all_multi < 0)
3432 all_multi = FW_VI_RXMODE_CMD_ALLMULTIEN_MASK;
3433 if (bcast < 0)
3434 bcast = FW_VI_RXMODE_CMD_BROADCASTEN_MASK;
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00003435 if (vlanex < 0)
3436 vlanex = FW_VI_RXMODE_CMD_VLANEXEN_MASK;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003437
3438 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303439 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_RXMODE_CMD) | FW_CMD_REQUEST_F |
3440 FW_CMD_WRITE_F | FW_VI_RXMODE_CMD_VIID(viid));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003441 c.retval_len16 = htonl(FW_LEN16(c));
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00003442 c.mtu_to_vlanexen = htonl(FW_VI_RXMODE_CMD_MTU(mtu) |
3443 FW_VI_RXMODE_CMD_PROMISCEN(promisc) |
3444 FW_VI_RXMODE_CMD_ALLMULTIEN(all_multi) |
3445 FW_VI_RXMODE_CMD_BROADCASTEN(bcast) |
3446 FW_VI_RXMODE_CMD_VLANEXEN(vlanex));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003447 return t4_wr_mbox_meat(adap, mbox, &c, sizeof(c), NULL, sleep_ok);
3448}
3449
3450/**
3451 * t4_alloc_mac_filt - allocates exact-match filters for MAC addresses
3452 * @adap: the adapter
3453 * @mbox: mailbox to use for the FW command
3454 * @viid: the VI id
3455 * @free: if true any existing filters for this VI id are first removed
3456 * @naddr: the number of MAC addresses to allocate filters for (up to 7)
3457 * @addr: the MAC address(es)
3458 * @idx: where to store the index of each allocated filter
3459 * @hash: pointer to hash address filter bitmap
3460 * @sleep_ok: call is allowed to sleep
3461 *
3462 * Allocates an exact-match filter for each of the supplied addresses and
3463 * sets it to the corresponding address. If @idx is not %NULL it should
3464 * have at least @naddr entries, each of which will be set to the index of
3465 * the filter allocated for the corresponding MAC address. If a filter
3466 * could not be allocated for an address its index is set to 0xffff.
3467 * If @hash is not %NULL addresses that fail to allocate an exact filter
3468 * are hashed and update the hash filter bitmap pointed at by @hash.
3469 *
3470 * Returns a negative error number or the number of filters allocated.
3471 */
3472int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
3473 unsigned int viid, bool free, unsigned int naddr,
3474 const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok)
3475{
3476 int i, ret;
3477 struct fw_vi_mac_cmd c;
3478 struct fw_vi_mac_exact *p;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303479 unsigned int max_naddr = is_t4(adap->params.chip) ?
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003480 NUM_MPS_CLS_SRAM_L_INSTANCES :
3481 NUM_MPS_T5_CLS_SRAM_L_INSTANCES;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003482
3483 if (naddr > 7)
3484 return -EINVAL;
3485
3486 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303487 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_MAC_CMD) | FW_CMD_REQUEST_F |
3488 FW_CMD_WRITE_F | (free ? FW_CMD_EXEC_F : 0) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003489 FW_VI_MAC_CMD_VIID(viid));
3490 c.freemacs_to_len16 = htonl(FW_VI_MAC_CMD_FREEMACS(free) |
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303491 FW_CMD_LEN16_V((naddr + 2) / 2));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003492
3493 for (i = 0, p = c.u.exact; i < naddr; i++, p++) {
3494 p->valid_to_idx = htons(FW_VI_MAC_CMD_VALID |
3495 FW_VI_MAC_CMD_IDX(FW_VI_MAC_ADD_MAC));
3496 memcpy(p->macaddr, addr[i], sizeof(p->macaddr));
3497 }
3498
3499 ret = t4_wr_mbox_meat(adap, mbox, &c, sizeof(c), &c, sleep_ok);
3500 if (ret)
3501 return ret;
3502
3503 for (i = 0, p = c.u.exact; i < naddr; i++, p++) {
3504 u16 index = FW_VI_MAC_CMD_IDX_GET(ntohs(p->valid_to_idx));
3505
3506 if (idx)
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003507 idx[i] = index >= max_naddr ? 0xffff : index;
3508 if (index < max_naddr)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003509 ret++;
3510 else if (hash)
Dimitris Michailidisce9aeb52010-12-03 10:39:04 +00003511 *hash |= (1ULL << hash_mac_addr(addr[i]));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003512 }
3513 return ret;
3514}
3515
3516/**
3517 * t4_change_mac - modifies the exact-match filter for a MAC address
3518 * @adap: the adapter
3519 * @mbox: mailbox to use for the FW command
3520 * @viid: the VI id
3521 * @idx: index of existing filter for old value of MAC address, or -1
3522 * @addr: the new MAC address value
3523 * @persist: whether a new MAC allocation should be persistent
3524 * @add_smt: if true also add the address to the HW SMT
3525 *
3526 * Modifies an exact-match filter and sets it to the new MAC address.
3527 * Note that in general it is not possible to modify the value of a given
3528 * filter so the generic way to modify an address filter is to free the one
3529 * being used by the old address value and allocate a new filter for the
3530 * new address value. @idx can be -1 if the address is a new addition.
3531 *
3532 * Returns a negative error number or the index of the filter with the new
3533 * MAC value.
3534 */
3535int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
3536 int idx, const u8 *addr, bool persist, bool add_smt)
3537{
3538 int ret, mode;
3539 struct fw_vi_mac_cmd c;
3540 struct fw_vi_mac_exact *p = c.u.exact;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303541 unsigned int max_mac_addr = is_t4(adap->params.chip) ?
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003542 NUM_MPS_CLS_SRAM_L_INSTANCES :
3543 NUM_MPS_T5_CLS_SRAM_L_INSTANCES;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003544
3545 if (idx < 0) /* new allocation */
3546 idx = persist ? FW_VI_MAC_ADD_PERSIST_MAC : FW_VI_MAC_ADD_MAC;
3547 mode = add_smt ? FW_VI_MAC_SMT_AND_MPSTCAM : FW_VI_MAC_MPS_TCAM_ENTRY;
3548
3549 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303550 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_MAC_CMD) | FW_CMD_REQUEST_F |
3551 FW_CMD_WRITE_F | FW_VI_MAC_CMD_VIID(viid));
3552 c.freemacs_to_len16 = htonl(FW_CMD_LEN16_V(1));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003553 p->valid_to_idx = htons(FW_VI_MAC_CMD_VALID |
3554 FW_VI_MAC_CMD_SMAC_RESULT(mode) |
3555 FW_VI_MAC_CMD_IDX(idx));
3556 memcpy(p->macaddr, addr, sizeof(p->macaddr));
3557
3558 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
3559 if (ret == 0) {
3560 ret = FW_VI_MAC_CMD_IDX_GET(ntohs(p->valid_to_idx));
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003561 if (ret >= max_mac_addr)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003562 ret = -ENOMEM;
3563 }
3564 return ret;
3565}
3566
3567/**
3568 * t4_set_addr_hash - program the MAC inexact-match hash filter
3569 * @adap: the adapter
3570 * @mbox: mailbox to use for the FW command
3571 * @viid: the VI id
3572 * @ucast: whether the hash filter should also match unicast addresses
3573 * @vec: the value to be written to the hash filter
3574 * @sleep_ok: call is allowed to sleep
3575 *
3576 * Sets the 64-bit inexact-match hash filter for a virtual interface.
3577 */
3578int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
3579 bool ucast, u64 vec, bool sleep_ok)
3580{
3581 struct fw_vi_mac_cmd c;
3582
3583 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303584 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_MAC_CMD) | FW_CMD_REQUEST_F |
3585 FW_CMD_WRITE_F | FW_VI_ENABLE_CMD_VIID(viid));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003586 c.freemacs_to_len16 = htonl(FW_VI_MAC_CMD_HASHVECEN |
3587 FW_VI_MAC_CMD_HASHUNIEN(ucast) |
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303588 FW_CMD_LEN16_V(1));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003589 c.u.hash.hashvec = cpu_to_be64(vec);
3590 return t4_wr_mbox_meat(adap, mbox, &c, sizeof(c), NULL, sleep_ok);
3591}
3592
3593/**
Anish Bhatt688848b2014-06-19 21:37:13 -07003594 * t4_enable_vi_params - enable/disable a virtual interface
3595 * @adap: the adapter
3596 * @mbox: mailbox to use for the FW command
3597 * @viid: the VI id
3598 * @rx_en: 1=enable Rx, 0=disable Rx
3599 * @tx_en: 1=enable Tx, 0=disable Tx
3600 * @dcb_en: 1=enable delivery of Data Center Bridging messages.
3601 *
3602 * Enables/disables a virtual interface. Note that setting DCB Enable
3603 * only makes sense when enabling a Virtual Interface ...
3604 */
3605int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
3606 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en)
3607{
3608 struct fw_vi_enable_cmd c;
3609
3610 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303611 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_ENABLE_CMD) | FW_CMD_REQUEST_F |
3612 FW_CMD_EXEC_F | FW_VI_ENABLE_CMD_VIID(viid));
Anish Bhatt688848b2014-06-19 21:37:13 -07003613
3614 c.ien_to_len16 = htonl(FW_VI_ENABLE_CMD_IEN(rx_en) |
3615 FW_VI_ENABLE_CMD_EEN(tx_en) | FW_LEN16(c) |
3616 FW_VI_ENABLE_CMD_DCB_INFO(dcb_en));
Anish Bhatt30f00842014-08-05 16:05:23 -07003617 return t4_wr_mbox_ns(adap, mbox, &c, sizeof(c), NULL);
Anish Bhatt688848b2014-06-19 21:37:13 -07003618}
3619
3620/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003621 * t4_enable_vi - enable/disable a virtual interface
3622 * @adap: the adapter
3623 * @mbox: mailbox to use for the FW command
3624 * @viid: the VI id
3625 * @rx_en: 1=enable Rx, 0=disable Rx
3626 * @tx_en: 1=enable Tx, 0=disable Tx
3627 *
3628 * Enables/disables a virtual interface.
3629 */
3630int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
3631 bool rx_en, bool tx_en)
3632{
Anish Bhatt688848b2014-06-19 21:37:13 -07003633 return t4_enable_vi_params(adap, mbox, viid, rx_en, tx_en, 0);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003634}
3635
3636/**
3637 * t4_identify_port - identify a VI's port by blinking its LED
3638 * @adap: the adapter
3639 * @mbox: mailbox to use for the FW command
3640 * @viid: the VI id
3641 * @nblinks: how many times to blink LED at 2.5 Hz
3642 *
3643 * Identifies a VI's port by blinking its LED.
3644 */
3645int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
3646 unsigned int nblinks)
3647{
3648 struct fw_vi_enable_cmd c;
3649
Vipul Pandya0062b152012-11-06 03:37:09 +00003650 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303651 c.op_to_viid = htonl(FW_CMD_OP_V(FW_VI_ENABLE_CMD) | FW_CMD_REQUEST_F |
3652 FW_CMD_EXEC_F | FW_VI_ENABLE_CMD_VIID(viid));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003653 c.ien_to_len16 = htonl(FW_VI_ENABLE_CMD_LED | FW_LEN16(c));
3654 c.blinkdur = htons(nblinks);
3655 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3656}
3657
3658/**
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003659 * t4_iq_free - free an ingress queue and its FLs
3660 * @adap: the adapter
3661 * @mbox: mailbox to use for the FW command
3662 * @pf: the PF owning the queues
3663 * @vf: the VF owning the queues
3664 * @iqtype: the ingress queue type
3665 * @iqid: ingress queue id
3666 * @fl0id: FL0 queue id or 0xffff if no attached FL0
3667 * @fl1id: FL1 queue id or 0xffff if no attached FL1
3668 *
3669 * Frees an ingress queue and its associated FLs, if any.
3670 */
3671int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3672 unsigned int vf, unsigned int iqtype, unsigned int iqid,
3673 unsigned int fl0id, unsigned int fl1id)
3674{
3675 struct fw_iq_cmd c;
3676
3677 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303678 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_IQ_CMD) | FW_CMD_REQUEST_F |
3679 FW_CMD_EXEC_F | FW_IQ_CMD_PFN(pf) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003680 FW_IQ_CMD_VFN(vf));
3681 c.alloc_to_len16 = htonl(FW_IQ_CMD_FREE | FW_LEN16(c));
3682 c.type_to_iqandstindex = htonl(FW_IQ_CMD_TYPE(iqtype));
3683 c.iqid = htons(iqid);
3684 c.fl0id = htons(fl0id);
3685 c.fl1id = htons(fl1id);
3686 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3687}
3688
3689/**
3690 * t4_eth_eq_free - free an Ethernet egress queue
3691 * @adap: the adapter
3692 * @mbox: mailbox to use for the FW command
3693 * @pf: the PF owning the queue
3694 * @vf: the VF owning the queue
3695 * @eqid: egress queue id
3696 *
3697 * Frees an Ethernet egress queue.
3698 */
3699int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3700 unsigned int vf, unsigned int eqid)
3701{
3702 struct fw_eq_eth_cmd c;
3703
3704 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303705 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_ETH_CMD) | FW_CMD_REQUEST_F |
3706 FW_CMD_EXEC_F | FW_EQ_ETH_CMD_PFN(pf) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003707 FW_EQ_ETH_CMD_VFN(vf));
3708 c.alloc_to_len16 = htonl(FW_EQ_ETH_CMD_FREE | FW_LEN16(c));
3709 c.eqid_pkd = htonl(FW_EQ_ETH_CMD_EQID(eqid));
3710 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3711}
3712
3713/**
3714 * t4_ctrl_eq_free - free a control egress queue
3715 * @adap: the adapter
3716 * @mbox: mailbox to use for the FW command
3717 * @pf: the PF owning the queue
3718 * @vf: the VF owning the queue
3719 * @eqid: egress queue id
3720 *
3721 * Frees a control egress queue.
3722 */
3723int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3724 unsigned int vf, unsigned int eqid)
3725{
3726 struct fw_eq_ctrl_cmd c;
3727
3728 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303729 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_CTRL_CMD) | FW_CMD_REQUEST_F |
3730 FW_CMD_EXEC_F | FW_EQ_CTRL_CMD_PFN(pf) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003731 FW_EQ_CTRL_CMD_VFN(vf));
3732 c.alloc_to_len16 = htonl(FW_EQ_CTRL_CMD_FREE | FW_LEN16(c));
3733 c.cmpliqid_eqid = htonl(FW_EQ_CTRL_CMD_EQID(eqid));
3734 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3735}
3736
3737/**
3738 * t4_ofld_eq_free - free an offload egress queue
3739 * @adap: the adapter
3740 * @mbox: mailbox to use for the FW command
3741 * @pf: the PF owning the queue
3742 * @vf: the VF owning the queue
3743 * @eqid: egress queue id
3744 *
3745 * Frees a control egress queue.
3746 */
3747int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3748 unsigned int vf, unsigned int eqid)
3749{
3750 struct fw_eq_ofld_cmd c;
3751
3752 memset(&c, 0, sizeof(c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303753 c.op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_OFLD_CMD) | FW_CMD_REQUEST_F |
3754 FW_CMD_EXEC_F | FW_EQ_OFLD_CMD_PFN(pf) |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003755 FW_EQ_OFLD_CMD_VFN(vf));
3756 c.alloc_to_len16 = htonl(FW_EQ_OFLD_CMD_FREE | FW_LEN16(c));
3757 c.eqid_pkd = htonl(FW_EQ_OFLD_CMD_EQID(eqid));
3758 return t4_wr_mbox(adap, mbox, &c, sizeof(c), NULL);
3759}
3760
3761/**
3762 * t4_handle_fw_rpl - process a FW reply message
3763 * @adap: the adapter
3764 * @rpl: start of the FW message
3765 *
3766 * Processes a FW message, such as link state change messages.
3767 */
3768int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl)
3769{
3770 u8 opcode = *(const u8 *)rpl;
3771
3772 if (opcode == FW_PORT_CMD) { /* link/module state change message */
3773 int speed = 0, fc = 0;
3774 const struct fw_port_cmd *p = (void *)rpl;
3775 int chan = FW_PORT_CMD_PORTID_GET(ntohl(p->op_to_portid));
3776 int port = adap->chan_map[chan];
3777 struct port_info *pi = adap2pinfo(adap, port);
3778 struct link_config *lc = &pi->link_cfg;
3779 u32 stat = ntohl(p->u.info.lstatus_to_modtype);
3780 int link_ok = (stat & FW_PORT_CMD_LSTATUS) != 0;
3781 u32 mod = FW_PORT_CMD_MODTYPE_GET(stat);
3782
3783 if (stat & FW_PORT_CMD_RXPAUSE)
3784 fc |= PAUSE_RX;
3785 if (stat & FW_PORT_CMD_TXPAUSE)
3786 fc |= PAUSE_TX;
3787 if (stat & FW_PORT_CMD_LSPEED(FW_PORT_CAP_SPEED_100M))
Ben Hutchingse8b39012014-02-23 00:03:24 +00003788 speed = 100;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003789 else if (stat & FW_PORT_CMD_LSPEED(FW_PORT_CAP_SPEED_1G))
Ben Hutchingse8b39012014-02-23 00:03:24 +00003790 speed = 1000;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003791 else if (stat & FW_PORT_CMD_LSPEED(FW_PORT_CAP_SPEED_10G))
Ben Hutchingse8b39012014-02-23 00:03:24 +00003792 speed = 10000;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05303793 else if (stat & FW_PORT_CMD_LSPEED(FW_PORT_CAP_SPEED_40G))
Ben Hutchingse8b39012014-02-23 00:03:24 +00003794 speed = 40000;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003795
3796 if (link_ok != lc->link_ok || speed != lc->speed ||
3797 fc != lc->fc) { /* something changed */
3798 lc->link_ok = link_ok;
3799 lc->speed = speed;
3800 lc->fc = fc;
Hariprasad Shenai444018a2014-09-01 19:54:55 +05303801 lc->supported = be16_to_cpu(p->u.info.pcap);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003802 t4_os_link_changed(adap, port, link_ok);
3803 }
3804 if (mod != pi->mod_type) {
3805 pi->mod_type = mod;
3806 t4_os_portmod_changed(adap, port);
3807 }
3808 }
3809 return 0;
3810}
3811
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003812static void get_pci_mode(struct adapter *adapter, struct pci_params *p)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003813{
3814 u16 val;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003815
Jiang Liue5c8ae52012-08-20 13:53:19 -06003816 if (pci_is_pcie(adapter->pdev)) {
3817 pcie_capability_read_word(adapter->pdev, PCI_EXP_LNKSTA, &val);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003818 p->speed = val & PCI_EXP_LNKSTA_CLS;
3819 p->width = (val & PCI_EXP_LNKSTA_NLW) >> 4;
3820 }
3821}
3822
3823/**
3824 * init_link_config - initialize a link's SW state
3825 * @lc: structure holding the link state
3826 * @caps: link capabilities
3827 *
3828 * Initializes the SW state maintained for each link, including the link's
3829 * capabilities and default speed/flow-control/autonegotiation settings.
3830 */
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003831static void init_link_config(struct link_config *lc, unsigned int caps)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003832{
3833 lc->supported = caps;
3834 lc->requested_speed = 0;
3835 lc->speed = 0;
3836 lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
3837 if (lc->supported & FW_PORT_CAP_ANEG) {
3838 lc->advertising = lc->supported & ADVERT_MASK;
3839 lc->autoneg = AUTONEG_ENABLE;
3840 lc->requested_fc |= PAUSE_AUTONEG;
3841 } else {
3842 lc->advertising = 0;
3843 lc->autoneg = AUTONEG_DISABLE;
3844 }
3845}
3846
Hariprasad Shenai8203b502014-10-09 05:48:47 +05303847#define CIM_PF_NOACCESS 0xeeeeeeee
3848
3849int t4_wait_dev_ready(void __iomem *regs)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003850{
Hariprasad Shenai8203b502014-10-09 05:48:47 +05303851 u32 whoami;
3852
3853 whoami = readl(regs + PL_WHOAMI);
3854 if (whoami != 0xffffffff && whoami != CIM_PF_NOACCESS)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003855 return 0;
Hariprasad Shenai8203b502014-10-09 05:48:47 +05303856
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003857 msleep(500);
Hariprasad Shenai8203b502014-10-09 05:48:47 +05303858 whoami = readl(regs + PL_WHOAMI);
3859 return (whoami != 0xffffffff && whoami != CIM_PF_NOACCESS ? 0 : -EIO);
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003860}
3861
Hariprasad Shenaife2ee132014-09-10 17:44:28 +05303862struct flash_desc {
3863 u32 vendor_and_model_id;
3864 u32 size_mb;
3865};
3866
Bill Pemberton91744942012-12-03 09:23:02 -05003867static int get_flash_params(struct adapter *adap)
Dimitris Michailidis900a6592010-06-18 10:05:27 +00003868{
Hariprasad Shenaife2ee132014-09-10 17:44:28 +05303869 /* Table for non-Numonix supported flash parts. Numonix parts are left
3870 * to the preexisting code. All flash parts have 64KB sectors.
3871 */
3872 static struct flash_desc supported_flash[] = {
3873 { 0x150201, 4 << 20 }, /* Spansion 4MB S25FL032P */
3874 };
3875
Dimitris Michailidis900a6592010-06-18 10:05:27 +00003876 int ret;
3877 u32 info;
3878
3879 ret = sf1_write(adap, 1, 1, 0, SF_RD_ID);
3880 if (!ret)
3881 ret = sf1_read(adap, 3, 0, 1, &info);
3882 t4_write_reg(adap, SF_OP, 0); /* unlock SF */
3883 if (ret)
3884 return ret;
3885
Hariprasad Shenaife2ee132014-09-10 17:44:28 +05303886 for (ret = 0; ret < ARRAY_SIZE(supported_flash); ++ret)
3887 if (supported_flash[ret].vendor_and_model_id == info) {
3888 adap->params.sf_size = supported_flash[ret].size_mb;
3889 adap->params.sf_nsec =
3890 adap->params.sf_size / SF_SEC_SIZE;
3891 return 0;
3892 }
3893
Dimitris Michailidis900a6592010-06-18 10:05:27 +00003894 if ((info & 0xff) != 0x20) /* not a Numonix flash */
3895 return -EINVAL;
3896 info >>= 16; /* log2 of size */
3897 if (info >= 0x14 && info < 0x18)
3898 adap->params.sf_nsec = 1 << (info - 16);
3899 else if (info == 0x18)
3900 adap->params.sf_nsec = 64;
3901 else
3902 return -EINVAL;
3903 adap->params.sf_size = 1 << info;
3904 adap->params.sf_fw_start =
3905 t4_read_reg(adap, CIM_BOOT_CFG) & BOOTADDR_MASK;
Hariprasad Shenaic2906072014-09-10 17:44:30 +05303906
3907 if (adap->params.sf_size < FLASH_MIN_SIZE)
3908 dev_warn(adap->pdev_dev, "WARNING!!! FLASH size %#x < %#x!!!\n",
3909 adap->params.sf_size, FLASH_MIN_SIZE);
Dimitris Michailidis900a6592010-06-18 10:05:27 +00003910 return 0;
3911}
3912
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003913/**
3914 * t4_prep_adapter - prepare SW and HW for operation
3915 * @adapter: the adapter
3916 * @reset: if true perform a HW reset
3917 *
3918 * Initialize adapter SW state for the various HW modules, set initial
3919 * values for some adapter tunables, take PHYs out of reset, and
3920 * initialize the MDIO interface.
3921 */
Bill Pemberton91744942012-12-03 09:23:02 -05003922int t4_prep_adapter(struct adapter *adapter)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003923{
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003924 int ret, ver;
3925 uint16_t device_id;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303926 u32 pl_rev;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003927
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003928 get_pci_mode(adapter, &adapter->params.pci);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303929 pl_rev = G_REV(t4_read_reg(adapter, PL_REV));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003930
Dimitris Michailidis900a6592010-06-18 10:05:27 +00003931 ret = get_flash_params(adapter);
3932 if (ret < 0) {
3933 dev_err(adapter->pdev_dev, "error %d identifying flash\n", ret);
3934 return ret;
3935 }
3936
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003937 /* Retrieve adapter's device ID
3938 */
3939 pci_read_config_word(adapter->pdev, PCI_DEVICE_ID, &device_id);
3940 ver = device_id >> 12;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303941 adapter->params.chip = 0;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003942 switch (ver) {
3943 case CHELSIO_T4:
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303944 adapter->params.chip |= CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003945 break;
3946 case CHELSIO_T5:
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303947 adapter->params.chip |= CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003948 break;
3949 default:
3950 dev_err(adapter->pdev_dev, "Device %d is not supported\n",
3951 device_id);
3952 return -EINVAL;
3953 }
3954
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003955 init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
3956
3957 /*
3958 * Default port for debugging in case we can't reach FW.
3959 */
3960 adapter->params.nports = 1;
3961 adapter->params.portvec = 1;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003962 adapter->params.vpd.cclk = 50000;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00003963 return 0;
3964}
3965
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05303966/**
3967 * t4_init_tp_params - initialize adap->params.tp
3968 * @adap: the adapter
3969 *
3970 * Initialize various fields of the adapter's TP Parameters structure.
3971 */
3972int t4_init_tp_params(struct adapter *adap)
3973{
3974 int chan;
3975 u32 v;
3976
3977 v = t4_read_reg(adap, TP_TIMER_RESOLUTION);
3978 adap->params.tp.tre = TIMERRESOLUTION_GET(v);
3979 adap->params.tp.dack_re = DELAYEDACKRESOLUTION_GET(v);
3980
3981 /* MODQ_REQ_MAP defaults to setting queues 0-3 to chan 0-3 */
3982 for (chan = 0; chan < NCHAN; chan++)
3983 adap->params.tp.tx_modq[chan] = chan;
3984
3985 /* Cache the adapter's Compressed Filter Mode and global Incress
3986 * Configuration.
3987 */
3988 t4_read_indirect(adap, TP_PIO_ADDR, TP_PIO_DATA,
3989 &adap->params.tp.vlan_pri_map, 1,
3990 TP_VLAN_PRI_MAP);
3991 t4_read_indirect(adap, TP_PIO_ADDR, TP_PIO_DATA,
3992 &adap->params.tp.ingress_config, 1,
3993 TP_INGRESS_CONFIG);
3994
3995 /* Now that we have TP_VLAN_PRI_MAP cached, we can calculate the field
3996 * shift positions of several elements of the Compressed Filter Tuple
3997 * for this adapter which we need frequently ...
3998 */
3999 adap->params.tp.vlan_shift = t4_filter_field_shift(adap, F_VLAN);
4000 adap->params.tp.vnic_shift = t4_filter_field_shift(adap, F_VNIC_ID);
4001 adap->params.tp.port_shift = t4_filter_field_shift(adap, F_PORT);
4002 adap->params.tp.protocol_shift = t4_filter_field_shift(adap,
4003 F_PROTOCOL);
4004
4005 /* If TP_INGRESS_CONFIG.VNID == 0, then TP_VLAN_PRI_MAP.VNIC_ID
4006 * represents the presense of an Outer VLAN instead of a VNIC ID.
4007 */
4008 if ((adap->params.tp.ingress_config & F_VNIC) == 0)
4009 adap->params.tp.vnic_shift = -1;
4010
4011 return 0;
4012}
4013
4014/**
4015 * t4_filter_field_shift - calculate filter field shift
4016 * @adap: the adapter
4017 * @filter_sel: the desired field (from TP_VLAN_PRI_MAP bits)
4018 *
4019 * Return the shift position of a filter field within the Compressed
4020 * Filter Tuple. The filter field is specified via its selection bit
4021 * within TP_VLAN_PRI_MAL (filter mode). E.g. F_VLAN.
4022 */
4023int t4_filter_field_shift(const struct adapter *adap, int filter_sel)
4024{
4025 unsigned int filter_mode = adap->params.tp.vlan_pri_map;
4026 unsigned int sel;
4027 int field_shift;
4028
4029 if ((filter_mode & filter_sel) == 0)
4030 return -1;
4031
4032 for (sel = 1, field_shift = 0; sel < filter_sel; sel <<= 1) {
4033 switch (filter_mode & sel) {
4034 case F_FCOE:
4035 field_shift += W_FT_FCOE;
4036 break;
4037 case F_PORT:
4038 field_shift += W_FT_PORT;
4039 break;
4040 case F_VNIC_ID:
4041 field_shift += W_FT_VNIC_ID;
4042 break;
4043 case F_VLAN:
4044 field_shift += W_FT_VLAN;
4045 break;
4046 case F_TOS:
4047 field_shift += W_FT_TOS;
4048 break;
4049 case F_PROTOCOL:
4050 field_shift += W_FT_PROTOCOL;
4051 break;
4052 case F_ETHERTYPE:
4053 field_shift += W_FT_ETHERTYPE;
4054 break;
4055 case F_MACMATCH:
4056 field_shift += W_FT_MACMATCH;
4057 break;
4058 case F_MPSHITTYPE:
4059 field_shift += W_FT_MPSHITTYPE;
4060 break;
4061 case F_FRAGMENTATION:
4062 field_shift += W_FT_FRAGMENTATION;
4063 break;
4064 }
4065 }
4066 return field_shift;
4067}
4068
Bill Pemberton91744942012-12-03 09:23:02 -05004069int t4_port_init(struct adapter *adap, int mbox, int pf, int vf)
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00004070{
4071 u8 addr[6];
4072 int ret, i, j = 0;
4073 struct fw_port_cmd c;
Dimitris Michailidisf7965642010-07-11 12:01:18 +00004074 struct fw_rss_vi_config_cmd rvc;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00004075
4076 memset(&c, 0, sizeof(c));
Dimitris Michailidisf7965642010-07-11 12:01:18 +00004077 memset(&rvc, 0, sizeof(rvc));
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00004078
4079 for_each_port(adap, i) {
4080 unsigned int rss_size;
4081 struct port_info *p = adap2pinfo(adap, i);
4082
4083 while ((adap->params.portvec & (1 << j)) == 0)
4084 j++;
4085
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05304086 c.op_to_portid = htonl(FW_CMD_OP_V(FW_PORT_CMD) |
4087 FW_CMD_REQUEST_F | FW_CMD_READ_F |
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00004088 FW_PORT_CMD_PORTID(j));
4089 c.action_to_len16 = htonl(
4090 FW_PORT_CMD_ACTION(FW_PORT_ACTION_GET_PORT_INFO) |
4091 FW_LEN16(c));
4092 ret = t4_wr_mbox(adap, mbox, &c, sizeof(c), &c);
4093 if (ret)
4094 return ret;
4095
4096 ret = t4_alloc_vi(adap, mbox, j, pf, vf, 1, addr, &rss_size);
4097 if (ret < 0)
4098 return ret;
4099
4100 p->viid = ret;
4101 p->tx_chan = j;
4102 p->lport = j;
4103 p->rss_size = rss_size;
4104 memcpy(adap->port[i]->dev_addr, addr, ETH_ALEN);
Thadeu Lima de Souza Cascardo40c9f8a2014-06-21 09:48:08 -03004105 adap->port[i]->dev_port = j;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00004106
4107 ret = ntohl(c.u.info.lstatus_to_modtype);
4108 p->mdio_addr = (ret & FW_PORT_CMD_MDIOCAP) ?
4109 FW_PORT_CMD_MDIOADDR_GET(ret) : -1;
4110 p->port_type = FW_PORT_CMD_PTYPE_GET(ret);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00004111 p->mod_type = FW_PORT_MOD_TYPE_NA;
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00004112
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05304113 rvc.op_to_viid = htonl(FW_CMD_OP_V(FW_RSS_VI_CONFIG_CMD) |
4114 FW_CMD_REQUEST_F | FW_CMD_READ_F |
Dimitris Michailidisf7965642010-07-11 12:01:18 +00004115 FW_RSS_VI_CONFIG_CMD_VIID(p->viid));
4116 rvc.retval_len16 = htonl(FW_LEN16(rvc));
4117 ret = t4_wr_mbox(adap, mbox, &rvc, sizeof(rvc), &rvc);
4118 if (ret)
4119 return ret;
4120 p->rss_mode = ntohl(rvc.u.basicvirtual.defaultq_to_udpen);
4121
Dimitris Michailidis56d36be2010-04-01 15:28:23 +00004122 init_link_config(&p->link_cfg, ntohs(c.u.info.pcap));
4123 j++;
4124 }
4125 return 0;
4126}