blob: 7b5d22110f25e7619c37eac7fd66858fa25b93e8 [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
Paul Gortmakere0cd3602011-08-30 11:04:30 -040027#include <linux/module.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000028
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000030#include "vmwgfx_drv.h"
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/ttm/ttm_placement.h>
32#include <drm/ttm/ttm_bo_driver.h>
33#include <drm/ttm/ttm_object.h>
34#include <drm/ttm/ttm_module.h>
Thomas Hellstromd92d9852013-10-24 01:49:26 -070035#include <linux/dma_remapping.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000036
37#define VMWGFX_DRIVER_NAME "vmwgfx"
38#define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
39#define VMWGFX_CHIP_SVGAII 0
40#define VMW_FB_RESERVATION 0
41
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +010042#define VMW_MIN_INITIAL_WIDTH 800
43#define VMW_MIN_INITIAL_HEIGHT 600
44
45
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000046/**
47 * Fully encoded drm commands. Might move to vmw_drm.h
48 */
49
50#define DRM_IOCTL_VMW_GET_PARAM \
51 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
52 struct drm_vmw_getparam_arg)
53#define DRM_IOCTL_VMW_ALLOC_DMABUF \
54 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
55 union drm_vmw_alloc_dmabuf_arg)
56#define DRM_IOCTL_VMW_UNREF_DMABUF \
57 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
58 struct drm_vmw_unref_dmabuf_arg)
59#define DRM_IOCTL_VMW_CURSOR_BYPASS \
60 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
61 struct drm_vmw_cursor_bypass_arg)
62
63#define DRM_IOCTL_VMW_CONTROL_STREAM \
64 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
65 struct drm_vmw_control_stream_arg)
66#define DRM_IOCTL_VMW_CLAIM_STREAM \
67 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
68 struct drm_vmw_stream_arg)
69#define DRM_IOCTL_VMW_UNREF_STREAM \
70 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
71 struct drm_vmw_stream_arg)
72
73#define DRM_IOCTL_VMW_CREATE_CONTEXT \
74 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
75 struct drm_vmw_context_arg)
76#define DRM_IOCTL_VMW_UNREF_CONTEXT \
77 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
78 struct drm_vmw_context_arg)
79#define DRM_IOCTL_VMW_CREATE_SURFACE \
80 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
81 union drm_vmw_surface_create_arg)
82#define DRM_IOCTL_VMW_UNREF_SURFACE \
83 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
84 struct drm_vmw_surface_arg)
85#define DRM_IOCTL_VMW_REF_SURFACE \
86 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
87 union drm_vmw_surface_reference_arg)
88#define DRM_IOCTL_VMW_EXECBUF \
89 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
90 struct drm_vmw_execbuf_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000091#define DRM_IOCTL_VMW_GET_3D_CAP \
92 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
93 struct drm_vmw_get_3d_cap_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000094#define DRM_IOCTL_VMW_FENCE_WAIT \
95 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
96 struct drm_vmw_fence_wait_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000097#define DRM_IOCTL_VMW_FENCE_SIGNALED \
98 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
99 struct drm_vmw_fence_signaled_arg)
100#define DRM_IOCTL_VMW_FENCE_UNREF \
101 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
102 struct drm_vmw_fence_arg)
Thomas Hellstrom57c5ee72011-10-10 12:23:26 +0200103#define DRM_IOCTL_VMW_FENCE_EVENT \
104 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
105 struct drm_vmw_fence_event_arg)
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200106#define DRM_IOCTL_VMW_PRESENT \
107 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
108 struct drm_vmw_present_arg)
109#define DRM_IOCTL_VMW_PRESENT_READBACK \
110 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
111 struct drm_vmw_present_readback_arg)
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200112#define DRM_IOCTL_VMW_UPDATE_LAYOUT \
113 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
114 struct drm_vmw_update_layout_arg)
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100115#define DRM_IOCTL_VMW_CREATE_SHADER \
116 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
117 struct drm_vmw_shader_create_arg)
118#define DRM_IOCTL_VMW_UNREF_SHADER \
119 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
120 struct drm_vmw_shader_arg)
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100121#define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
122 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
123 union drm_vmw_gb_surface_create_arg)
124#define DRM_IOCTL_VMW_GB_SURFACE_REF \
125 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
126 union drm_vmw_gb_surface_reference_arg)
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100127#define DRM_IOCTL_VMW_SYNCCPU \
128 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
129 struct drm_vmw_synccpu_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000130
131/**
132 * The core DRM version of this macro doesn't account for
133 * DRM_COMMAND_BASE.
134 */
135
136#define VMW_IOCTL_DEF(ioctl, func, flags) \
Dave Airlie1b2f1482010-08-14 20:20:34 +1000137 [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000138
139/**
140 * Ioctl definitions.
141 */
142
Rob Clarkbaa70942013-08-02 13:27:49 -0400143static const struct drm_ioctl_desc vmw_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +1000144 VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100145 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000146 VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100147 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000148 VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100149 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000150 VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100151 vmw_kms_cursor_bypass_ioctl,
152 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000153
Dave Airlie1b2f1482010-08-14 20:20:34 +1000154 VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100155 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000156 VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100157 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000158 VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100159 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000160
Dave Airlie1b2f1482010-08-14 20:20:34 +1000161 VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100162 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000163 VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100164 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000165 VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100166 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000167 VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100168 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000169 VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100170 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000171 VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100172 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000173 VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200174 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000175 VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
176 vmw_fence_obj_signaled_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200177 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000178 VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100179 DRM_UNLOCKED | DRM_RENDER_ALLOW),
180 VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
181 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromf63f6a52011-09-01 20:18:41 +0000182 VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100183 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200184
185 /* these allow direct access to the framebuffers mark as master only */
186 VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
187 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
188 VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
189 vmw_present_readback_ioctl,
190 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200191 VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
192 vmw_kms_update_layout_ioctl,
193 DRM_MASTER | DRM_UNLOCKED),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100194 VMW_IOCTL_DEF(VMW_CREATE_SHADER,
195 vmw_shader_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100196 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100197 VMW_IOCTL_DEF(VMW_UNREF_SHADER,
198 vmw_shader_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100199 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100200 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
201 vmw_gb_surface_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100202 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100203 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
204 vmw_gb_surface_reference_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100205 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100206 VMW_IOCTL_DEF(VMW_SYNCCPU,
207 vmw_user_dmabuf_synccpu_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200208 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000209};
210
211static struct pci_device_id vmw_pci_id_list[] = {
212 {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
213 {0, 0, 0}
214};
Dave Airliec4903422012-08-28 21:40:51 -0400215MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000216
Dave Airlie5d2afab2012-08-28 21:38:49 -0400217static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700218static int vmw_force_iommu;
219static int vmw_restrict_iommu;
220static int vmw_force_coherent;
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100221static int vmw_restrict_dma_mask;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000222
223static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
224static void vmw_master_init(struct vmw_master *);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100225static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
226 void *ptr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000227
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200228MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
229module_param_named(enable_fbdev, enable_fbdev, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700230MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
231module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
232MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
233module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
234MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
235module_param_named(force_coherent, vmw_force_coherent, int, 0600);
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100236MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
237module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700238
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200239
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000240static void vmw_print_capabilities(uint32_t capabilities)
241{
242 DRM_INFO("Capabilities:\n");
243 if (capabilities & SVGA_CAP_RECT_COPY)
244 DRM_INFO(" Rect copy.\n");
245 if (capabilities & SVGA_CAP_CURSOR)
246 DRM_INFO(" Cursor.\n");
247 if (capabilities & SVGA_CAP_CURSOR_BYPASS)
248 DRM_INFO(" Cursor bypass.\n");
249 if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
250 DRM_INFO(" Cursor bypass 2.\n");
251 if (capabilities & SVGA_CAP_8BIT_EMULATION)
252 DRM_INFO(" 8bit emulation.\n");
253 if (capabilities & SVGA_CAP_ALPHA_CURSOR)
254 DRM_INFO(" Alpha cursor.\n");
255 if (capabilities & SVGA_CAP_3D)
256 DRM_INFO(" 3D.\n");
257 if (capabilities & SVGA_CAP_EXTENDED_FIFO)
258 DRM_INFO(" Extended Fifo.\n");
259 if (capabilities & SVGA_CAP_MULTIMON)
260 DRM_INFO(" Multimon.\n");
261 if (capabilities & SVGA_CAP_PITCHLOCK)
262 DRM_INFO(" Pitchlock.\n");
263 if (capabilities & SVGA_CAP_IRQMASK)
264 DRM_INFO(" Irq mask.\n");
265 if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
266 DRM_INFO(" Display Topology.\n");
267 if (capabilities & SVGA_CAP_GMR)
268 DRM_INFO(" GMR.\n");
269 if (capabilities & SVGA_CAP_TRACES)
270 DRM_INFO(" Traces.\n");
Thomas Hellstromdcca2862011-08-31 07:42:51 +0000271 if (capabilities & SVGA_CAP_GMR2)
272 DRM_INFO(" GMR2.\n");
273 if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
274 DRM_INFO(" Screen Object 2.\n");
Thomas Hellstromc1234db2012-11-21 10:35:08 +0100275 if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
276 DRM_INFO(" Command Buffers.\n");
277 if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
278 DRM_INFO(" Command Buffers 2.\n");
279 if (capabilities & SVGA_CAP_GBOBJECTS)
280 DRM_INFO(" Guest Backed Resources.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000281}
282
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200283/**
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700284 * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200285 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700286 * @dev_priv: A device private structure.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200287 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700288 * This function creates a small buffer object that holds the query
289 * result for dummy queries emitted as query barriers.
290 * The function will then map the first page and initialize a pending
291 * occlusion query result structure, Finally it will unmap the buffer.
292 * No interruptible waits are done within this function.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200293 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700294 * Returns an error if bo creation or initialization fails.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200295 */
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700296static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200297{
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700298 int ret;
299 struct ttm_buffer_object *bo;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200300 struct ttm_bo_kmap_obj map;
301 volatile SVGA3dQueryResult *result;
302 bool dummy;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200303
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700304 /*
305 * Create the bo as pinned, so that a tryreserve will
306 * immediately succeed. This is because we're the only
307 * user of the bo currently.
308 */
309 ret = ttm_bo_create(&dev_priv->bdev,
310 PAGE_SIZE,
311 ttm_bo_type_device,
312 &vmw_sys_ne_placement,
313 0, false, NULL,
314 &bo);
315
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200316 if (unlikely(ret != 0))
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700317 return ret;
318
Thierry Redingee3939e2014-07-21 13:15:51 +0200319 ret = ttm_bo_reserve(bo, false, true, false, NULL);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700320 BUG_ON(ret != 0);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200321
322 ret = ttm_bo_kmap(bo, 0, 1, &map);
323 if (likely(ret == 0)) {
324 result = ttm_kmap_obj_virtual(&map, &dummy);
325 result->totalSize = sizeof(*result);
326 result->state = SVGA3D_QUERYSTATE_PENDING;
327 result->result32 = 0xff;
328 ttm_bo_kunmap(&map);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700329 }
330 vmw_bo_pin(bo, false);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200331 ttm_bo_unreserve(bo);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700332
333 if (unlikely(ret != 0)) {
334 DRM_ERROR("Dummy query buffer map failed.\n");
335 ttm_bo_unref(&bo);
336 } else
337 dev_priv->dummy_query_bo = bo;
338
339 return ret;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200340}
341
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000342static int vmw_request_device(struct vmw_private *dev_priv)
343{
344 int ret;
345
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000346 ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
347 if (unlikely(ret != 0)) {
348 DRM_ERROR("Unable to initialize FIFO.\n");
349 return ret;
350 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000351 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100352 if (dev_priv->has_mob) {
353 ret = vmw_otables_setup(dev_priv);
354 if (unlikely(ret != 0)) {
355 DRM_ERROR("Unable to initialize "
356 "guest Memory OBjects.\n");
357 goto out_no_mob;
358 }
359 }
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200360 ret = vmw_dummy_query_bo_create(dev_priv);
361 if (unlikely(ret != 0))
362 goto out_no_query_bo;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000363
364 return 0;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200365
366out_no_query_bo:
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100367 if (dev_priv->has_mob)
368 vmw_otables_takedown(dev_priv);
369out_no_mob:
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200370 vmw_fence_fifo_down(dev_priv->fman);
371 vmw_fifo_release(dev_priv, &dev_priv->fifo);
372 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000373}
374
375static void vmw_release_device(struct vmw_private *dev_priv)
376{
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200377 /*
378 * Previous destructions should've released
379 * the pinned bo.
380 */
381
382 BUG_ON(dev_priv->pinned_bo != NULL);
383
384 ttm_bo_unref(&dev_priv->dummy_query_bo);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100385 if (dev_priv->has_mob)
386 vmw_otables_takedown(dev_priv);
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000387 vmw_fence_fifo_down(dev_priv->fman);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000388 vmw_fifo_release(dev_priv, &dev_priv->fifo);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000389}
390
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100391
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000392/**
393 * Increase the 3d resource refcount.
394 * If the count was prevously zero, initialize the fifo, switching to svga
395 * mode. Note that the master holds a ref as well, and may request an
396 * explicit switch to svga mode if fb is not running, using @unhide_svga.
397 */
398int vmw_3d_resource_inc(struct vmw_private *dev_priv,
399 bool unhide_svga)
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200400{
401 int ret = 0;
402
403 mutex_lock(&dev_priv->release_mutex);
404 if (unlikely(dev_priv->num_3d_resources++ == 0)) {
405 ret = vmw_request_device(dev_priv);
406 if (unlikely(ret != 0))
407 --dev_priv->num_3d_resources;
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000408 } else if (unhide_svga) {
409 mutex_lock(&dev_priv->hw_mutex);
410 vmw_write(dev_priv, SVGA_REG_ENABLE,
411 vmw_read(dev_priv, SVGA_REG_ENABLE) &
412 ~SVGA_REG_ENABLE_HIDE);
413 mutex_unlock(&dev_priv->hw_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200414 }
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000415
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200416 mutex_unlock(&dev_priv->release_mutex);
417 return ret;
418}
419
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000420/**
421 * Decrease the 3d resource refcount.
422 * If the count reaches zero, disable the fifo, switching to vga mode.
423 * Note that the master holds a refcount as well, and may request an
424 * explicit switch to vga mode when it releases its refcount to account
425 * for the situation of an X server vt switch to VGA with 3d resources
426 * active.
427 */
428void vmw_3d_resource_dec(struct vmw_private *dev_priv,
429 bool hide_svga)
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200430{
431 int32_t n3d;
432
433 mutex_lock(&dev_priv->release_mutex);
434 if (unlikely(--dev_priv->num_3d_resources == 0))
435 vmw_release_device(dev_priv);
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000436 else if (hide_svga) {
437 mutex_lock(&dev_priv->hw_mutex);
438 vmw_write(dev_priv, SVGA_REG_ENABLE,
439 vmw_read(dev_priv, SVGA_REG_ENABLE) |
440 SVGA_REG_ENABLE_HIDE);
441 mutex_unlock(&dev_priv->hw_mutex);
442 }
443
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200444 n3d = (int32_t) dev_priv->num_3d_resources;
445 mutex_unlock(&dev_priv->release_mutex);
446
447 BUG_ON(n3d < 0);
448}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000449
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100450/**
451 * Sets the initial_[width|height] fields on the given vmw_private.
452 *
453 * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100454 * clamping the value to fb_max_[width|height] fields and the
455 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
456 * If the values appear to be invalid, set them to
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100457 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
458 */
459static void vmw_get_initial_size(struct vmw_private *dev_priv)
460{
461 uint32_t width;
462 uint32_t height;
463
464 width = vmw_read(dev_priv, SVGA_REG_WIDTH);
465 height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
466
467 width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100468 height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100469
470 if (width > dev_priv->fb_max_width ||
471 height > dev_priv->fb_max_height) {
472
473 /*
474 * This is a host error and shouldn't occur.
475 */
476
477 width = VMW_MIN_INITIAL_WIDTH;
478 height = VMW_MIN_INITIAL_HEIGHT;
479 }
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100480
481 dev_priv->initial_width = width;
482 dev_priv->initial_height = height;
483}
484
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700485/**
486 * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
487 * system.
488 *
489 * @dev_priv: Pointer to a struct vmw_private
490 *
491 * This functions tries to determine the IOMMU setup and what actions
492 * need to be taken by the driver to make system pages visible to the
493 * device.
494 * If this function decides that DMA is not possible, it returns -EINVAL.
495 * The driver may then try to disable features of the device that require
496 * DMA.
497 */
498static int vmw_dma_select_mode(struct vmw_private *dev_priv)
499{
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700500 static const char *names[vmw_dma_map_max] = {
501 [vmw_dma_phys] = "Using physical TTM page addresses.",
502 [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
503 [vmw_dma_map_populate] = "Keeping DMA mappings.",
504 [vmw_dma_map_bind] = "Giving up DMA mappings early."};
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800505#ifdef CONFIG_X86
506 const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700507
508#ifdef CONFIG_INTEL_IOMMU
509 if (intel_iommu_enabled) {
510 dev_priv->map_mode = vmw_dma_map_populate;
511 goto out_fixup;
512 }
513#endif
514
515 if (!(vmw_force_iommu || vmw_force_coherent)) {
516 dev_priv->map_mode = vmw_dma_phys;
517 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
518 return 0;
519 }
520
521 dev_priv->map_mode = vmw_dma_map_populate;
522
523 if (dma_ops->sync_single_for_cpu)
524 dev_priv->map_mode = vmw_dma_alloc_coherent;
525#ifdef CONFIG_SWIOTLB
526 if (swiotlb_nr_tbl() == 0)
527 dev_priv->map_mode = vmw_dma_map_populate;
528#endif
529
Dave Airlie21136942013-11-08 16:12:42 +1000530#ifdef CONFIG_INTEL_IOMMU
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700531out_fixup:
Dave Airlie21136942013-11-08 16:12:42 +1000532#endif
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700533 if (dev_priv->map_mode == vmw_dma_map_populate &&
534 vmw_restrict_iommu)
535 dev_priv->map_mode = vmw_dma_map_bind;
536
537 if (vmw_force_coherent)
538 dev_priv->map_mode = vmw_dma_alloc_coherent;
539
540#if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
541 /*
542 * No coherent page pool
543 */
544 if (dev_priv->map_mode == vmw_dma_alloc_coherent)
545 return -EINVAL;
546#endif
547
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800548#else /* CONFIG_X86 */
549 dev_priv->map_mode = vmw_dma_map_populate;
550#endif /* CONFIG_X86 */
551
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700552 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
553
554 return 0;
555}
556
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100557/**
558 * vmw_dma_masks - set required page- and dma masks
559 *
560 * @dev: Pointer to struct drm-device
561 *
562 * With 32-bit we can only handle 32 bit PFNs. Optionally set that
563 * restriction also for 64-bit systems.
564 */
565#ifdef CONFIG_INTEL_IOMMU
566static int vmw_dma_masks(struct vmw_private *dev_priv)
567{
568 struct drm_device *dev = dev_priv->dev;
569
570 if (intel_iommu_enabled &&
571 (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
572 DRM_INFO("Restricting DMA addresses to 44 bits.\n");
573 return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
574 }
575 return 0;
576}
577#else
578static int vmw_dma_masks(struct vmw_private *dev_priv)
579{
580 return 0;
581}
582#endif
583
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000584static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
585{
586 struct vmw_private *dev_priv;
587 int ret;
Peter Hanzelc1886602010-01-30 03:38:07 +0000588 uint32_t svga_id;
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000589 enum vmw_res_type i;
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700590 bool refuse_dma = false;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000591
592 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
593 if (unlikely(dev_priv == NULL)) {
594 DRM_ERROR("Failed allocating a device private struct.\n");
595 return -ENOMEM;
596 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000597
Dave Airlie466e69b2011-12-19 11:15:29 +0000598 pci_set_master(dev->pdev);
599
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000600 dev_priv->dev = dev;
601 dev_priv->vmw_chipset = chipset;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000602 dev_priv->last_read_seqno = (uint32_t) -100;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000603 mutex_init(&dev_priv->hw_mutex);
604 mutex_init(&dev_priv->cmdbuf_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200605 mutex_init(&dev_priv->release_mutex);
Thomas Hellstrom173fb7d2013-10-08 02:32:36 -0700606 mutex_init(&dev_priv->binding_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000607 rwlock_init(&dev_priv->resource_lock);
Thomas Hellstrom294adf72014-02-27 12:34:51 +0100608 ttm_lock_init(&dev_priv->reservation_sem);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000609
610 for (i = vmw_res_context; i < vmw_res_max; ++i) {
611 idr_init(&dev_priv->res_idr[i]);
612 INIT_LIST_HEAD(&dev_priv->res_lru[i]);
613 }
614
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000615 mutex_init(&dev_priv->init_mutex);
616 init_waitqueue_head(&dev_priv->fence_queue);
617 init_waitqueue_head(&dev_priv->fifo_queue);
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000618 dev_priv->fence_queue_waiters = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000619 atomic_set(&dev_priv->fifo_queue_waiters, 0);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000620
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200621 dev_priv->used_memory_size = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000622
623 dev_priv->io_start = pci_resource_start(dev->pdev, 0);
624 dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
625 dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
626
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200627 dev_priv->enable_fb = enable_fbdev;
628
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000629 mutex_lock(&dev_priv->hw_mutex);
Peter Hanzelc1886602010-01-30 03:38:07 +0000630
631 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
632 svga_id = vmw_read(dev_priv, SVGA_REG_ID);
633 if (svga_id != SVGA_ID_2) {
634 ret = -ENOSYS;
Masanari Iida49625902012-02-05 22:50:36 +0900635 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
Peter Hanzelc1886602010-01-30 03:38:07 +0000636 mutex_unlock(&dev_priv->hw_mutex);
637 goto out_err0;
638 }
639
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000640 dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700641 ret = vmw_dma_select_mode(dev_priv);
642 if (unlikely(ret != 0)) {
643 DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
644 refuse_dma = true;
645 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000646
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200647 dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
648 dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
649 dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
650 dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100651
652 vmw_get_initial_size(dev_priv);
653
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100654 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000655 dev_priv->max_gmr_ids =
656 vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000657 dev_priv->max_gmr_pages =
658 vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
659 dev_priv->memory_size =
660 vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200661 dev_priv->memory_size -= dev_priv->vram_size;
662 } else {
663 /*
664 * An arbitrary limit of 512MiB on surface
665 * memory. But all HWV8 hardware supports GMR2.
666 */
667 dev_priv->memory_size = 512*1024*1024;
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000668 }
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100669 dev_priv->max_mob_pages = 0;
Charmaine Lee857aea12014-02-12 12:07:38 +0100670 dev_priv->max_mob_size = 0;
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100671 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
672 uint64_t mem_size =
673 vmw_read(dev_priv,
674 SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
675
676 dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100677 dev_priv->prim_bb_mem =
678 vmw_read(dev_priv,
679 SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
Charmaine Lee857aea12014-02-12 12:07:38 +0100680 dev_priv->max_mob_size =
681 vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100682 } else
683 dev_priv->prim_bb_mem = dev_priv->vram_size;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000684
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100685 ret = vmw_dma_masks(dev_priv);
Thomas Hellstrom3e894a62014-01-20 11:33:04 +0100686 if (unlikely(ret != 0)) {
687 mutex_unlock(&dev_priv->hw_mutex);
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100688 goto out_err0;
Thomas Hellstrom3e894a62014-01-20 11:33:04 +0100689 }
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100690
Sinclair Yeh9a723842014-10-31 09:58:06 +0100691 /*
692 * Limit back buffer size to VRAM size. Remove this once
693 * screen targets are implemented.
694 */
695 if (dev_priv->prim_bb_mem > dev_priv->vram_size)
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100696 dev_priv->prim_bb_mem = dev_priv->vram_size;
Thomas Hellstrombc2d6502012-11-21 10:32:36 +0100697
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000698 mutex_unlock(&dev_priv->hw_mutex);
699
700 vmw_print_capabilities(dev_priv->capabilities);
701
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100702 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000703 DRM_INFO("Max GMR ids is %u\n",
704 (unsigned)dev_priv->max_gmr_ids);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000705 DRM_INFO("Max number of GMR pages is %u\n",
706 (unsigned)dev_priv->max_gmr_pages);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200707 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
708 (unsigned)dev_priv->memory_size / 1024);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000709 }
Thomas Hellstrombc2d6502012-11-21 10:32:36 +0100710 DRM_INFO("Maximum display memory size is %u kiB\n",
711 dev_priv->prim_bb_mem / 1024);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000712 DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
713 dev_priv->vram_start, dev_priv->vram_size / 1024);
714 DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
715 dev_priv->mmio_start, dev_priv->mmio_size / 1024);
716
717 ret = vmw_ttm_global_init(dev_priv);
718 if (unlikely(ret != 0))
719 goto out_err0;
720
721
722 vmw_master_init(&dev_priv->fbdev_master);
723 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
724 dev_priv->active_master = &dev_priv->fbdev_master;
725
Dave Airliea2c06ee2011-02-23 14:24:01 +1000726
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000727 ret = ttm_bo_device_init(&dev_priv->bdev,
728 dev_priv->bo_global_ref.ref.object,
David Herrmann44d847b2013-08-13 19:10:30 +0200729 &vmw_bo_driver,
730 dev->anon_inode->i_mapping,
731 VMWGFX_FILE_PAGE_OFFSET,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000732 false);
733 if (unlikely(ret != 0)) {
734 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
735 goto out_err1;
736 }
737
738 ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
739 (dev_priv->vram_size >> PAGE_SHIFT));
740 if (unlikely(ret != 0)) {
741 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
742 goto out_err2;
743 }
744
Thomas Hellstrom135cba02010-10-26 21:21:47 +0200745 dev_priv->has_gmr = true;
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700746 if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
747 refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100748 VMW_PL_GMR) != 0) {
Thomas Hellstrom135cba02010-10-26 21:21:47 +0200749 DRM_INFO("No GMR memory available. "
750 "Graphics memory resources are very limited.\n");
751 dev_priv->has_gmr = false;
752 }
753
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100754 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100755 dev_priv->has_mob = true;
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100756 if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
757 VMW_PL_MOB) != 0) {
758 DRM_INFO("No MOB memory available. "
759 "3D will be disabled.\n");
760 dev_priv->has_mob = false;
761 }
762 }
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100763
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000764 dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
765 dev_priv->mmio_size);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000766
767 dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
768 dev_priv->mmio_size);
769
770 if (unlikely(dev_priv->mmio_virt == NULL)) {
771 ret = -ENOMEM;
772 DRM_ERROR("Failed mapping MMIO.\n");
773 goto out_err3;
774 }
775
Jakob Bornecrantzd7e19582010-05-28 11:21:59 +0200776 /* Need mmio memory to check for fifo pitchlock cap. */
777 if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
778 !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
779 !vmw_fifo_have_pitchlock(dev_priv)) {
780 ret = -ENOSYS;
781 DRM_ERROR("Hardware has no pitchlock\n");
782 goto out_err4;
783 }
784
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000785 dev_priv->tdev = ttm_object_device_init
Thomas Hellstrom69977ff2013-11-13 01:50:46 -0800786 (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000787
788 if (unlikely(dev_priv->tdev == NULL)) {
789 DRM_ERROR("Unable to initialize TTM object management.\n");
790 ret = -ENOMEM;
791 goto out_err4;
792 }
793
794 dev->dev_private = dev_priv;
795
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000796 ret = pci_request_regions(dev->pdev, "vmwgfx probe");
797 dev_priv->stealth = (ret != 0);
798 if (dev_priv->stealth) {
799 /**
800 * Request at least the mmio PCI resource.
801 */
802
803 DRM_INFO("It appears like vesafb is loaded. "
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000804 "Ignore above error if any.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000805 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
806 if (unlikely(ret != 0)) {
807 DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
808 goto out_no_device;
809 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000810 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000811
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000812 if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100813 ret = drm_irq_install(dev, dev->pdev->irq);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000814 if (ret != 0) {
815 DRM_ERROR("Failed installing irq: %d\n", ret);
816 goto out_no_irq;
817 }
818 }
819
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000820 dev_priv->fman = vmw_fence_manager_init(dev_priv);
Wei Yongjun14bbf202013-08-26 15:15:37 +0800821 if (unlikely(dev_priv->fman == NULL)) {
822 ret = -ENOMEM;
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000823 goto out_no_fman;
Wei Yongjun14bbf202013-08-26 15:15:37 +0800824 }
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200825
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200826 vmw_kms_save_vga(dev_priv);
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200827
828 /* Start kms and overlay systems, needs fifo. */
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200829 ret = vmw_kms_init(dev_priv);
830 if (unlikely(ret != 0))
831 goto out_no_kms;
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000832 vmw_overlay_init(dev_priv);
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200833
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200834 if (dev_priv->enable_fb) {
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000835 ret = vmw_3d_resource_inc(dev_priv, true);
836 if (unlikely(ret != 0))
837 goto out_no_fifo;
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200838 vmw_fb_init(dev_priv);
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200839 }
840
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100841 dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
842 register_pm_notifier(&dev_priv->pm_nb);
843
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000844 return 0;
845
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000846out_no_fifo:
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200847 vmw_overlay_close(dev_priv);
848 vmw_kms_close(dev_priv);
849out_no_kms:
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000850 vmw_kms_restore_vga(dev_priv);
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000851 vmw_fence_manager_takedown(dev_priv->fman);
852out_no_fman:
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000853 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
854 drm_irq_uninstall(dev_priv->dev);
855out_no_irq:
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200856 if (dev_priv->stealth)
857 pci_release_region(dev->pdev, 2);
858 else
859 pci_release_regions(dev->pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000860out_no_device:
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000861 ttm_object_device_release(&dev_priv->tdev);
862out_err4:
863 iounmap(dev_priv->mmio_virt);
864out_err3:
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000865 arch_phys_wc_del(dev_priv->mmio_mtrr);
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100866 if (dev_priv->has_mob)
867 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom135cba02010-10-26 21:21:47 +0200868 if (dev_priv->has_gmr)
869 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000870 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
871out_err2:
872 (void)ttm_bo_device_release(&dev_priv->bdev);
873out_err1:
874 vmw_ttm_global_release(dev_priv);
875out_err0:
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000876 for (i = vmw_res_context; i < vmw_res_max; ++i)
877 idr_destroy(&dev_priv->res_idr[i]);
878
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000879 kfree(dev_priv);
880 return ret;
881}
882
883static int vmw_driver_unload(struct drm_device *dev)
884{
885 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000886 enum vmw_res_type i;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000887
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100888 unregister_pm_notifier(&dev_priv->pm_nb);
889
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000890 if (dev_priv->ctx.res_ht_initialized)
891 drm_ht_remove(&dev_priv->ctx.res_ht);
Markus Elfringa3a1a662014-11-19 17:50:19 +0100892 vfree(dev_priv->ctx.cmd_bounce);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200893 if (dev_priv->enable_fb) {
894 vmw_fb_close(dev_priv);
895 vmw_kms_restore_vga(dev_priv);
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000896 vmw_3d_resource_dec(dev_priv, false);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200897 }
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000898 vmw_kms_close(dev_priv);
899 vmw_overlay_close(dev_priv);
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000900 vmw_fence_manager_takedown(dev_priv->fman);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000901 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
902 drm_irq_uninstall(dev_priv->dev);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000903 if (dev_priv->stealth)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000904 pci_release_region(dev->pdev, 2);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000905 else
906 pci_release_regions(dev->pdev);
907
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000908 ttm_object_device_release(&dev_priv->tdev);
909 iounmap(dev_priv->mmio_virt);
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000910 arch_phys_wc_del(dev_priv->mmio_mtrr);
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100911 if (dev_priv->has_mob)
912 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom135cba02010-10-26 21:21:47 +0200913 if (dev_priv->has_gmr)
914 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000915 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
916 (void)ttm_bo_device_release(&dev_priv->bdev);
917 vmw_ttm_global_release(dev_priv);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000918
919 for (i = vmw_res_context; i < vmw_res_max; ++i)
920 idr_destroy(&dev_priv->res_idr[i]);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000921
922 kfree(dev_priv);
923
924 return 0;
925}
926
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +0100927static void vmw_preclose(struct drm_device *dev,
928 struct drm_file *file_priv)
929{
930 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
931 struct vmw_private *dev_priv = vmw_priv(dev);
932
933 vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
934}
935
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000936static void vmw_postclose(struct drm_device *dev,
937 struct drm_file *file_priv)
938{
939 struct vmw_fpriv *vmw_fp;
940
941 vmw_fp = vmw_fpriv(file_priv);
Thomas Hellstromc4249852013-10-09 01:42:51 -0700942
943 if (vmw_fp->locked_master) {
944 struct vmw_master *vmaster =
945 vmw_master(vmw_fp->locked_master);
946
947 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
948 ttm_vt_unlock(&vmaster->lock);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000949 drm_master_put(&vmw_fp->locked_master);
Thomas Hellstromc4249852013-10-09 01:42:51 -0700950 }
951
952 ttm_object_file_release(&vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000953 kfree(vmw_fp);
954}
955
956static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
957{
958 struct vmw_private *dev_priv = vmw_priv(dev);
959 struct vmw_fpriv *vmw_fp;
960 int ret = -ENOMEM;
961
962 vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
963 if (unlikely(vmw_fp == NULL))
964 return ret;
965
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +0100966 INIT_LIST_HEAD(&vmw_fp->fence_events);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000967 vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
968 if (unlikely(vmw_fp->tfile == NULL))
969 goto out_no_tfile;
970
971 file_priv->driver_priv = vmw_fp;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000972
973 return 0;
974
975out_no_tfile:
976 kfree(vmw_fp);
977 return ret;
978}
979
Thomas Hellstrom64190bd2014-02-27 12:56:08 +0100980static struct vmw_master *vmw_master_check(struct drm_device *dev,
981 struct drm_file *file_priv,
982 unsigned int flags)
983{
984 int ret;
985 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
986 struct vmw_master *vmaster;
987
988 if (file_priv->minor->type != DRM_MINOR_LEGACY ||
989 !(flags & DRM_AUTH))
990 return NULL;
991
992 ret = mutex_lock_interruptible(&dev->master_mutex);
993 if (unlikely(ret != 0))
994 return ERR_PTR(-ERESTARTSYS);
995
Dave Airlie7963e9d2014-08-08 07:30:53 +1000996 if (file_priv->is_master) {
Thomas Hellstrom64190bd2014-02-27 12:56:08 +0100997 mutex_unlock(&dev->master_mutex);
998 return NULL;
999 }
1000
1001 /*
1002 * Check if we were previously master, but now dropped.
1003 */
1004 if (vmw_fp->locked_master) {
1005 mutex_unlock(&dev->master_mutex);
1006 DRM_ERROR("Dropped master trying to access ioctl that "
1007 "requires authentication.\n");
1008 return ERR_PTR(-EACCES);
1009 }
1010 mutex_unlock(&dev->master_mutex);
1011
1012 /*
1013 * Taking the drm_global_mutex after the TTM lock might deadlock
1014 */
1015 if (!(flags & DRM_UNLOCKED)) {
1016 DRM_ERROR("Refusing locked ioctl access.\n");
1017 return ERR_PTR(-EDEADLK);
1018 }
1019
1020 /*
1021 * Take the TTM lock. Possibly sleep waiting for the authenticating
1022 * master to become master again, or for a SIGTERM if the
1023 * authenticating master exits.
1024 */
1025 vmaster = vmw_master(file_priv->master);
1026 ret = ttm_read_lock(&vmaster->lock, true);
1027 if (unlikely(ret != 0))
1028 vmaster = ERR_PTR(ret);
1029
1030 return vmaster;
1031}
1032
1033static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
1034 unsigned long arg,
1035 long (*ioctl_func)(struct file *, unsigned int,
1036 unsigned long))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001037{
1038 struct drm_file *file_priv = filp->private_data;
1039 struct drm_device *dev = file_priv->minor->dev;
1040 unsigned int nr = DRM_IOCTL_NR(cmd);
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001041 struct vmw_master *vmaster;
1042 unsigned int flags;
1043 long ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001044
1045 /*
Thomas Hellstrome1f78002009-12-08 12:57:51 +01001046 * Do extra checking on driver private ioctls.
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001047 */
1048
1049 if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
1050 && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
Rob Clarkbaa70942013-08-02 13:27:49 -04001051 const struct drm_ioctl_desc *ioctl =
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001052 &vmw_ioctls[nr - DRM_COMMAND_BASE];
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001053
Thomas Hellstrom2854eed2010-09-30 12:18:33 +02001054 if (unlikely(ioctl->cmd_drv != cmd)) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001055 DRM_ERROR("Invalid command format, ioctl %d\n",
1056 nr - DRM_COMMAND_BASE);
1057 return -EINVAL;
1058 }
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001059 flags = ioctl->flags;
1060 } else if (!drm_ioctl_flags(nr, &flags))
1061 return -EINVAL;
1062
1063 vmaster = vmw_master_check(dev, file_priv, flags);
1064 if (unlikely(IS_ERR(vmaster))) {
Thomas Hellstrome338c4c2014-11-25 08:20:05 +01001065 ret = PTR_ERR(vmaster);
1066
1067 if (ret != -ERESTARTSYS)
1068 DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
1069 nr, ret);
1070 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001071 }
1072
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001073 ret = ioctl_func(filp, cmd, arg);
1074 if (vmaster)
1075 ttm_read_unlock(&vmaster->lock);
1076
1077 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001078}
1079
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001080static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
1081 unsigned long arg)
1082{
1083 return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
1084}
1085
1086#ifdef CONFIG_COMPAT
1087static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
1088 unsigned long arg)
1089{
1090 return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
1091}
1092#endif
1093
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001094static void vmw_lastclose(struct drm_device *dev)
1095{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001096 struct drm_crtc *crtc;
1097 struct drm_mode_set set;
1098 int ret;
1099
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001100 set.x = 0;
1101 set.y = 0;
1102 set.fb = NULL;
1103 set.mode = NULL;
1104 set.connectors = NULL;
1105 set.num_connectors = 0;
1106
1107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1108 set.crtc = crtc;
Daniel Vetter2d13b672012-12-11 13:47:23 +01001109 ret = drm_mode_set_config_internal(&set);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001110 WARN_ON(ret != 0);
1111 }
1112
1113}
1114
1115static void vmw_master_init(struct vmw_master *vmaster)
1116{
1117 ttm_lock_init(&vmaster->lock);
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001118 INIT_LIST_HEAD(&vmaster->fb_surf);
1119 mutex_init(&vmaster->fb_surf_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001120}
1121
1122static int vmw_master_create(struct drm_device *dev,
1123 struct drm_master *master)
1124{
1125 struct vmw_master *vmaster;
1126
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001127 vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
1128 if (unlikely(vmaster == NULL))
1129 return -ENOMEM;
1130
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001131 vmw_master_init(vmaster);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001132 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1133 master->driver_priv = vmaster;
1134
1135 return 0;
1136}
1137
1138static void vmw_master_destroy(struct drm_device *dev,
1139 struct drm_master *master)
1140{
1141 struct vmw_master *vmaster = vmw_master(master);
1142
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001143 master->driver_priv = NULL;
1144 kfree(vmaster);
1145}
1146
1147
1148static int vmw_master_set(struct drm_device *dev,
1149 struct drm_file *file_priv,
1150 bool from_open)
1151{
1152 struct vmw_private *dev_priv = vmw_priv(dev);
1153 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1154 struct vmw_master *active = dev_priv->active_master;
1155 struct vmw_master *vmaster = vmw_master(file_priv->master);
1156 int ret = 0;
1157
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001158 if (!dev_priv->enable_fb) {
Thomas Hellstrom05730b32011-08-31 07:42:52 +00001159 ret = vmw_3d_resource_inc(dev_priv, true);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001160 if (unlikely(ret != 0))
1161 return ret;
1162 vmw_kms_save_vga(dev_priv);
1163 mutex_lock(&dev_priv->hw_mutex);
1164 vmw_write(dev_priv, SVGA_REG_TRACES, 0);
1165 mutex_unlock(&dev_priv->hw_mutex);
1166 }
1167
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001168 if (active) {
1169 BUG_ON(active != &dev_priv->fbdev_master);
1170 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
1171 if (unlikely(ret != 0))
1172 goto out_no_active_lock;
1173
1174 ttm_lock_set_kill(&active->lock, true, SIGTERM);
1175 ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
1176 if (unlikely(ret != 0)) {
1177 DRM_ERROR("Unable to clean VRAM on "
1178 "master drop.\n");
1179 }
1180
1181 dev_priv->active_master = NULL;
1182 }
1183
1184 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1185 if (!from_open) {
1186 ttm_vt_unlock(&vmaster->lock);
1187 BUG_ON(vmw_fp->locked_master != file_priv->master);
1188 drm_master_put(&vmw_fp->locked_master);
1189 }
1190
1191 dev_priv->active_master = vmaster;
1192
1193 return 0;
1194
1195out_no_active_lock:
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001196 if (!dev_priv->enable_fb) {
Thomas Hellstromba723fe82012-11-09 12:26:11 +00001197 vmw_kms_restore_vga(dev_priv);
1198 vmw_3d_resource_dec(dev_priv, true);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001199 mutex_lock(&dev_priv->hw_mutex);
1200 vmw_write(dev_priv, SVGA_REG_TRACES, 1);
1201 mutex_unlock(&dev_priv->hw_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001202 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001203 return ret;
1204}
1205
1206static void vmw_master_drop(struct drm_device *dev,
1207 struct drm_file *file_priv,
1208 bool from_release)
1209{
1210 struct vmw_private *dev_priv = vmw_priv(dev);
1211 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1212 struct vmw_master *vmaster = vmw_master(file_priv->master);
1213 int ret;
1214
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001215 /**
1216 * Make sure the master doesn't disappear while we have
1217 * it locked.
1218 */
1219
1220 vmw_fp->locked_master = drm_master_get(file_priv->master);
1221 ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001222 if (unlikely((ret != 0))) {
1223 DRM_ERROR("Unable to lock TTM at VT switch.\n");
1224 drm_master_put(&vmw_fp->locked_master);
1225 }
1226
Thomas Hellstromc4249852013-10-09 01:42:51 -07001227 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1228 vmw_execbuf_release_pinned_bo(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001229
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001230 if (!dev_priv->enable_fb) {
1231 ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
1232 if (unlikely(ret != 0))
1233 DRM_ERROR("Unable to clean VRAM on master drop.\n");
Thomas Hellstromba723fe82012-11-09 12:26:11 +00001234 vmw_kms_restore_vga(dev_priv);
1235 vmw_3d_resource_dec(dev_priv, true);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001236 mutex_lock(&dev_priv->hw_mutex);
1237 vmw_write(dev_priv, SVGA_REG_TRACES, 1);
1238 mutex_unlock(&dev_priv->hw_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001239 }
1240
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001241 dev_priv->active_master = &dev_priv->fbdev_master;
1242 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
1243 ttm_vt_unlock(&dev_priv->fbdev_master.lock);
1244
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001245 if (dev_priv->enable_fb)
1246 vmw_fb_on(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001247}
1248
1249
1250static void vmw_remove(struct pci_dev *pdev)
1251{
1252 struct drm_device *dev = pci_get_drvdata(pdev);
1253
1254 drm_put_dev(dev);
1255}
1256
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001257static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1258 void *ptr)
1259{
1260 struct vmw_private *dev_priv =
1261 container_of(nb, struct vmw_private, pm_nb);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001262
1263 switch (val) {
1264 case PM_HIBERNATION_PREPARE:
1265 case PM_SUSPEND_PREPARE:
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001266 ttm_suspend_lock(&dev_priv->reservation_sem);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001267
1268 /**
1269 * This empties VRAM and unbinds all GMR bindings.
1270 * Buffer contents is moved to swappable memory.
1271 */
Thomas Hellstromc0951b72012-11-20 12:19:35 +00001272 vmw_execbuf_release_pinned_bo(dev_priv);
1273 vmw_resource_evict_all(dev_priv);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001274 ttm_bo_swapout_all(&dev_priv->bdev);
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001275
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001276 break;
1277 case PM_POST_HIBERNATION:
1278 case PM_POST_SUSPEND:
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001279 case PM_POST_RESTORE:
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001280 ttm_suspend_unlock(&dev_priv->reservation_sem);
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001281
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001282 break;
1283 case PM_RESTORE_PREPARE:
1284 break;
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001285 default:
1286 break;
1287 }
1288 return 0;
1289}
1290
1291/**
1292 * These might not be needed with the virtual SVGA device.
1293 */
1294
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001295static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001296{
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001297 struct drm_device *dev = pci_get_drvdata(pdev);
1298 struct vmw_private *dev_priv = vmw_priv(dev);
1299
1300 if (dev_priv->num_3d_resources != 0) {
1301 DRM_INFO("Can't suspend or hibernate "
1302 "while 3D resources are active.\n");
1303 return -EBUSY;
1304 }
1305
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001306 pci_save_state(pdev);
1307 pci_disable_device(pdev);
1308 pci_set_power_state(pdev, PCI_D3hot);
1309 return 0;
1310}
1311
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001312static int vmw_pci_resume(struct pci_dev *pdev)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001313{
1314 pci_set_power_state(pdev, PCI_D0);
1315 pci_restore_state(pdev);
1316 return pci_enable_device(pdev);
1317}
1318
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001319static int vmw_pm_suspend(struct device *kdev)
1320{
1321 struct pci_dev *pdev = to_pci_dev(kdev);
1322 struct pm_message dummy;
1323
1324 dummy.event = 0;
1325
1326 return vmw_pci_suspend(pdev, dummy);
1327}
1328
1329static int vmw_pm_resume(struct device *kdev)
1330{
1331 struct pci_dev *pdev = to_pci_dev(kdev);
1332
1333 return vmw_pci_resume(pdev);
1334}
1335
1336static int vmw_pm_prepare(struct device *kdev)
1337{
1338 struct pci_dev *pdev = to_pci_dev(kdev);
1339 struct drm_device *dev = pci_get_drvdata(pdev);
1340 struct vmw_private *dev_priv = vmw_priv(dev);
1341
1342 /**
1343 * Release 3d reference held by fbdev and potentially
1344 * stop fifo.
1345 */
1346 dev_priv->suspended = true;
1347 if (dev_priv->enable_fb)
Thomas Hellstrom05730b32011-08-31 07:42:52 +00001348 vmw_3d_resource_dec(dev_priv, true);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001349
1350 if (dev_priv->num_3d_resources != 0) {
1351
1352 DRM_INFO("Can't suspend or hibernate "
1353 "while 3D resources are active.\n");
1354
1355 if (dev_priv->enable_fb)
Thomas Hellstrom05730b32011-08-31 07:42:52 +00001356 vmw_3d_resource_inc(dev_priv, true);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001357 dev_priv->suspended = false;
1358 return -EBUSY;
1359 }
1360
1361 return 0;
1362}
1363
1364static void vmw_pm_complete(struct device *kdev)
1365{
1366 struct pci_dev *pdev = to_pci_dev(kdev);
1367 struct drm_device *dev = pci_get_drvdata(pdev);
1368 struct vmw_private *dev_priv = vmw_priv(dev);
1369
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001370 mutex_lock(&dev_priv->hw_mutex);
1371 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1372 (void) vmw_read(dev_priv, SVGA_REG_ID);
1373 mutex_unlock(&dev_priv->hw_mutex);
1374
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001375 /**
1376 * Reclaim 3d reference held by fbdev and potentially
1377 * start fifo.
1378 */
1379 if (dev_priv->enable_fb)
Thomas Hellstrom05730b32011-08-31 07:42:52 +00001380 vmw_3d_resource_inc(dev_priv, false);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001381
1382 dev_priv->suspended = false;
1383}
1384
1385static const struct dev_pm_ops vmw_pm_ops = {
1386 .prepare = vmw_pm_prepare,
1387 .complete = vmw_pm_complete,
1388 .suspend = vmw_pm_suspend,
1389 .resume = vmw_pm_resume,
1390};
1391
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001392static const struct file_operations vmwgfx_driver_fops = {
1393 .owner = THIS_MODULE,
1394 .open = drm_open,
1395 .release = drm_release,
1396 .unlocked_ioctl = vmw_unlocked_ioctl,
1397 .mmap = vmw_mmap,
1398 .poll = vmw_fops_poll,
1399 .read = vmw_fops_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001400#if defined(CONFIG_COMPAT)
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001401 .compat_ioctl = vmw_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001402#endif
1403 .llseek = noop_llseek,
1404};
1405
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001406static struct drm_driver driver = {
1407 .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
Thomas Hellstrom03f80262014-03-20 13:06:34 +01001408 DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001409 .load = vmw_driver_load,
1410 .unload = vmw_driver_unload,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001411 .lastclose = vmw_lastclose,
1412 .irq_preinstall = vmw_irq_preinstall,
1413 .irq_postinstall = vmw_irq_postinstall,
1414 .irq_uninstall = vmw_irq_uninstall,
1415 .irq_handler = vmw_irq_handler,
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +02001416 .get_vblank_counter = vmw_get_vblank_counter,
Jakob Bornecrantz1c482ab2011-10-17 11:59:45 +02001417 .enable_vblank = vmw_enable_vblank,
1418 .disable_vblank = vmw_disable_vblank,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001419 .ioctls = vmw_ioctls,
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001420 .num_ioctls = ARRAY_SIZE(vmw_ioctls),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001421 .master_create = vmw_master_create,
1422 .master_destroy = vmw_master_destroy,
1423 .master_set = vmw_master_set,
1424 .master_drop = vmw_master_drop,
1425 .open = vmw_driver_open,
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +01001426 .preclose = vmw_preclose,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001427 .postclose = vmw_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001428 .set_busid = drm_pci_set_busid,
Dave Airlie5e1782d2012-08-28 01:53:54 +00001429
1430 .dumb_create = vmw_dumb_create,
1431 .dumb_map_offset = vmw_dumb_map_offset,
1432 .dumb_destroy = vmw_dumb_destroy,
1433
Thomas Hellstrom69977ff2013-11-13 01:50:46 -08001434 .prime_fd_to_handle = vmw_prime_fd_to_handle,
1435 .prime_handle_to_fd = vmw_prime_handle_to_fd,
1436
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001437 .fops = &vmwgfx_driver_fops,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001438 .name = VMWGFX_DRIVER_NAME,
1439 .desc = VMWGFX_DRIVER_DESC,
1440 .date = VMWGFX_DRIVER_DATE,
1441 .major = VMWGFX_DRIVER_MAJOR,
1442 .minor = VMWGFX_DRIVER_MINOR,
1443 .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1444};
1445
Dave Airlie8410ea32010-12-15 03:16:38 +10001446static struct pci_driver vmw_pci_driver = {
1447 .name = VMWGFX_DRIVER_NAME,
1448 .id_table = vmw_pci_id_list,
1449 .probe = vmw_probe,
1450 .remove = vmw_remove,
1451 .driver = {
1452 .pm = &vmw_pm_ops
1453 }
1454};
1455
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001456static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1457{
Jordan Crousedcdb1672010-05-27 13:40:25 -06001458 return drm_get_pci_dev(pdev, ent, &driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001459}
1460
1461static int __init vmwgfx_init(void)
1462{
1463 int ret;
Dave Airlie8410ea32010-12-15 03:16:38 +10001464 ret = drm_pci_init(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001465 if (ret)
1466 DRM_ERROR("Failed initializing DRM.\n");
1467 return ret;
1468}
1469
1470static void __exit vmwgfx_exit(void)
1471{
Dave Airlie8410ea32010-12-15 03:16:38 +10001472 drm_pci_exit(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001473}
1474
1475module_init(vmwgfx_init);
1476module_exit(vmwgfx_exit);
1477
1478MODULE_AUTHOR("VMware Inc. and others");
1479MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1480MODULE_LICENSE("GPL and additional rights");
Thomas Hellstrom73558ea2010-10-05 12:43:07 +02001481MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1482 __stringify(VMWGFX_DRIVER_MINOR) "."
1483 __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1484 "0");