blob: 80b8142463c176a6168a827492eb81a2b98e57ec [file] [log] [blame]
Catalin Marinas8ad68bb2005-10-31 14:25:02 +00001/*
2 * linux/arch/arm/mach-realview/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000021#include <linux/init.h>
Russell King1be72282005-10-31 16:57:06 +000022#include <linux/platform_device.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000023#include <linux/dma-mapping.h>
24#include <linux/sysdev.h>
25#include <linux/interrupt.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000026#include <linux/amba/bus.h>
27#include <linux/amba/clcd.h>
Russell Kingfced80c2008-09-06 12:10:45 +010028#include <linux/io.h>
Steve Glendinningc5142e82009-01-20 13:23:30 +000029#include <linux/smsc911x.h>
Catalin Marinas6be62ba2009-02-12 15:59:21 +010030#include <linux/ata_platform.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010031#include <linux/amba/mmci.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000032
Russell Kingcf30fb42008-11-08 20:05:55 +000033#include <asm/clkdev.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000034#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/hardware.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000036#include <asm/irq.h>
37#include <asm/leds.h>
Colin Tuckley68c3d932008-11-10 14:10:11 +000038#include <asm/mach-types.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000039#include <asm/hardware/arm_timer.h>
Russell Kingc5a0adb2010-01-16 20:16:10 +000040#include <asm/hardware/icst.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000041
42#include <asm/mach/arch.h>
43#include <asm/mach/flash.h>
44#include <asm/mach/irq.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000045#include <asm/mach/map.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000046
47#include <asm/hardware/gic.h>
48
Russell Kingf4b8b312010-01-14 12:48:06 +000049#include <mach/clkdev.h>
Catalin Marinasee8c9572009-05-30 14:00:17 +010050#include <mach/platform.h>
51#include <mach/irqs.h>
Russell Kinge3887712010-01-14 13:30:16 +000052#include <plat/timer-sp.h>
Catalin Marinasee8c9572009-05-30 14:00:17 +010053
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000054#include "core.h"
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000055
56#define REALVIEW_REFCOUNTER (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_24MHz_OFFSET)
57
Catalin Marinas1bbdf632008-12-01 14:54:58 +000058/* used by entry-macro.S and platsmp.c */
Catalin Marinasc4057f52008-02-04 17:41:01 +010059void __iomem *gic_cpu_base_addr;
60
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000061#ifdef CONFIG_ZONE_DMA
62/*
63 * Adjust the zones if there are restrictions for DMA access.
64 */
65void __init realview_adjust_zones(int node, unsigned long *size,
66 unsigned long *hole)
67{
68 unsigned long dma_size = SZ_256M >> PAGE_SHIFT;
69
70 if (!machine_is_realview_pbx() || node || (size[0] <= dma_size))
71 return;
72
73 size[ZONE_NORMAL] = size[0] - dma_size;
74 size[ZONE_DMA] = dma_size;
75 hole[ZONE_NORMAL] = hole[0];
76 hole[ZONE_DMA] = 0;
77}
78#endif
79
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000080/*
81 * This is the RealView sched_clock implementation. This has
82 * a resolution of 41.7ns, and a maximum value of about 179s.
83 */
84unsigned long long sched_clock(void)
85{
86 unsigned long long v;
87
88 v = (unsigned long long)readl(REALVIEW_REFCOUNTER) * 125;
89 do_div(v, 3);
90
91 return v;
92}
93
94
95#define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
96
97static int realview_flash_init(void)
98{
99 u32 val;
100
101 val = __raw_readl(REALVIEW_FLASHCTRL);
102 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
103 __raw_writel(val, REALVIEW_FLASHCTRL);
104
105 return 0;
106}
107
108static void realview_flash_exit(void)
109{
110 u32 val;
111
112 val = __raw_readl(REALVIEW_FLASHCTRL);
113 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
114 __raw_writel(val, REALVIEW_FLASHCTRL);
115}
116
117static void realview_flash_set_vpp(int on)
118{
119 u32 val;
120
121 val = __raw_readl(REALVIEW_FLASHCTRL);
122 if (on)
123 val |= REALVIEW_FLASHPROG_FLVPPEN;
124 else
125 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
126 __raw_writel(val, REALVIEW_FLASHCTRL);
127}
128
129static struct flash_platform_data realview_flash_data = {
130 .map_name = "cfi_probe",
131 .width = 4,
132 .init = realview_flash_init,
133 .exit = realview_flash_exit,
134 .set_vpp = realview_flash_set_vpp,
135};
136
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000137struct platform_device realview_flash_device = {
138 .name = "armflash",
139 .id = 0,
140 .dev = {
141 .platform_data = &realview_flash_data,
142 },
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000143};
144
Catalin Marinasa44ddfd2008-04-18 22:43:10 +0100145int realview_flash_register(struct resource *res, u32 num)
146{
147 realview_flash_device.resource = res;
148 realview_flash_device.num_resources = num;
149 return platform_device_register(&realview_flash_device);
150}
151
Steve Glendinningc5142e82009-01-20 13:23:30 +0000152static struct smsc911x_platform_config smsc911x_config = {
153 .flags = SMSC911X_USE_32BIT,
154 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
155 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
156 .phy_interface = PHY_INTERFACE_MODE_MII,
Catalin Marinas0a5b2f62008-12-01 14:54:59 +0000157};
158
Catalin Marinas0a381332008-12-01 14:54:58 +0000159static struct platform_device realview_eth_device = {
Steve Glendinningc5142e82009-01-20 13:23:30 +0000160 .name = "smsc911x",
Catalin Marinas0a381332008-12-01 14:54:58 +0000161 .id = 0,
162 .num_resources = 2,
163};
164
165int realview_eth_register(const char *name, struct resource *res)
166{
167 if (name)
168 realview_eth_device.name = name;
169 realview_eth_device.resource = res;
Steve Glendinningc5142e82009-01-20 13:23:30 +0000170 if (strcmp(realview_eth_device.name, "smsc911x") == 0)
171 realview_eth_device.dev.platform_data = &smsc911x_config;
Catalin Marinas0a381332008-12-01 14:54:58 +0000172
173 return platform_device_register(&realview_eth_device);
174}
175
Catalin Marinas7db21712009-02-12 16:00:21 +0100176struct platform_device realview_usb_device = {
177 .name = "isp1760",
178 .num_resources = 2,
179};
180
181int realview_usb_register(struct resource *res)
182{
183 realview_usb_device.resource = res;
184 return platform_device_register(&realview_usb_device);
185}
186
Catalin Marinas6be62ba2009-02-12 15:59:21 +0100187static struct pata_platform_info pata_platform_data = {
188 .ioport_shift = 1,
189};
190
191static struct resource pata_resources[] = {
192 [0] = {
193 .start = REALVIEW_CF_BASE,
194 .end = REALVIEW_CF_BASE + 0xff,
195 .flags = IORESOURCE_MEM,
196 },
197 [1] = {
198 .start = REALVIEW_CF_BASE + 0x100,
199 .end = REALVIEW_CF_BASE + SZ_4K - 1,
200 .flags = IORESOURCE_MEM,
201 },
202};
203
204struct platform_device realview_cf_device = {
205 .name = "pata_platform",
206 .id = -1,
207 .num_resources = ARRAY_SIZE(pata_resources),
208 .resource = pata_resources,
209 .dev = {
210 .platform_data = &pata_platform_data,
211 },
212};
213
Russell King6b65cd72006-12-10 21:21:32 +0100214static struct resource realview_i2c_resource = {
215 .start = REALVIEW_I2C_BASE,
216 .end = REALVIEW_I2C_BASE + SZ_4K - 1,
217 .flags = IORESOURCE_MEM,
218};
219
220struct platform_device realview_i2c_device = {
221 .name = "versatile-i2c",
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100222 .id = 0,
Russell King6b65cd72006-12-10 21:21:32 +0100223 .num_resources = 1,
224 .resource = &realview_i2c_resource,
225};
226
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100227static struct i2c_board_info realview_i2c_board_info[] = {
228 {
Russell King64e8be62009-07-18 15:51:55 +0100229 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100230 },
231};
232
233static int __init realview_i2c_init(void)
234{
235 return i2c_register_board_info(0, realview_i2c_board_info,
236 ARRAY_SIZE(realview_i2c_board_info));
237}
238arch_initcall(realview_i2c_init);
239
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000240#define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
241
Russell King98b09792009-07-09 15:17:41 +0100242/*
243 * This is only used if GPIOLIB support is disabled
244 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000245static unsigned int realview_mmc_status(struct device *dev)
246{
247 struct amba_device *adev = container_of(dev, struct amba_device, dev);
248 u32 mask;
249
250 if (adev->res.start == REALVIEW_MMCI0_BASE)
251 mask = 1;
252 else
253 mask = 2;
254
255 return readl(REALVIEW_SYSMCI) & mask;
256}
257
Linus Walleij6ef297f2009-09-22 14:29:36 +0100258struct mmci_platform_data realview_mmc0_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000259 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
260 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100261 .gpio_wp = 17,
262 .gpio_cd = 16,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000263};
264
Linus Walleij6ef297f2009-09-22 14:29:36 +0100265struct mmci_platform_data realview_mmc1_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000266 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
267 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100268 .gpio_wp = 19,
269 .gpio_cd = 18,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000270};
271
272/*
273 * Clock handling
274 */
Russell King39c0cb02010-01-16 16:27:28 +0000275static const struct icst_params realview_oscvco_params = {
Russell King64fceb12010-01-16 17:28:44 +0000276 .ref = 24000000,
Russell King4de2edb2010-01-16 18:08:47 +0000277 .vco_max = ICST307_VCO_MAX,
Russell Kinge73a46a2010-01-16 19:49:39 +0000278 .vco_min = ICST307_VCO_MIN,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000279 .vd_min = 4 + 8,
280 .vd_max = 511 + 8,
281 .rd_min = 1 + 2,
282 .rd_max = 127 + 2,
Russell King232eaf72010-01-16 19:46:19 +0000283 .s2div = icst307_s2div,
284 .idx2s = icst307_idx2s,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000285};
286
Russell King39c0cb02010-01-16 16:27:28 +0000287static void realview_oscvco_set(struct clk *clk, struct icst_vco vco)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000288{
289 void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
Colin Tuckley68c3d932008-11-10 14:10:11 +0000290 void __iomem *sys_osc;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000291 u32 val;
292
Colin Tuckley68c3d932008-11-10 14:10:11 +0000293 if (machine_is_realview_pb1176())
294 sys_osc = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC0_OFFSET;
295 else
296 sys_osc = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;
297
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000298 val = readl(sys_osc) & ~0x7ffff;
299 val |= vco.v | (vco.r << 9) | (vco.s << 16);
300
301 writel(0xa05f, sys_lock);
302 writel(val, sys_osc);
303 writel(0, sys_lock);
304}
305
Russell Kingcf30fb42008-11-08 20:05:55 +0000306static struct clk oscvco_clk = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000307 .params = &realview_oscvco_params,
308 .setvco = realview_oscvco_set,
309};
310
311/*
Russell Kingcf30fb42008-11-08 20:05:55 +0000312 * These are fixed clocks.
313 */
314static struct clk ref24_clk = {
315 .rate = 24000000,
316};
317
318static struct clk_lookup lookups[] = {
319 { /* UART0 */
Linus Walleij43215322009-09-21 12:30:32 +0100320 .dev_id = "dev:uart0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000321 .clk = &ref24_clk,
322 }, { /* UART1 */
Linus Walleij43215322009-09-21 12:30:32 +0100323 .dev_id = "dev:uart1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000324 .clk = &ref24_clk,
325 }, { /* UART2 */
Linus Walleij43215322009-09-21 12:30:32 +0100326 .dev_id = "dev:uart2",
Russell Kingcf30fb42008-11-08 20:05:55 +0000327 .clk = &ref24_clk,
328 }, { /* UART3 */
Linus Walleij43215322009-09-21 12:30:32 +0100329 .dev_id = "fpga:uart3",
Russell Kingcf30fb42008-11-08 20:05:55 +0000330 .clk = &ref24_clk,
331 }, { /* KMI0 */
Linus Walleij43215322009-09-21 12:30:32 +0100332 .dev_id = "fpga:kmi0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000333 .clk = &ref24_clk,
334 }, { /* KMI1 */
Linus Walleij43215322009-09-21 12:30:32 +0100335 .dev_id = "fpga:kmi1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000336 .clk = &ref24_clk,
337 }, { /* MMC0 */
Linus Walleij43215322009-09-21 12:30:32 +0100338 .dev_id = "fpga:mmc0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000339 .clk = &ref24_clk,
340 }, { /* EB:CLCD */
Linus Walleij43215322009-09-21 12:30:32 +0100341 .dev_id = "dev:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000342 .clk = &oscvco_clk,
343 }, { /* PB:CLCD */
Linus Walleij43215322009-09-21 12:30:32 +0100344 .dev_id = "issp:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000345 .clk = &oscvco_clk,
346 }
347};
348
349static int __init clk_init(void)
350{
Russell King0a0300d2010-01-12 12:28:00 +0000351 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
Russell Kingcf30fb42008-11-08 20:05:55 +0000352 return 0;
353}
354arch_initcall(clk_init);
355
356/*
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000357 * CLCD support.
358 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000359#define SYS_CLCD_NLCDIOON (1 << 2)
360#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
361#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
362#define SYS_CLCD_ID_MASK (0x1f << 8)
363#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
364#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
365#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
366#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
367#define SYS_CLCD_ID_VGA (0x1f << 8)
368
369static struct clcd_panel vga = {
370 .mode = {
371 .name = "VGA",
372 .refresh = 60,
373 .xres = 640,
374 .yres = 480,
375 .pixclock = 39721,
376 .left_margin = 40,
377 .right_margin = 24,
378 .upper_margin = 32,
379 .lower_margin = 11,
380 .hsync_len = 96,
381 .vsync_len = 2,
382 .sync = 0,
383 .vmode = FB_VMODE_NONINTERLACED,
384 },
385 .width = -1,
386 .height = -1,
387 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000388 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000389 .bpp = 16,
390};
391
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000392static struct clcd_panel xvga = {
393 .mode = {
394 .name = "XVGA",
395 .refresh = 60,
396 .xres = 1024,
397 .yres = 768,
398 .pixclock = 15748,
399 .left_margin = 152,
400 .right_margin = 48,
401 .upper_margin = 23,
402 .lower_margin = 3,
403 .hsync_len = 104,
404 .vsync_len = 4,
405 .sync = 0,
406 .vmode = FB_VMODE_NONINTERLACED,
407 },
408 .width = -1,
409 .height = -1,
410 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000411 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000412 .bpp = 16,
413};
414
415static struct clcd_panel sanyo_3_8_in = {
416 .mode = {
417 .name = "Sanyo QVGA",
418 .refresh = 116,
419 .xres = 320,
420 .yres = 240,
421 .pixclock = 100000,
422 .left_margin = 6,
423 .right_margin = 6,
424 .upper_margin = 5,
425 .lower_margin = 5,
426 .hsync_len = 6,
427 .vsync_len = 6,
428 .sync = 0,
429 .vmode = FB_VMODE_NONINTERLACED,
430 },
431 .width = -1,
432 .height = -1,
433 .tim2 = TIM2_BCD,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000434 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000435 .bpp = 16,
436};
437
438static struct clcd_panel sanyo_2_5_in = {
439 .mode = {
440 .name = "Sanyo QVGA Portrait",
441 .refresh = 116,
442 .xres = 240,
443 .yres = 320,
444 .pixclock = 100000,
445 .left_margin = 20,
446 .right_margin = 10,
447 .upper_margin = 2,
448 .lower_margin = 2,
449 .hsync_len = 10,
450 .vsync_len = 2,
451 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
452 .vmode = FB_VMODE_NONINTERLACED,
453 },
454 .width = -1,
455 .height = -1,
456 .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000457 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000458 .bpp = 16,
459};
460
461static struct clcd_panel epson_2_2_in = {
462 .mode = {
463 .name = "Epson QCIF",
464 .refresh = 390,
465 .xres = 176,
466 .yres = 220,
467 .pixclock = 62500,
468 .left_margin = 3,
469 .right_margin = 2,
470 .upper_margin = 1,
471 .lower_margin = 0,
472 .hsync_len = 3,
473 .vsync_len = 2,
474 .sync = 0,
475 .vmode = FB_VMODE_NONINTERLACED,
476 },
477 .width = -1,
478 .height = -1,
479 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000480 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000481 .bpp = 16,
482};
483
484/*
485 * Detect which LCD panel is connected, and return the appropriate
486 * clcd_panel structure. Note: we do not have any information on
487 * the required timings for the 8.4in panel, so we presently assume
488 * VGA timings.
489 */
490static struct clcd_panel *realview_clcd_panel(void)
491{
492 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000493 struct clcd_panel *vga_panel;
494 struct clcd_panel *panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000495 u32 val;
496
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000497 if (machine_is_realview_eb())
498 vga_panel = &vga;
499 else
500 vga_panel = &xvga;
501
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000502 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
503 if (val == SYS_CLCD_ID_SANYO_3_8)
504 panel = &sanyo_3_8_in;
505 else if (val == SYS_CLCD_ID_SANYO_2_5)
506 panel = &sanyo_2_5_in;
507 else if (val == SYS_CLCD_ID_EPSON_2_2)
508 panel = &epson_2_2_in;
509 else if (val == SYS_CLCD_ID_VGA)
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000510 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000511 else {
512 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
513 val);
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000514 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000515 }
516
517 return panel;
518}
519
520/*
521 * Disable all display connectors on the interface module.
522 */
523static void realview_clcd_disable(struct clcd_fb *fb)
524{
525 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
526 u32 val;
527
528 val = readl(sys_clcd);
529 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
530 writel(val, sys_clcd);
531}
532
533/*
534 * Enable the relevant connector on the interface module.
535 */
536static void realview_clcd_enable(struct clcd_fb *fb)
537{
538 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
539 u32 val;
540
Catalin Marinas9e7714d2006-03-16 14:10:20 +0000541 /*
542 * Enable the PSUs
543 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000544 val = readl(sys_clcd);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000545 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
546 writel(val, sys_clcd);
547}
548
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000549static int realview_clcd_setup(struct clcd_fb *fb)
550{
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000551 unsigned long framesize;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000552 dma_addr_t dma;
553
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000554 if (machine_is_realview_eb())
555 /* VGA, 16bpp */
556 framesize = 640 * 480 * 2;
557 else
558 /* XVGA, 16bpp */
559 framesize = 1024 * 768 * 2;
560
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000561 fb->panel = realview_clcd_panel();
562
563 fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
Catalin Marinasc97c5aa2009-11-04 12:19:05 +0000564 &dma, GFP_KERNEL | GFP_DMA);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000565 if (!fb->fb.screen_base) {
566 printk(KERN_ERR "CLCD: unable to map framebuffer\n");
567 return -ENOMEM;
568 }
569
570 fb->fb.fix.smem_start = dma;
571 fb->fb.fix.smem_len = framesize;
572
573 return 0;
574}
575
576static int realview_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
577{
578 return dma_mmap_writecombine(&fb->dev->dev, vma,
579 fb->fb.screen_base,
580 fb->fb.fix.smem_start,
581 fb->fb.fix.smem_len);
582}
583
584static void realview_clcd_remove(struct clcd_fb *fb)
585{
586 dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
587 fb->fb.screen_base, fb->fb.fix.smem_start);
588}
589
590struct clcd_board clcd_plat_data = {
591 .name = "RealView",
592 .check = clcdfb_check,
593 .decode = clcdfb_decode,
594 .disable = realview_clcd_disable,
595 .enable = realview_clcd_enable,
596 .setup = realview_clcd_setup,
597 .mmap = realview_clcd_mmap,
598 .remove = realview_clcd_remove,
599};
600
601#ifdef CONFIG_LEDS
602#define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)
603
604void realview_leds_event(led_event_t ledevt)
605{
606 unsigned long flags;
607 u32 val;
Catalin Marinasda055eb2009-05-30 13:56:16 +0100608 u32 led = 1 << smp_processor_id();
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000609
610 local_irq_save(flags);
611 val = readl(VA_LEDS_BASE);
612
613 switch (ledevt) {
614 case led_idle_start:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100615 val = val & ~led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000616 break;
617
618 case led_idle_end:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100619 val = val | led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000620 break;
621
622 case led_timer:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100623 val = val ^ REALVIEW_SYS_LED7;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000624 break;
625
626 case led_halted:
627 val = 0;
628 break;
629
630 default:
631 break;
632 }
633
634 writel(val, VA_LEDS_BASE);
635 local_irq_restore(flags);
636}
637#endif /* CONFIG_LEDS */
638
639/*
640 * Where is the timer (VA)?
641 */
Catalin Marinas80192732008-04-18 22:43:11 +0100642void __iomem *timer0_va_base;
643void __iomem *timer1_va_base;
644void __iomem *timer2_va_base;
645void __iomem *timer3_va_base;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000646
647/*
Catalin Marinasa8655e82008-02-04 17:30:57 +0100648 * Set up the clock source and clock events devices
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000649 */
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100650void __init realview_timer_init(unsigned int timer_irq)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000651{
652 u32 val;
653
654 /*
655 * set clock frequency:
656 * REALVIEW_REFCLK is 32KHz
657 * REALVIEW_TIMCLK is 1MHz
658 */
659 val = readl(__io_address(REALVIEW_SCTL_BASE));
660 writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
661 (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
662 (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
663 (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
664 __io_address(REALVIEW_SCTL_BASE));
665
666 /*
667 * Initialise to a known state (all timers off)
668 */
Catalin Marinas80192732008-04-18 22:43:11 +0100669 writel(0, timer0_va_base + TIMER_CTRL);
670 writel(0, timer1_va_base + TIMER_CTRL);
671 writel(0, timer2_va_base + TIMER_CTRL);
672 writel(0, timer3_va_base + TIMER_CTRL);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000673
Russell Kinge3887712010-01-14 13:30:16 +0000674 sp804_clocksource_init(timer3_va_base);
675 sp804_clockevents_init(timer0_va_base, timer_irq);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000676}
Catalin Marinas5b39d152009-11-04 12:19:04 +0000677
678/*
679 * Setup the memory banks.
680 */
681void realview_fixup(struct machine_desc *mdesc, struct tag *tags, char **from,
682 struct meminfo *meminfo)
683{
684 /*
685 * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
686 * Half of this is mirrored at 0.
687 */
688#ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
689 meminfo->bank[0].start = 0x70000000;
690 meminfo->bank[0].size = SZ_512M;
691 meminfo->nr_banks = 1;
692#else
693 meminfo->bank[0].start = 0;
694 meminfo->bank[0].size = SZ_256M;
695 meminfo->nr_banks = 1;
696#endif
697}