blob: 59ee6dcf6eed9fd2b336347b0d674070baf9f298 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_PROCESSOR_H
12#define _ASM_PROCESSOR_H
13
Ralf Baechle41c594a2006-04-05 09:45:45 +010014#include <linux/cpumask.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/threads.h>
16
17#include <asm/cachectl.h>
18#include <asm/cpu.h>
19#include <asm/cpu-info.h>
20#include <asm/mipsregs.h>
21#include <asm/prefetch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23/*
24 * Return current * instruction pointer ("program counter").
25 */
26#define current_text_addr() ({ __label__ _l; _l: &&_l;})
27
28/*
29 * System setup and hardware flags..
30 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32extern unsigned int vced_count, vcei_count;
33
David Daneyc52d0d32010-02-18 16:13:04 -080034/*
David Daney10914582010-07-19 13:14:56 -070035 * MIPS does have an arch_pick_mmap_layout()
36 */
37#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
38
39/*
David Daneyc52d0d32010-02-18 16:13:04 -080040 * A special page (the vdso) is mapped into all processes at the very
41 * top of the virtual memory space.
42 */
43#define SPECIAL_PAGES_SIZE PAGE_SIZE
44
Ralf Baechle875d43e2005-09-03 15:56:16 -070045#ifdef CONFIG_32BIT
Sanjay Lal9843b032012-11-21 18:34:03 -080046#ifdef CONFIG_KVM_GUEST
47/* User space process size is limited to 1GB in KVM Guest Mode */
48#define TASK_SIZE 0x3fff8000UL
49#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070050/*
51 * User space process size: 2GB. This is hardcoded into a few places,
52 * so don't change it unless you know what you are doing.
53 */
54#define TASK_SIZE 0x7fff8000UL
Sanjay Lal9843b032012-11-21 18:34:03 -080055#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
David Daney949e51b2010-10-14 11:32:33 -070057#define STACK_TOP_MAX TASK_SIZE
David Daney10914582010-07-19 13:14:56 -070058
59#define TASK_IS_32BIT_ADDR 1
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#endif
62
Ralf Baechle875d43e2005-09-03 15:56:16 -070063#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/*
65 * User space process size: 1TB. This is hardcoded into a few places,
66 * so don't change it unless you know what you are doing. TASK_SIZE
67 * is limited to 1TB by the R4000 architecture; R10000 and better can
68 * support 16TB; the architectural reserve for future expansion is
69 * 8192EB ...
70 */
71#define TASK_SIZE32 0x7fff8000UL
David Daney949e51b2010-10-14 11:32:33 -070072#define TASK_SIZE64 0x10000000000UL
73#define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
David Daney949e51b2010-10-14 11:32:33 -070074#define STACK_TOP_MAX TASK_SIZE64
David Daney949e51b2010-10-14 11:32:33 -070075
Dave Hansen82455252008-02-04 22:28:59 -080076#define TASK_SIZE_OF(tsk) \
David Daney949e51b2010-10-14 11:32:33 -070077 (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
David Daney10914582010-07-19 13:14:56 -070078
79#define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#endif
82
David Daney949e51b2010-10-14 11:32:33 -070083#define STACK_TOP ((TASK_SIZE & PAGE_MASK) - SPECIAL_PAGES_SIZE)
84
85/*
86 * This decides where the kernel will search for a free chunk of vm
87 * space during mmap's.
88 */
89#define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3)
90
David Howells922a70d2008-02-08 04:19:26 -080091
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define NUM_FPU_REGS 32
Paul Burton1db1af82014-01-27 15:23:11 +000093
94#ifdef CONFIG_CPU_HAS_MSA
95# define FPU_REG_WIDTH 128
96#else
97# define FPU_REG_WIDTH 64
98#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Paul Burtonbbd426f2014-02-13 11:26:41 +0000100union fpureg {
101 __u32 val32[FPU_REG_WIDTH / 32];
102 __u64 val64[FPU_REG_WIDTH / 64];
103};
104
105#ifdef CONFIG_CPU_LITTLE_ENDIAN
106# define FPR_IDX(width, idx) (idx)
107#else
James Hogan1f3a2c62015-01-30 12:09:39 +0000108# define FPR_IDX(width, idx) ((idx) ^ ((64 / (width)) - 1))
Paul Burtonbbd426f2014-02-13 11:26:41 +0000109#endif
110
111#define BUILD_FPR_ACCESS(width) \
112static inline u##width get_fpr##width(union fpureg *fpr, unsigned idx) \
113{ \
114 return fpr->val##width[FPR_IDX(width, idx)]; \
115} \
116 \
117static inline void set_fpr##width(union fpureg *fpr, unsigned idx, \
118 u##width val) \
119{ \
120 fpr->val##width[FPR_IDX(width, idx)] = val; \
121}
122
123BUILD_FPR_ACCESS(32)
124BUILD_FPR_ACCESS(64)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/*
Paul Burtone87ce942014-01-27 15:23:01 +0000127 * It would be nice to add some more fields for emulator statistics,
128 * the additional information is private to the FPU emulator for now.
129 * See arch/mips/include/asm/fpu_emulator.h.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 */
131
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900132struct mips_fpu_struct {
Paul Burtonbbd426f2014-02-13 11:26:41 +0000133 union fpureg fpr[NUM_FPU_REGS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 unsigned int fcr31;
Paul Burton1db1af82014-01-27 15:23:11 +0000135 unsigned int msacsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136};
137
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000138#define NUM_DSP_REGS 6
139
140typedef __u32 dspreg_t;
141
142struct mips_dsp_state {
Ralf Baechle70342282013-01-22 12:59:30 +0100143 dspreg_t dspr[NUM_DSP_REGS];
144 unsigned int dspcontrol;
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000145};
146
Ralf Baechle41c594a2006-04-05 09:45:45 +0100147#define INIT_CPUMASK { \
148 {0,} \
149}
150
David Daney6aa35242008-09-23 00:05:54 -0700151struct mips3264_watch_reg_state {
152 /* The width of watchlo is 32 in a 32 bit kernel and 64 in a
153 64 bit kernel. We use unsigned long as it has the same
154 property. */
155 unsigned long watchlo[NUM_WATCH_REGS];
156 /* Only the mask and IRW bits from watchhi. */
157 u16 watchhi[NUM_WATCH_REGS];
158};
159
160union mips_watch_reg_state {
161 struct mips3264_watch_reg_state mips3264;
162};
163
Jayachandran C2c952e02013-06-10 06:30:00 +0000164#if defined(CONFIG_CPU_CAVIUM_OCTEON)
David Daneyb5e00af2008-12-11 15:33:30 -0800165
166struct octeon_cop2_state {
167 /* DMFC2 rt, 0x0201 */
Ralf Baechle70342282013-01-22 12:59:30 +0100168 unsigned long cop2_crc_iv;
David Daneyb5e00af2008-12-11 15:33:30 -0800169 /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
Ralf Baechle70342282013-01-22 12:59:30 +0100170 unsigned long cop2_crc_length;
David Daneyb5e00af2008-12-11 15:33:30 -0800171 /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
Ralf Baechle70342282013-01-22 12:59:30 +0100172 unsigned long cop2_crc_poly;
David Daneyb5e00af2008-12-11 15:33:30 -0800173 /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
Ralf Baechle70342282013-01-22 12:59:30 +0100174 unsigned long cop2_llm_dat[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800175 /* DMFC2 rt, 0x0084 */
Ralf Baechle70342282013-01-22 12:59:30 +0100176 unsigned long cop2_3des_iv;
David Daneyb5e00af2008-12-11 15:33:30 -0800177 /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
Ralf Baechle70342282013-01-22 12:59:30 +0100178 unsigned long cop2_3des_key[3];
David Daneyb5e00af2008-12-11 15:33:30 -0800179 /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
Ralf Baechle70342282013-01-22 12:59:30 +0100180 unsigned long cop2_3des_result;
David Daneyb5e00af2008-12-11 15:33:30 -0800181 /* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */
Ralf Baechle70342282013-01-22 12:59:30 +0100182 unsigned long cop2_aes_inp0;
David Daneyb5e00af2008-12-11 15:33:30 -0800183 /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
Ralf Baechle70342282013-01-22 12:59:30 +0100184 unsigned long cop2_aes_iv[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800185 /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
186 * rt, 0x0107 */
Ralf Baechle70342282013-01-22 12:59:30 +0100187 unsigned long cop2_aes_key[4];
David Daneyb5e00af2008-12-11 15:33:30 -0800188 /* DMFC2 rt, 0x0110 */
Ralf Baechle70342282013-01-22 12:59:30 +0100189 unsigned long cop2_aes_keylen;
David Daneyb5e00af2008-12-11 15:33:30 -0800190 /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
Ralf Baechle70342282013-01-22 12:59:30 +0100191 unsigned long cop2_aes_result[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800192 /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
193 * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
194 * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
195 * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
196 * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100197 unsigned long cop2_hsh_datw[15];
David Daneyb5e00af2008-12-11 15:33:30 -0800198 /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
199 * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
200 * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100201 unsigned long cop2_hsh_ivw[8];
David Daneyb5e00af2008-12-11 15:33:30 -0800202 /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100203 unsigned long cop2_gfm_mult[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800204 /* DMFC2 rt, 0x025E - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100205 unsigned long cop2_gfm_poly;
David Daneyb5e00af2008-12-11 15:33:30 -0800206 /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100207 unsigned long cop2_gfm_result[2];
David Daney6b3a2872015-01-15 16:11:07 +0300208 /* DMFC2 rt, 0x24F, DMFC2 rt, 0x50, OCTEON III */
209 unsigned long cop2_sha3[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800210};
Jayachandran C2c952e02013-06-10 06:30:00 +0000211#define COP2_INIT \
212 .cp2 = {0,},
David Daneyb5e00af2008-12-11 15:33:30 -0800213
214struct octeon_cvmseg_state {
215 unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
216 [cpu_dcache_line_size() / sizeof(unsigned long)];
217};
218
Jayachandran C5649d372013-06-10 06:30:04 +0000219#elif defined(CONFIG_CPU_XLP)
220struct nlm_cop2_state {
221 u64 rx[4];
222 u64 tx[4];
223 u32 tx_msg_status;
224 u32 rx_msg_status;
225};
226
227#define COP2_INIT \
228 .cp2 = {{0}, {0}, 0, 0},
Jayachandran C2c952e02013-06-10 06:30:00 +0000229#else
230#define COP2_INIT
David Daneyb5e00af2008-12-11 15:33:30 -0800231#endif
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233typedef struct {
234 unsigned long seg;
235} mm_segment_t;
236
Paul Burton37cddff2014-07-11 16:46:54 +0100237#ifdef CONFIG_CPU_HAS_MSA
238# define ARCH_MIN_TASKALIGN 16
239# define FPU_ALIGN __aligned(16)
240#else
241# define ARCH_MIN_TASKALIGN 8
242# define FPU_ALIGN
243#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000245struct mips_abi;
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247/*
248 * If you change thread_struct remember to change the #defines below too!
249 */
250struct thread_struct {
251 /* Saved main processor registers. */
252 unsigned long reg16;
253 unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
254 unsigned long reg29, reg30, reg31;
255
256 /* Saved cp0 stuff. */
257 unsigned long cp0_status;
258
259 /* Saved fpu/fpu emulator stuff. */
Paul Burton37cddff2014-07-11 16:46:54 +0100260 struct mips_fpu_struct fpu FPU_ALIGN;
Ralf Baechlef088fc82006-04-05 09:45:47 +0100261#ifdef CONFIG_MIPS_MT_FPAFF
262 /* Emulated instruction count */
263 unsigned long emulated_fp;
264 /* Saved per-thread scheduler affinity mask */
265 cpumask_t user_cpus_allowed;
266#endif /* CONFIG_MIPS_MT_FPAFF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000268 /* Saved state of the DSP ASE, if available. */
269 struct mips_dsp_state dsp;
270
David Daney6aa35242008-09-23 00:05:54 -0700271 /* Saved watch register state, if available. */
272 union mips_watch_reg_state watch;
273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 /* Other stuff associated with the thread. */
275 unsigned long cp0_badvaddr; /* Last user fault */
276 unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */
277 unsigned long error_code;
Ralf Baechlee3b28832015-07-28 20:37:43 +0200278 unsigned long trap_nr;
David Daneyb5e00af2008-12-11 15:33:30 -0800279#ifdef CONFIG_CPU_CAVIUM_OCTEON
Tony Wufc192e52013-06-21 10:10:46 +0000280 struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
281 struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
David Daneyb5e00af2008-12-11 15:33:30 -0800282#endif
Jayachandran C5649d372013-06-10 06:30:04 +0000283#ifdef CONFIG_CPU_XLP
284 struct nlm_cop2_state cp2;
285#endif
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000286 struct mips_abi *abi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
Ralf Baechlef088fc82006-04-05 09:45:47 +0100289#ifdef CONFIG_MIPS_MT_FPAFF
Ralf Baechlefee578f2007-07-10 17:33:02 +0100290#define FPAFF_INIT \
291 .emulated_fp = 0, \
292 .user_cpus_allowed = INIT_CPUMASK,
Ralf Baechlef088fc82006-04-05 09:45:47 +0100293#else
294#define FPAFF_INIT
295#endif /* CONFIG_MIPS_MT_FPAFF */
296
Ralf Baechlefee578f2007-07-10 17:33:02 +0100297#define INIT_THREAD { \
Ralf Baechle70342282013-01-22 12:59:30 +0100298 /* \
299 * Saved main processor registers \
300 */ \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100301 .reg16 = 0, \
302 .reg17 = 0, \
303 .reg18 = 0, \
304 .reg19 = 0, \
305 .reg20 = 0, \
306 .reg21 = 0, \
307 .reg22 = 0, \
308 .reg23 = 0, \
309 .reg29 = 0, \
310 .reg30 = 0, \
311 .reg31 = 0, \
312 /* \
313 * Saved cp0 stuff \
314 */ \
315 .cp0_status = 0, \
316 /* \
317 * Saved FPU/FPU emulator stuff \
318 */ \
319 .fpu = { \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000320 .fpr = {{{0,},},}, \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100321 .fcr31 = 0, \
Paul Burton1db1af82014-01-27 15:23:11 +0000322 .msacsr = 0, \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100323 }, \
324 /* \
325 * FPU affinity state (null if not FPAFF) \
326 */ \
327 FPAFF_INIT \
328 /* \
329 * Saved DSP stuff \
330 */ \
331 .dsp = { \
332 .dspr = {0, }, \
333 .dspcontrol = 0, \
334 }, \
335 /* \
David Daney6aa35242008-09-23 00:05:54 -0700336 * saved watch register stuff \
337 */ \
338 .watch = {{{0,},},}, \
339 /* \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100340 * Other stuff associated with the process \
341 */ \
342 .cp0_badvaddr = 0, \
343 .cp0_baduaddr = 0, \
344 .error_code = 0, \
Ralf Baechlee3b28832015-07-28 20:37:43 +0200345 .trap_nr = 0, \
David Daneyb5e00af2008-12-11 15:33:30 -0800346 /* \
Jayachandran C2c952e02013-06-10 06:30:00 +0000347 * Platform specific cop2 registers(null if no COP2) \
David Daneyb5e00af2008-12-11 15:33:30 -0800348 */ \
Jayachandran C2c952e02013-06-10 06:30:00 +0000349 COP2_INIT \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350}
351
352struct task_struct;
353
354/* Free all resources held by a thread. */
355#define release_thread(thread) do { } while(0)
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357extern unsigned long thread_saved_pc(struct task_struct *tsk);
358
359/*
360 * Do necessary setup to start up a newly executed thread.
361 */
362extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
363
364unsigned long get_wchan(struct task_struct *p);
365
David Daney484889f2009-07-08 10:07:50 -0700366#define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
367 THREAD_SIZE - 32 - sizeof(struct pt_regs))
368#define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
Al Viro40bc9c62006-01-12 01:06:07 -0800369#define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
370#define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
371#define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373#define cpu_relax() barrier()
Davidlohr Bueso3a6bfbc2014-06-29 15:09:33 -0700374#define cpu_relax_lowlatency() cpu_relax()
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
376/*
377 * Return_address is a replacement for __builtin_return_address(count)
378 * which on certain architectures cannot reasonably be implemented in GCC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300379 * (MIPS, Alpha) or is unusable with -fomit-frame-pointer (i386).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 * Note that __builtin_return_address(x>=1) is forbidden because GCC
381 * aborts compilation on some CPUs. It's simply not possible to unwind
382 * some CPU's stackframes.
383 *
Ralf Baechle70342282013-01-22 12:59:30 +0100384 * __builtin_return_address works only for non-leaf functions. We avoid the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 * overhead of a function call by forcing the compiler to save the return
386 * address register on the stack.
387 */
388#define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
389
390#ifdef CONFIG_CPU_HAS_PREFETCH
391
392#define ARCH_HAS_PREFETCH
David Daney0453fb32010-05-14 12:44:18 -0700393#define prefetch(x) __builtin_prefetch((x), 0, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
David Daney0453fb32010-05-14 12:44:18 -0700395#define ARCH_HAS_PREFETCHW
396#define prefetchw(x) __builtin_prefetch((x), 1, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398#endif
399
Paul Burton97915542015-01-08 12:17:37 +0000400/*
401 * Functions & macros implementing the PR_GET_FP_MODE & PR_SET_FP_MODE options
402 * to the prctl syscall.
403 */
404extern int mips_get_process_fp_mode(struct task_struct *task);
405extern int mips_set_process_fp_mode(struct task_struct *task,
406 unsigned int value);
407
408#define GET_FP_MODE(task) mips_get_process_fp_mode(task)
409#define SET_FP_MODE(task,value) mips_set_process_fp_mode(task, value)
410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411#endif /* _ASM_PROCESSOR_H */