blob: b7d66e99f2b3ec32ef3c8aff78430f75e9f1958c [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Peter Korsgaard238b8722006-12-06 20:35:17 -08002/*
3 * uartlite.c: Serial driver for Xilinx uartlite serial controller
4 *
Grant Likely852e1ea2007-10-02 12:16:04 +10005 * Copyright (C) 2006 Peter Korsgaard <jacmet@sunsite.dk>
6 * Copyright (C) 2007 Secret Lab Technologies Ltd.
Peter Korsgaard238b8722006-12-06 20:35:17 -08007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
13#include <linux/platform_device.h>
14#include <linux/module.h>
15#include <linux/console.h>
16#include <linux/serial.h>
17#include <linux/serial_core.h>
18#include <linux/tty.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020019#include <linux/tty_flip.h>
Peter Korsgaard238b8722006-12-06 20:35:17 -080020#include <linux/delay.h>
21#include <linux/interrupt.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110022#include <linux/init.h>
Michal Simek3240b48d2013-02-11 19:04:33 +010023#include <linux/io.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110024#include <linux/of.h>
Grant Likely22ae7822010-07-29 11:49:01 -060025#include <linux/of_address.h>
Grant Likely852e1ea2007-10-02 12:16:04 +100026#include <linux/of_device.h>
27#include <linux/of_platform.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110028
Grant Likely00775822007-10-02 12:15:49 +100029#define ULITE_NAME "ttyUL"
Peter Korsgaard238b8722006-12-06 20:35:17 -080030#define ULITE_MAJOR 204
31#define ULITE_MINOR 187
Sam Povilusb44b96a2017-03-15 20:43:24 -060032#define ULITE_NR_UARTS CONFIG_SERIAL_UARTLITE_NR_UARTS
Peter Korsgaard238b8722006-12-06 20:35:17 -080033
Grant Likely435706b2007-10-02 12:15:59 +100034/* ---------------------------------------------------------------------
35 * Register definitions
36 *
37 * For register details see datasheet:
Michal Simek6d53c3b2013-02-11 19:04:34 +010038 * http://www.xilinx.com/support/documentation/ip_documentation/opb_uartlite.pdf
Grant Likely435706b2007-10-02 12:15:59 +100039 */
40
Peter Korsgaard238b8722006-12-06 20:35:17 -080041#define ULITE_RX 0x00
42#define ULITE_TX 0x04
43#define ULITE_STATUS 0x08
44#define ULITE_CONTROL 0x0c
45
46#define ULITE_REGION 16
47
48#define ULITE_STATUS_RXVALID 0x01
49#define ULITE_STATUS_RXFULL 0x02
50#define ULITE_STATUS_TXEMPTY 0x04
51#define ULITE_STATUS_TXFULL 0x08
52#define ULITE_STATUS_IE 0x10
53#define ULITE_STATUS_OVERRUN 0x20
54#define ULITE_STATUS_FRAME 0x40
55#define ULITE_STATUS_PARITY 0x80
56
57#define ULITE_CONTROL_RST_TX 0x01
58#define ULITE_CONTROL_RST_RX 0x02
59#define ULITE_CONTROL_IE 0x10
60
Michal Simek6d53c3b2013-02-11 19:04:34 +010061struct uartlite_reg_ops {
62 u32 (*in)(void __iomem *addr);
63 void (*out)(u32 val, void __iomem *addr);
64};
65
66static u32 uartlite_inbe32(void __iomem *addr)
67{
68 return ioread32be(addr);
69}
70
71static void uartlite_outbe32(u32 val, void __iomem *addr)
72{
73 iowrite32be(val, addr);
74}
75
Maarten Brock973ea592016-04-22 18:19:33 +020076static const struct uartlite_reg_ops uartlite_be = {
Michal Simek6d53c3b2013-02-11 19:04:34 +010077 .in = uartlite_inbe32,
78 .out = uartlite_outbe32,
79};
80
81static u32 uartlite_inle32(void __iomem *addr)
82{
83 return ioread32(addr);
84}
85
86static void uartlite_outle32(u32 val, void __iomem *addr)
87{
88 iowrite32(val, addr);
89}
90
Maarten Brock973ea592016-04-22 18:19:33 +020091static const struct uartlite_reg_ops uartlite_le = {
Michal Simek6d53c3b2013-02-11 19:04:34 +010092 .in = uartlite_inle32,
93 .out = uartlite_outle32,
94};
95
96static inline u32 uart_in32(u32 offset, struct uart_port *port)
97{
Maarten Brock973ea592016-04-22 18:19:33 +020098 const struct uartlite_reg_ops *reg_ops = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +010099
100 return reg_ops->in(port->membase + offset);
101}
102
103static inline void uart_out32(u32 val, u32 offset, struct uart_port *port)
104{
Maarten Brock973ea592016-04-22 18:19:33 +0200105 const struct uartlite_reg_ops *reg_ops = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100106
107 reg_ops->out(val, port->membase + offset);
108}
Peter Korsgaard238b8722006-12-06 20:35:17 -0800109
Grant Likely483c79d2007-10-02 12:15:44 +1000110static struct uart_port ulite_ports[ULITE_NR_UARTS];
Peter Korsgaard238b8722006-12-06 20:35:17 -0800111
Grant Likely435706b2007-10-02 12:15:59 +1000112/* ---------------------------------------------------------------------
113 * Core UART driver operations
114 */
115
Peter Korsgaard238b8722006-12-06 20:35:17 -0800116static int ulite_receive(struct uart_port *port, int stat)
117{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100118 struct tty_port *tport = &port->state->port;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800119 unsigned char ch = 0;
120 char flag = TTY_NORMAL;
121
122 if ((stat & (ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
123 | ULITE_STATUS_FRAME)) == 0)
124 return 0;
125
126 /* stats */
127 if (stat & ULITE_STATUS_RXVALID) {
128 port->icount.rx++;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100129 ch = uart_in32(ULITE_RX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800130
131 if (stat & ULITE_STATUS_PARITY)
132 port->icount.parity++;
133 }
134
135 if (stat & ULITE_STATUS_OVERRUN)
136 port->icount.overrun++;
137
138 if (stat & ULITE_STATUS_FRAME)
139 port->icount.frame++;
140
141
142 /* drop byte with parity error if IGNPAR specificed */
143 if (stat & port->ignore_status_mask & ULITE_STATUS_PARITY)
144 stat &= ~ULITE_STATUS_RXVALID;
145
146 stat &= port->read_status_mask;
147
148 if (stat & ULITE_STATUS_PARITY)
149 flag = TTY_PARITY;
150
151
152 stat &= ~port->ignore_status_mask;
153
154 if (stat & ULITE_STATUS_RXVALID)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100155 tty_insert_flip_char(tport, ch, flag);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800156
157 if (stat & ULITE_STATUS_FRAME)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100158 tty_insert_flip_char(tport, 0, TTY_FRAME);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800159
160 if (stat & ULITE_STATUS_OVERRUN)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100161 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800162
163 return 1;
164}
165
166static int ulite_transmit(struct uart_port *port, int stat)
167{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700168 struct circ_buf *xmit = &port->state->xmit;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800169
170 if (stat & ULITE_STATUS_TXFULL)
171 return 0;
172
173 if (port->x_char) {
Michal Simek6d53c3b2013-02-11 19:04:34 +0100174 uart_out32(port->x_char, ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800175 port->x_char = 0;
176 port->icount.tx++;
177 return 1;
178 }
179
180 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
181 return 0;
182
Michal Simek6d53c3b2013-02-11 19:04:34 +0100183 uart_out32(xmit->buf[xmit->tail], ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800184 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE-1);
185 port->icount.tx++;
186
187 /* wake up */
188 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
189 uart_write_wakeup(port);
190
191 return 1;
192}
193
194static irqreturn_t ulite_isr(int irq, void *dev_id)
195{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800196 struct uart_port *port = dev_id;
Maarten Brock19606ea2016-02-16 18:59:03 +0100197 int stat, busy, n = 0;
Rich Felker9e370d22016-01-08 15:33:50 -0500198 unsigned long flags;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800199
200 do {
Maarten Brock19606ea2016-02-16 18:59:03 +0100201 spin_lock_irqsave(&port->lock, flags);
202 stat = uart_in32(ULITE_STATUS, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800203 busy = ulite_receive(port, stat);
204 busy |= ulite_transmit(port, stat);
Maarten Brock19606ea2016-02-16 18:59:03 +0100205 spin_unlock_irqrestore(&port->lock, flags);
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200206 n++;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800207 } while (busy);
208
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200209 /* work done? */
210 if (n > 1) {
Jiri Slaby2e124b42013-01-03 15:53:06 +0100211 tty_flip_buffer_push(&port->state->port);
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200212 return IRQ_HANDLED;
213 } else {
214 return IRQ_NONE;
215 }
Peter Korsgaard238b8722006-12-06 20:35:17 -0800216}
217
218static unsigned int ulite_tx_empty(struct uart_port *port)
219{
220 unsigned long flags;
221 unsigned int ret;
222
223 spin_lock_irqsave(&port->lock, flags);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100224 ret = uart_in32(ULITE_STATUS, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800225 spin_unlock_irqrestore(&port->lock, flags);
226
227 return ret & ULITE_STATUS_TXEMPTY ? TIOCSER_TEMT : 0;
228}
229
230static unsigned int ulite_get_mctrl(struct uart_port *port)
231{
232 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
233}
234
235static void ulite_set_mctrl(struct uart_port *port, unsigned int mctrl)
236{
237 /* N/A */
238}
239
240static void ulite_stop_tx(struct uart_port *port)
241{
242 /* N/A */
243}
244
245static void ulite_start_tx(struct uart_port *port)
246{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100247 ulite_transmit(port, uart_in32(ULITE_STATUS, port));
Peter Korsgaard238b8722006-12-06 20:35:17 -0800248}
249
250static void ulite_stop_rx(struct uart_port *port)
251{
252 /* don't forward any more data (like !CREAD) */
253 port->ignore_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
254 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
255}
256
Peter Korsgaard238b8722006-12-06 20:35:17 -0800257static void ulite_break_ctl(struct uart_port *port, int ctl)
258{
259 /* N/A */
260}
261
262static int ulite_startup(struct uart_port *port)
263{
264 int ret;
265
Maarten Brock106020c2016-02-16 18:59:04 +0100266 ret = request_irq(port->irq, ulite_isr, IRQF_SHARED | IRQF_TRIGGER_RISING,
267 "uartlite", port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800268 if (ret)
269 return ret;
270
Michal Simek6d53c3b2013-02-11 19:04:34 +0100271 uart_out32(ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX,
272 ULITE_CONTROL, port);
273 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800274
275 return 0;
276}
277
278static void ulite_shutdown(struct uart_port *port)
279{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100280 uart_out32(0, ULITE_CONTROL, port);
281 uart_in32(ULITE_CONTROL, port); /* dummy */
Peter Korsgaard238b8722006-12-06 20:35:17 -0800282 free_irq(port->irq, port);
283}
284
Alan Cox606d0992006-12-08 02:38:45 -0800285static void ulite_set_termios(struct uart_port *port, struct ktermios *termios,
286 struct ktermios *old)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800287{
288 unsigned long flags;
289 unsigned int baud;
290
291 spin_lock_irqsave(&port->lock, flags);
292
293 port->read_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
294 | ULITE_STATUS_TXFULL;
295
296 if (termios->c_iflag & INPCK)
297 port->read_status_mask |=
298 ULITE_STATUS_PARITY | ULITE_STATUS_FRAME;
299
300 port->ignore_status_mask = 0;
301 if (termios->c_iflag & IGNPAR)
302 port->ignore_status_mask |= ULITE_STATUS_PARITY
303 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
304
305 /* ignore all characters if CREAD is not set */
306 if ((termios->c_cflag & CREAD) == 0)
307 port->ignore_status_mask |=
308 ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
309 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
310
311 /* update timeout */
312 baud = uart_get_baud_rate(port, termios, old, 0, 460800);
313 uart_update_timeout(port, termios->c_cflag, baud);
314
315 spin_unlock_irqrestore(&port->lock, flags);
316}
317
318static const char *ulite_type(struct uart_port *port)
319{
320 return port->type == PORT_UARTLITE ? "uartlite" : NULL;
321}
322
323static void ulite_release_port(struct uart_port *port)
324{
325 release_mem_region(port->mapbase, ULITE_REGION);
326 iounmap(port->membase);
Al Virob81831c62007-02-09 16:38:25 +0000327 port->membase = NULL;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800328}
329
330static int ulite_request_port(struct uart_port *port)
331{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100332 int ret;
333
Grant Likelya1080962008-11-14 09:59:48 -0700334 pr_debug("ulite console: port=%p; port->mapbase=%llx\n",
335 port, (unsigned long long) port->mapbase);
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +1100336
Peter Korsgaard238b8722006-12-06 20:35:17 -0800337 if (!request_mem_region(port->mapbase, ULITE_REGION, "uartlite")) {
338 dev_err(port->dev, "Memory region busy\n");
339 return -EBUSY;
340 }
341
342 port->membase = ioremap(port->mapbase, ULITE_REGION);
343 if (!port->membase) {
344 dev_err(port->dev, "Unable to map registers\n");
345 release_mem_region(port->mapbase, ULITE_REGION);
346 return -EBUSY;
347 }
348
Maarten Brock973ea592016-04-22 18:19:33 +0200349 port->private_data = (void *)&uartlite_be;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100350 ret = uart_in32(ULITE_CONTROL, port);
351 uart_out32(ULITE_CONTROL_RST_TX, ULITE_CONTROL, port);
352 ret = uart_in32(ULITE_STATUS, port);
353 /* Endianess detection */
354 if ((ret & ULITE_STATUS_TXEMPTY) != ULITE_STATUS_TXEMPTY)
Maarten Brock973ea592016-04-22 18:19:33 +0200355 port->private_data = (void *)&uartlite_le;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100356
Peter Korsgaard238b8722006-12-06 20:35:17 -0800357 return 0;
358}
359
360static void ulite_config_port(struct uart_port *port, int flags)
361{
Peter Korsgaarde21654a2006-12-22 16:38:40 +0100362 if (!ulite_request_port(port))
363 port->type = PORT_UARTLITE;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800364}
365
366static int ulite_verify_port(struct uart_port *port, struct serial_struct *ser)
367{
368 /* we don't want the core code to modify any port params */
369 return -EINVAL;
370}
371
Michal Simek8a28af72010-08-17 10:42:05 +0200372#ifdef CONFIG_CONSOLE_POLL
373static int ulite_get_poll_char(struct uart_port *port)
374{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100375 if (!(uart_in32(ULITE_STATUS, port) & ULITE_STATUS_RXVALID))
Michal Simek8a28af72010-08-17 10:42:05 +0200376 return NO_POLL_CHAR;
377
Michal Simek6d53c3b2013-02-11 19:04:34 +0100378 return uart_in32(ULITE_RX, port);
Michal Simek8a28af72010-08-17 10:42:05 +0200379}
380
381static void ulite_put_poll_char(struct uart_port *port, unsigned char ch)
382{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100383 while (uart_in32(ULITE_STATUS, port) & ULITE_STATUS_TXFULL)
Michal Simek8a28af72010-08-17 10:42:05 +0200384 cpu_relax();
385
386 /* write char to device */
Michal Simek6d53c3b2013-02-11 19:04:34 +0100387 uart_out32(ch, ULITE_TX, port);
Michal Simek8a28af72010-08-17 10:42:05 +0200388}
389#endif
390
Julia Lawall31d054d2016-09-01 19:51:37 +0200391static const struct uart_ops ulite_ops = {
Peter Korsgaard238b8722006-12-06 20:35:17 -0800392 .tx_empty = ulite_tx_empty,
393 .set_mctrl = ulite_set_mctrl,
394 .get_mctrl = ulite_get_mctrl,
395 .stop_tx = ulite_stop_tx,
396 .start_tx = ulite_start_tx,
397 .stop_rx = ulite_stop_rx,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800398 .break_ctl = ulite_break_ctl,
399 .startup = ulite_startup,
400 .shutdown = ulite_shutdown,
401 .set_termios = ulite_set_termios,
402 .type = ulite_type,
403 .release_port = ulite_release_port,
404 .request_port = ulite_request_port,
405 .config_port = ulite_config_port,
Michal Simek8a28af72010-08-17 10:42:05 +0200406 .verify_port = ulite_verify_port,
407#ifdef CONFIG_CONSOLE_POLL
408 .poll_get_char = ulite_get_poll_char,
409 .poll_put_char = ulite_put_poll_char,
410#endif
Peter Korsgaard238b8722006-12-06 20:35:17 -0800411};
412
Grant Likely435706b2007-10-02 12:15:59 +1000413/* ---------------------------------------------------------------------
414 * Console driver operations
415 */
416
Peter Korsgaard238b8722006-12-06 20:35:17 -0800417#ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
418static void ulite_console_wait_tx(struct uart_port *port)
419{
Grant Likely1d6b6982007-10-23 14:27:46 +1000420 u8 val;
Michal Simekd3352152014-05-06 06:46:15 +0200421 unsigned long timeout;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800422
Michal Simekd3352152014-05-06 06:46:15 +0200423 /*
424 * Spin waiting for TX fifo to have space available.
425 * When using the Microblaze Debug Module this can take up to 1s
426 */
427 timeout = jiffies + msecs_to_jiffies(1000);
428 while (1) {
Michal Simek6d53c3b2013-02-11 19:04:34 +0100429 val = uart_in32(ULITE_STATUS, port);
Grant Likely1d6b6982007-10-23 14:27:46 +1000430 if ((val & ULITE_STATUS_TXFULL) == 0)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800431 break;
Michal Simekd3352152014-05-06 06:46:15 +0200432 if (time_after(jiffies, timeout)) {
433 dev_warn(port->dev,
434 "timeout waiting for TX buffer empty\n");
435 break;
436 }
Grant Likely1d6b6982007-10-23 14:27:46 +1000437 cpu_relax();
Peter Korsgaard238b8722006-12-06 20:35:17 -0800438 }
439}
440
441static void ulite_console_putchar(struct uart_port *port, int ch)
442{
443 ulite_console_wait_tx(port);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100444 uart_out32(ch, ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800445}
446
447static void ulite_console_write(struct console *co, const char *s,
448 unsigned int count)
449{
Grant Likely483c79d2007-10-02 12:15:44 +1000450 struct uart_port *port = &ulite_ports[co->index];
Peter Korsgaard238b8722006-12-06 20:35:17 -0800451 unsigned long flags;
452 unsigned int ier;
453 int locked = 1;
454
455 if (oops_in_progress) {
456 locked = spin_trylock_irqsave(&port->lock, flags);
457 } else
458 spin_lock_irqsave(&port->lock, flags);
459
460 /* save and disable interrupt */
Michal Simek6d53c3b2013-02-11 19:04:34 +0100461 ier = uart_in32(ULITE_STATUS, port) & ULITE_STATUS_IE;
462 uart_out32(0, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800463
464 uart_console_write(port, s, count, ulite_console_putchar);
465
466 ulite_console_wait_tx(port);
467
468 /* restore interrupt state */
469 if (ier)
Michal Simek6d53c3b2013-02-11 19:04:34 +0100470 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800471
472 if (locked)
473 spin_unlock_irqrestore(&port->lock, flags);
474}
475
Bill Pemberton9671f092012-11-19 13:21:50 -0500476static int ulite_console_setup(struct console *co, char *options)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800477{
478 struct uart_port *port;
479 int baud = 9600;
480 int bits = 8;
481 int parity = 'n';
482 int flow = 'n';
483
484 if (co->index < 0 || co->index >= ULITE_NR_UARTS)
485 return -EINVAL;
486
Grant Likely483c79d2007-10-02 12:15:44 +1000487 port = &ulite_ports[co->index];
Peter Korsgaard238b8722006-12-06 20:35:17 -0800488
Grant Likely3de66a12008-02-06 10:23:41 -0700489 /* Has the device been initialized yet? */
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000490 if (!port->mapbase) {
491 pr_debug("console on ttyUL%i not present\n", co->index);
492 return -ENODEV;
493 }
494
Peter Korsgaard238b8722006-12-06 20:35:17 -0800495 /* not initialized yet? */
Grant Likely852e1ea2007-10-02 12:16:04 +1000496 if (!port->membase) {
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000497 if (ulite_request_port(port))
498 return -ENODEV;
Grant Likely852e1ea2007-10-02 12:16:04 +1000499 }
Peter Korsgaard238b8722006-12-06 20:35:17 -0800500
501 if (options)
502 uart_parse_options(options, &baud, &parity, &bits, &flow);
503
504 return uart_set_options(port, co, baud, parity, bits, flow);
505}
506
507static struct uart_driver ulite_uart_driver;
508
509static struct console ulite_console = {
Grant Likely00775822007-10-02 12:15:49 +1000510 .name = ULITE_NAME,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800511 .write = ulite_console_write,
512 .device = uart_console_device,
513 .setup = ulite_console_setup,
514 .flags = CON_PRINTBUFFER,
515 .index = -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */
516 .data = &ulite_uart_driver,
517};
518
519static int __init ulite_console_init(void)
520{
521 register_console(&ulite_console);
522 return 0;
523}
524
525console_initcall(ulite_console_init);
526
Rich Felker7cdcc292016-01-08 15:34:05 -0500527static void early_uartlite_putc(struct uart_port *port, int c)
528{
529 /*
530 * Limit how many times we'll spin waiting for TX FIFO status.
531 * This will prevent lockups if the base address is incorrectly
532 * set, or any other issue on the UARTLITE.
533 * This limit is pretty arbitrary, unless we are at about 10 baud
534 * we'll never timeout on a working UART.
535 */
536
537 unsigned retries = 1000000;
538 /* read status bit - 0x8 offset */
539 while (--retries && (readl(port->membase + 8) & (1 << 3)))
540 ;
541
542 /* Only attempt the iowrite if we didn't timeout */
543 /* write to TX_FIFO - 0x4 offset */
544 if (retries)
545 writel(c & 0xff, port->membase + 4);
546}
547
548static void early_uartlite_write(struct console *console,
549 const char *s, unsigned n)
550{
551 struct earlycon_device *device = console->data;
552 uart_console_write(&device->port, s, n, early_uartlite_putc);
553}
554
555static int __init early_uartlite_setup(struct earlycon_device *device,
556 const char *options)
557{
558 if (!device->port.membase)
559 return -ENODEV;
560
561 device->con->write = early_uartlite_write;
562 return 0;
563}
564EARLYCON_DECLARE(uartlite, early_uartlite_setup);
565OF_EARLYCON_DECLARE(uartlite_b, "xlnx,opb-uartlite-1.00.b", early_uartlite_setup);
566OF_EARLYCON_DECLARE(uartlite_a, "xlnx,xps-uartlite-1.00.a", early_uartlite_setup);
567
Peter Korsgaard238b8722006-12-06 20:35:17 -0800568#endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */
569
570static struct uart_driver ulite_uart_driver = {
571 .owner = THIS_MODULE,
572 .driver_name = "uartlite",
Grant Likely00775822007-10-02 12:15:49 +1000573 .dev_name = ULITE_NAME,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800574 .major = ULITE_MAJOR,
575 .minor = ULITE_MINOR,
576 .nr = ULITE_NR_UARTS,
577#ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
578 .cons = &ulite_console,
579#endif
580};
581
Grant Likely435706b2007-10-02 12:15:59 +1000582/* ---------------------------------------------------------------------
583 * Port assignment functions (mapping devices to uart_port structures)
584 */
585
586/** ulite_assign: register a uartlite device with the driver
587 *
588 * @dev: pointer to device structure
589 * @id: requested id number. Pass -1 for automatic port assignment
590 * @base: base address of uartlite registers
591 * @irq: irq number for uartlite
592 *
593 * Returns: 0 on success, <0 otherwise
594 */
Bill Pemberton9671f092012-11-19 13:21:50 -0500595static int ulite_assign(struct device *dev, int id, u32 base, int irq)
Grant Likely8fa7b612007-10-02 12:15:54 +1000596{
597 struct uart_port *port;
598 int rc;
599
600 /* if id = -1; then scan for a free id and use that */
601 if (id < 0) {
602 for (id = 0; id < ULITE_NR_UARTS; id++)
603 if (ulite_ports[id].mapbase == 0)
604 break;
605 }
606 if (id < 0 || id >= ULITE_NR_UARTS) {
607 dev_err(dev, "%s%i too large\n", ULITE_NAME, id);
608 return -EINVAL;
609 }
610
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000611 if ((ulite_ports[id].mapbase) && (ulite_ports[id].mapbase != base)) {
Grant Likely8fa7b612007-10-02 12:15:54 +1000612 dev_err(dev, "cannot assign to %s%i; it is already in use\n",
613 ULITE_NAME, id);
614 return -EBUSY;
615 }
616
617 port = &ulite_ports[id];
618
619 spin_lock_init(&port->lock);
620 port->fifosize = 16;
621 port->regshift = 2;
622 port->iotype = UPIO_MEM;
623 port->iobase = 1; /* mark port in use */
624 port->mapbase = base;
625 port->membase = NULL;
626 port->ops = &ulite_ops;
627 port->irq = irq;
628 port->flags = UPF_BOOT_AUTOCONF;
629 port->dev = dev;
630 port->type = PORT_UNKNOWN;
631 port->line = id;
632
633 dev_set_drvdata(dev, port);
634
635 /* Register the port */
636 rc = uart_add_one_port(&ulite_uart_driver, port);
637 if (rc) {
638 dev_err(dev, "uart_add_one_port() failed; err=%i\n", rc);
639 port->mapbase = 0;
640 dev_set_drvdata(dev, NULL);
641 return rc;
642 }
643
644 return 0;
645}
646
Grant Likely435706b2007-10-02 12:15:59 +1000647/** ulite_release: register a uartlite device with the driver
648 *
649 * @dev: pointer to device structure
650 */
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500651static int ulite_release(struct device *dev)
Grant Likely8fa7b612007-10-02 12:15:54 +1000652{
653 struct uart_port *port = dev_get_drvdata(dev);
654 int rc = 0;
655
656 if (port) {
657 rc = uart_remove_one_port(&ulite_uart_driver, port);
658 dev_set_drvdata(dev, NULL);
659 port->mapbase = 0;
660 }
661
662 return rc;
663}
664
Grant Likely435706b2007-10-02 12:15:59 +1000665/* ---------------------------------------------------------------------
666 * Platform bus binding
667 */
668
Grant Likelye5263a52011-02-22 20:16:13 -0700669#if defined(CONFIG_OF)
670/* Match table for of_platform binding */
Fabian Fredericked0bb232015-03-16 20:17:11 +0100671static const struct of_device_id ulite_of_match[] = {
Grant Likelye5263a52011-02-22 20:16:13 -0700672 { .compatible = "xlnx,opb-uartlite-1.00.b", },
673 { .compatible = "xlnx,xps-uartlite-1.00.a", },
674 {}
675};
676MODULE_DEVICE_TABLE(of, ulite_of_match);
Grant Likelye5263a52011-02-22 20:16:13 -0700677#endif /* CONFIG_OF */
678
Bill Pemberton9671f092012-11-19 13:21:50 -0500679static int ulite_probe(struct platform_device *pdev)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800680{
Michal Simek5c90c072015-04-13 16:34:21 +0200681 struct resource *res;
682 int irq;
Grant Likelye5263a52011-02-22 20:16:13 -0700683 int id = pdev->id;
684#ifdef CONFIG_OF
685 const __be32 *prop;
686
687 prop = of_get_property(pdev->dev.of_node, "port-number", NULL);
688 if (prop)
689 id = be32_to_cpup(prop);
690#endif
Peter Korsgaard238b8722006-12-06 20:35:17 -0800691
692 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
693 if (!res)
694 return -ENODEV;
695
Michal Simek5c90c072015-04-13 16:34:21 +0200696 irq = platform_get_irq(pdev, 0);
697 if (irq <= 0)
698 return -ENXIO;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800699
Michal Simek5c90c072015-04-13 16:34:21 +0200700 return ulite_assign(&pdev->dev, id, res->start, irq);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800701}
702
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500703static int ulite_remove(struct platform_device *pdev)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800704{
Grant Likely8fa7b612007-10-02 12:15:54 +1000705 return ulite_release(&pdev->dev);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800706}
707
Kay Sieverse169c132008-04-15 14:34:35 -0700708/* work with hotplug and coldplug */
709MODULE_ALIAS("platform:uartlite");
710
Peter Korsgaard238b8722006-12-06 20:35:17 -0800711static struct platform_driver ulite_platform_driver = {
Grant Likelye5263a52011-02-22 20:16:13 -0700712 .probe = ulite_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500713 .remove = ulite_remove,
Grant Likely852e1ea2007-10-02 12:16:04 +1000714 .driver = {
Grant Likelye5263a52011-02-22 20:16:13 -0700715 .name = "uartlite",
Ben Dooks85888062011-08-03 10:11:43 +0100716 .of_match_table = of_match_ptr(ulite_of_match),
Grant Likely852e1ea2007-10-02 12:16:04 +1000717 },
718};
719
Grant Likely852e1ea2007-10-02 12:16:04 +1000720/* ---------------------------------------------------------------------
Grant Likely435706b2007-10-02 12:15:59 +1000721 * Module setup/teardown
722 */
723
Michal Simek3240b48d2013-02-11 19:04:33 +0100724static int __init ulite_init(void)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800725{
726 int ret;
727
Grant Likely852e1ea2007-10-02 12:16:04 +1000728 pr_debug("uartlite: calling uart_register_driver()\n");
Peter Korsgaard238b8722006-12-06 20:35:17 -0800729 ret = uart_register_driver(&ulite_uart_driver);
730 if (ret)
Grant Likely852e1ea2007-10-02 12:16:04 +1000731 goto err_uart;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800732
Grant Likely852e1ea2007-10-02 12:16:04 +1000733 pr_debug("uartlite: calling platform_driver_register()\n");
Peter Korsgaard238b8722006-12-06 20:35:17 -0800734 ret = platform_driver_register(&ulite_platform_driver);
735 if (ret)
Grant Likely852e1ea2007-10-02 12:16:04 +1000736 goto err_plat;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800737
Grant Likely852e1ea2007-10-02 12:16:04 +1000738 return 0;
739
740err_plat:
Grant Likely852e1ea2007-10-02 12:16:04 +1000741 uart_unregister_driver(&ulite_uart_driver);
742err_uart:
Arvind Yadavbdff1482017-10-06 17:04:18 +0530743 pr_err("registering uartlite driver failed: err=%i\n", ret);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800744 return ret;
745}
746
Michal Simek3240b48d2013-02-11 19:04:33 +0100747static void __exit ulite_exit(void)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800748{
749 platform_driver_unregister(&ulite_platform_driver);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800750 uart_unregister_driver(&ulite_uart_driver);
751}
752
753module_init(ulite_init);
754module_exit(ulite_exit);
755
756MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>");
757MODULE_DESCRIPTION("Xilinx uartlite serial driver");
758MODULE_LICENSE("GPL");