blob: 4ccaf9af6fc90cde0d9d13490fa5753e480c543e [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
Parav Pandit045508a2012-03-26 14:27:13 +000035#include "be_roce.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036
Ajit Khapardeb68656b2013-10-03 16:17:06 -050037#define DRV_VER "4.9.224.0u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070038#define DRV_NAME "be2net"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000039#define BE_NAME "Emulex BladeEngine2"
40#define BE3_NAME "Emulex BladeEngine3"
41#define OC_NAME "Emulex OneConnect"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000042#define OC_NAME_BE OC_NAME "(be3)"
43#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000044#define OC_NAME_SH OC_NAME "(Skyhawk)"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000045#define DRV_DESC "Emulex OneConnect 10Gbps NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070046
Ajit Khapardec4ca2372009-05-18 15:38:55 -070047#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000048#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070049#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070050#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000051#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
52#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
53#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000054#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000055#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000056#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000057#define OC_SUBSYS_DEVICE_ID1 0xE602
58#define OC_SUBSYS_DEVICE_ID2 0xE642
59#define OC_SUBSYS_DEVICE_ID3 0xE612
60#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070061
62static inline char *nic_name(struct pci_dev *pdev)
63{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070064 switch (pdev->device) {
65 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070066 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000067 case OC_DEVICE_ID2:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000068 return OC_NAME_BE;
69 case OC_DEVICE_ID3:
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000070 case OC_DEVICE_ID4:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000071 return OC_NAME_LANCER;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070072 case BE_DEVICE_ID2:
73 return BE3_NAME;
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000074 case OC_DEVICE_ID5:
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000075 case OC_DEVICE_ID6:
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000076 return OC_NAME_SH;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070077 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070078 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070079 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070080}
81
Sathya Perla6b7c5b92009-03-11 23:32:03 -070082/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000083#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000084/* allocate extra space to allow tunneling decapsulation without head reallocation */
85#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
86
Sathya Perla6b7c5b92009-03-11 23:32:03 -070087#define BE_MAX_JUMBO_FRAME_SIZE 9018
88#define BE_MIN_MTU 256
89
90#define BE_NUM_VLANS_SUPPORTED 64
Ajit Khaparde1aa96732013-09-27 15:18:16 -050091#define BE_UMC_NUM_VLANS_SUPPORTED 15
Sathya Perla2632baf2013-10-01 16:00:00 +053092#define BE_MAX_EQD 128u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070093#define BE_MAX_TX_FRAG_COUNT 30
94
95#define EVNT_Q_LEN 1024
96#define TX_Q_LEN 2048
97#define TX_CQ_LEN 1024
98#define RX_Q_LEN 1024 /* Does not support any other value */
99#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +0000100#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700101#define MCC_CQ_LEN 256
102
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000103#define BE2_MAX_RSS_QS 4
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530104#define BE3_MAX_RSS_QS 16
105#define BE3_MAX_TX_QS 16
106#define BE3_MAX_EVT_QS 16
Suresh Reddye3dc8672014-01-06 13:02:25 +0530107#define BE3_SRIOV_MAX_EVT_QS 8
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000108
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530109#define MAX_RX_QS 32
110#define MAX_EVT_QS 32
111#define MAX_TX_QS 32
112
Parav Pandit045508a2012-03-26 14:27:13 +0000113#define MAX_ROCE_EQS 5
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530114#define MAX_MSIX_VECTORS 32
Sathya Perla92bf14a2013-08-27 16:57:32 +0530115#define MIN_MSIX_VECTORS 1
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000116#define BE_TX_BUDGET 256
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700117#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000118#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700119#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
120
Vasundhara Volam7c5a5242012-08-28 20:37:41 +0000121#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000122#define FW_VER_LEN 32
123
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700124struct be_dma_mem {
125 void *va;
126 dma_addr_t dma;
127 u32 size;
128};
129
130struct be_queue_info {
131 struct be_dma_mem dma_mem;
132 u16 len;
133 u16 entry_size; /* Size of an element in the queue */
134 u16 id;
135 u16 tail, head;
136 bool created;
137 atomic_t used; /* Number of valid elements in the queue */
138};
139
Sathya Perla5fb379e2009-06-18 00:02:59 +0000140static inline u32 MODULO(u16 val, u16 limit)
141{
142 BUG_ON(limit & (limit - 1));
143 return val & (limit - 1);
144}
145
146static inline void index_adv(u16 *index, u16 val, u16 limit)
147{
148 *index = MODULO((*index + val), limit);
149}
150
151static inline void index_inc(u16 *index, u16 limit)
152{
153 *index = MODULO((*index + 1), limit);
154}
155
156static inline void *queue_head_node(struct be_queue_info *q)
157{
158 return q->dma_mem.va + q->head * q->entry_size;
159}
160
161static inline void *queue_tail_node(struct be_queue_info *q)
162{
163 return q->dma_mem.va + q->tail * q->entry_size;
164}
165
Somnath Kotur3de09452011-09-30 07:25:05 +0000166static inline void *queue_index_node(struct be_queue_info *q, u16 index)
167{
168 return q->dma_mem.va + index * q->entry_size;
169}
170
Sathya Perla5fb379e2009-06-18 00:02:59 +0000171static inline void queue_head_inc(struct be_queue_info *q)
172{
173 index_inc(&q->head, q->len);
174}
175
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000176static inline void index_dec(u16 *index, u16 limit)
177{
178 *index = MODULO((*index - 1), limit);
179}
180
Sathya Perla5fb379e2009-06-18 00:02:59 +0000181static inline void queue_tail_inc(struct be_queue_info *q)
182{
183 index_inc(&q->tail, q->len);
184}
185
Sathya Perla5fb379e2009-06-18 00:02:59 +0000186struct be_eq_obj {
187 struct be_queue_info q;
188 char desc[32];
189
190 /* Adaptive interrupt coalescing (AIC) info */
191 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000192 u32 min_eqd; /* in usecs */
193 u32 max_eqd; /* in usecs */
194 u32 eqd; /* configured val when aic is off */
195 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000197 u8 idx; /* array index */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530198 u8 msix_idx;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000199 u16 tx_budget;
Sathya Perlad0b9cec2013-01-11 22:47:02 +0000200 u16 spurious_intr;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000201 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000202 struct be_adapter *adapter;
Sathya Perla6384a4d2013-10-25 10:40:16 +0530203
204#ifdef CONFIG_NET_RX_BUSY_POLL
205#define BE_EQ_IDLE 0
206#define BE_EQ_NAPI 1 /* napi owns this EQ */
207#define BE_EQ_POLL 2 /* poll owns this EQ */
208#define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
209#define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
210#define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
211#define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
212#define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
213 unsigned int state;
214 spinlock_t lock; /* lock to serialize napi and busy-poll */
215#endif /* CONFIG_NET_RX_BUSY_POLL */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000216} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000217
Sathya Perla2632baf2013-10-01 16:00:00 +0530218struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
219 bool enable;
220 u32 min_eqd; /* in usecs */
221 u32 max_eqd; /* in usecs */
222 u32 prev_eqd; /* in usecs */
223 u32 et_eqd; /* configured val when aic is off */
224 ulong jiffies;
225 u64 rx_pkts_prev; /* Used to calculate RX pps */
226 u64 tx_reqs_prev; /* Used to calculate TX pps */
227};
228
Sathya Perla6384a4d2013-10-25 10:40:16 +0530229enum {
230 NAPI_POLLING,
231 BUSY_POLLING
232};
233
Sathya Perla5fb379e2009-06-18 00:02:59 +0000234struct be_mcc_obj {
235 struct be_queue_info q;
236 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000237 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000238};
239
Sathya Perla3abcded2010-10-03 22:12:27 -0700240struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000241 u64 tx_bytes;
242 u64 tx_pkts;
243 u64 tx_reqs;
244 u64 tx_wrbs;
245 u64 tx_compl;
246 ulong tx_jiffies;
247 u32 tx_stops;
Sathya Perlabc617522013-10-01 16:00:01 +0530248 u32 tx_drv_drops; /* pkts dropped by driver */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000249 struct u64_stats_sync sync;
250 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700251};
252
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700253struct be_tx_obj {
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000254 u32 db_offset;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700255 struct be_queue_info q;
256 struct be_queue_info cq;
257 /* Remember the skbs that were transmitted */
258 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000259 struct be_tx_stats stats;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000260} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700261
262/* Struct to remember the pages posted for rx frags */
263struct be_rx_page_info {
264 struct page *page;
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000265 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700266 u16 page_offset;
267 bool last_page_user;
268};
269
Sathya Perla3abcded2010-10-03 22:12:27 -0700270struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700271 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700272 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000273 u32 rx_drops_no_skbs; /* skb allocation errors */
274 u32 rx_drops_no_frags; /* HW has no fetched frags */
275 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000276 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700277 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000278 u32 rx_compl_err; /* completions with err set */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000279 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700280};
281
Sathya Perla2e588f82011-03-11 02:49:26 +0000282struct be_rx_compl_info {
283 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000284 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000285 u16 pkt_size;
286 u16 rxq_idx;
Sathya Perla12004ae2011-08-02 19:57:46 +0000287 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000288 u8 vlanf;
289 u8 num_rcvd;
290 u8 err;
291 u8 ipf;
292 u8 tcpf;
293 u8 udpf;
294 u8 ip_csum;
295 u8 l4_csum;
296 u8 ipv6;
297 u8 vtm;
298 u8 pkt_type;
Somnath Koture38b1702013-05-29 22:55:56 +0000299 u8 ip_frag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000300};
301
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700302struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700303 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700304 struct be_queue_info q;
305 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000306 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700307 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700308 struct be_rx_stats stats;
309 u8 rss_id;
310 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000311} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700312
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000313struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000314 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000315 u32 eth_red_drops;
316 u32 rx_drops_no_pbuf;
317 u32 rx_drops_no_txpb;
318 u32 rx_drops_no_erx_descr;
319 u32 rx_drops_no_tpre_descr;
320 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000321 u32 forwarded_packets;
322 u32 rx_drops_mtu;
323 u32 rx_crc_errors;
324 u32 rx_alignment_symbol_errors;
325 u32 rx_pause_frames;
326 u32 rx_priority_pause_frames;
327 u32 rx_control_frames;
328 u32 rx_in_range_errors;
329 u32 rx_out_range_errors;
330 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000331 u32 rx_address_filtered;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000332 u32 rx_dropped_too_small;
333 u32 rx_dropped_too_short;
334 u32 rx_dropped_header_too_small;
335 u32 rx_dropped_tcp_length;
336 u32 rx_dropped_runt;
337 u32 rx_ip_checksum_errs;
338 u32 rx_tcp_checksum_errs;
339 u32 rx_udp_checksum_errs;
340 u32 tx_pauseframes;
341 u32 tx_priority_pauseframes;
342 u32 tx_controlframes;
343 u32 rxpp_fifo_overflow_drop;
344 u32 rx_input_fifo_overflow_drop;
345 u32 pmem_fifo_overflow_drop;
346 u32 jabber_events;
Ajit Khaparde461ae372013-10-03 16:16:50 -0500347 u32 rx_roce_bytes_lsd;
348 u32 rx_roce_bytes_msd;
349 u32 rx_roce_frames;
350 u32 roce_drops_payload_len;
351 u32 roce_drops_crc;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000352};
353
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000354struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000355 unsigned char mac_addr[ETH_ALEN];
356 int if_handle;
357 int pmac_id;
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000358 u16 def_vid;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000359 u16 vlan_tag;
360 u32 tx_rate;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000361};
362
Sathya Perla39f1d942012-05-08 19:41:24 +0000363enum vf_state {
364 ENABLED = 0,
365 ASSIGNED = 1
366};
367
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000368#define BE_FLAGS_LINK_STATUS_INIT 1
Sathya Perla191eb752012-02-23 18:50:13 +0000369#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
Ajit Khaparded9d604f2013-09-27 15:17:58 -0500370#define BE_FLAGS_VLAN_PROMISC (1 << 4)
Somnath Kotur04d3d622013-05-02 03:36:55 +0000371#define BE_FLAGS_NAPI_ENABLED (1 << 9)
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000372#define BE_UC_PMAC_COUNT 30
373#define BE_VF_UC_PMAC_COUNT 2
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000374#define BE_FLAGS_QNQ_ASYNC_EVT_RCVD (1 << 11)
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000375
Somnath Kotur5c510812013-05-30 02:52:23 +0000376/* Ethtool set_dump flags */
377#define LANCER_INITIATE_FW_DUMP 0x1
378
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000379struct phy_info {
380 u8 transceiver;
381 u8 autoneg;
382 u8 fc_autoneg;
383 u8 port_type;
384 u16 phy_type;
385 u16 interface_type;
386 u32 misc_params;
387 u16 auto_speeds_supported;
388 u16 fixed_speeds_supported;
389 int link_speed;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000390 u32 dac_cable_len;
391 u32 advertising;
392 u32 supported;
393};
394
Sathya Perla92bf14a2013-08-27 16:57:32 +0530395struct be_resources {
396 u16 max_vfs; /* Total VFs "really" supported by FW/HW */
397 u16 max_mcast_mac;
398 u16 max_tx_qs;
399 u16 max_rss_qs;
400 u16 max_rx_qs;
401 u16 max_uc_mac; /* Max UC MACs programmable */
402 u16 max_vlans; /* Number of vlans supported */
403 u16 max_evt_qs;
404 u32 if_cap_flags;
405};
406
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700407struct be_adapter {
408 struct pci_dev *pdev;
409 struct net_device *netdev;
410
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000411 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000412 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000413
Ivan Vecera29849612010-12-14 05:43:19 +0000414 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000415 struct be_dma_mem mbox_mem;
416 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
417 * is stored for freeing purpose */
418 struct be_dma_mem mbox_mem_alloced;
419
420 struct be_mcc_obj mcc_obj;
421 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
422 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700423
Sathya Perla92bf14a2013-08-27 16:57:32 +0530424 u16 cfg_num_qs; /* configured via set-channels */
425 u16 num_evt_qs;
426 u16 num_msix_vec;
427 struct be_eq_obj eq_obj[MAX_EVT_QS];
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000428 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429 bool isr_registered;
430
431 /* TX Rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530432 u16 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000433 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700434
435 /* Rx rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530436 u16 num_rx_qs;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000437 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700438 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700439
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000440 struct be_drv_stats drv_stats;
Sathya Perla2632baf2013-10-01 16:00:00 +0530441 struct be_aic_obj aic_obj[MAX_EVT_QS];
Ajit Khaparde82903e42010-02-09 01:34:57 +0000442 u16 vlans_added;
Jesse Grossb7381272010-10-20 13:56:02 +0000443 u8 vlan_tag[VLAN_N_VID];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700444 u8 vlan_prio_bmap; /* Available Priority BitMap */
445 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000446 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700447
Sathya Perla3abcded2010-10-03 22:12:27 -0700448 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700449 /* Work queue used to perform periodic tasks like getting statistics */
450 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000451 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000453 struct delayed_work func_recovery_work;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000454 u32 flags;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000455 u32 cmd_privileges;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700456 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700457 char fw_ver[FW_VER_LEN];
Somnath Kotureeb65ce2013-05-26 21:08:36 +0000458 char fw_on_flash[FW_VER_LEN];
Sathya Perla30128032011-11-10 19:17:57 +0000459 int if_handle; /* Used to configure filtering */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000460 u32 *pmac_id; /* MAC addr handle used by BE card */
stephen hemminger1a642462011-04-04 11:06:40 +0000461 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700462
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000463 bool eeh_error;
Sathya Perla6589ade2011-11-10 19:18:00 +0000464 bool fw_timeout;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000465 bool hw_error;
466
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700467 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000468 bool promiscuous;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000469 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700470 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000471 u32 rx_fc; /* Rx flow control */
472 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000473 bool stats_cmd_sent;
Parav Pandit045508a2012-03-26 14:27:13 +0000474 struct {
Parav Pandit045508a2012-03-26 14:27:13 +0000475 u32 size;
476 u32 total_size;
477 u64 io_addr;
478 } roce_db;
479 u32 num_msix_roce_vec;
480 struct ocrdma_dev *ocrdma_dev;
481 struct list_head entry;
482
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700483 u32 flash_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530484 struct completion et_cmd_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000485
Sathya Perla92bf14a2013-08-27 16:57:32 +0530486 struct be_resources res; /* resources available for the func */
487 u16 num_vfs; /* Number of VFs provisioned by PF */
Sathya Perla39f1d942012-05-08 19:41:24 +0000488 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000489 struct be_vf_cfg *vf_cfg;
490 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000491 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000492 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000493 u16 pvid;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000494 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000495 u8 wol_cap;
496 bool wol;
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000497 u32 uc_macs; /* Count of secondary UC MAC programmed */
Vasundhara Volam0ad31572013-04-21 23:28:16 +0000498 u16 asic_rev;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000499 u16 qnq_vid;
Somnath Kotur941a77d2012-05-17 22:59:03 +0000500 u32 msg_enable;
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000501 int be_get_temp_freq;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000502 u8 pf_number;
Suresh Reddy594ad542013-04-25 23:03:20 +0000503 u64 rss_flags;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700504};
505
Sathya Perla39f1d942012-05-08 19:41:24 +0000506#define be_physfn(adapter) (!adapter->virtfn)
Ajit Khaparde2c7a9dc2013-11-22 12:51:28 -0600507#define be_virtfn(adapter) (adapter->virtfn)
Sathya Perla11ac75e2011-12-13 00:58:50 +0000508#define sriov_enabled(adapter) (adapter->num_vfs > 0)
Vasundhara Volamb905b5d2013-10-01 15:59:56 +0530509#define sriov_want(adapter) (be_physfn(adapter) && \
510 (num_vfs || pci_num_vf(adapter->pdev)))
Sathya Perla11ac75e2011-12-13 00:58:50 +0000511#define for_all_vfs(adapter, vf_cfg, i) \
512 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
513 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000514
Sathya Perla5b8821b2011-08-02 19:57:44 +0000515#define ON 1
516#define OFF 0
Sathya Perlaca34fe32012-11-06 17:48:56 +0000517
Sathya Perla92bf14a2013-08-27 16:57:32 +0530518#define be_max_vlans(adapter) (adapter->res.max_vlans)
519#define be_max_uc(adapter) (adapter->res.max_uc_mac)
520#define be_max_mc(adapter) (adapter->res.max_mcast_mac)
521#define be_max_vfs(adapter) (adapter->res.max_vfs)
522#define be_max_rss(adapter) (adapter->res.max_rss_qs)
523#define be_max_txqs(adapter) (adapter->res.max_tx_qs)
524#define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
525#define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
526#define be_max_eqs(adapter) (adapter->res.max_evt_qs)
527#define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
528
529static inline u16 be_max_qs(struct be_adapter *adapter)
530{
531 /* If no RSS, need atleast the one def RXQ */
532 u16 num = max_t(u16, be_max_rss(adapter), 1);
533
534 num = min(num, be_max_eqs(adapter));
535 return min_t(u16, num, num_online_cpus());
536}
537
Sathya Perlaca34fe32012-11-06 17:48:56 +0000538#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
539 adapter->pdev->device == OC_DEVICE_ID4)
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000540
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +0000541#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
542 adapter->pdev->device == OC_DEVICE_ID6)
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000543
Sathya Perlaca34fe32012-11-06 17:48:56 +0000544#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
545 adapter->pdev->device == OC_DEVICE_ID2)
546
547#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
548 adapter->pdev->device == OC_DEVICE_ID1)
549
550#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000551
Sathya Perladbf0f2a2012-11-06 17:49:00 +0000552#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
553 (adapter->function_mode & RDMA_ENABLED))
Parav Pandit045508a2012-03-26 14:27:13 +0000554
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700555extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700556
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000557#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000558#define num_irqs(adapter) (msix_enabled(adapter) ? \
559 adapter->num_msix_vec : 1)
560#define tx_stats(txo) (&(txo)->stats)
561#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700562
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000563/* The default RXQ is the last RXQ */
564#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700565
Sathya Perla3abcded2010-10-03 22:12:27 -0700566#define for_all_rx_queues(adapter, rxo, i) \
567 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
568 i++, rxo++)
569
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000570/* Skip the default non-rss queue (last one)*/
Sathya Perla3abcded2010-10-03 22:12:27 -0700571#define for_all_rss_queues(adapter, rxo, i) \
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000572 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
Sathya Perla3abcded2010-10-03 22:12:27 -0700573 i++, rxo++)
574
Sathya Perla3c8def92011-06-12 20:01:58 +0000575#define for_all_tx_queues(adapter, txo, i) \
576 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
577 i++, txo++)
578
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000579#define for_all_evt_queues(adapter, eqo, i) \
580 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
581 i++, eqo++)
582
Sathya Perla6384a4d2013-10-25 10:40:16 +0530583#define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
584 for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
585 i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
586
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000587#define is_mcc_eqo(eqo) (eqo->idx == 0)
588#define mcc_eqo(adapter) (&adapter->eq_obj[0])
589
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700590#define PAGE_SHIFT_4K 12
591#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
592
593/* Returns number of pages spanned by the data starting at the given addr */
594#define PAGES_4K_SPANNED(_address, size) \
595 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
596 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
597
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700598/* Returns bit offset within a DWORD of a bitfield */
599#define AMAP_BIT_OFFSET(_struct, field) \
600 (((size_t)&(((_struct *)0)->field))%32)
601
602/* Returns the bit mask of the field that is NOT shifted into location. */
603static inline u32 amap_mask(u32 bitsize)
604{
605 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
606}
607
608static inline void
609amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
610{
611 u32 *dw = (u32 *) ptr + dw_offset;
612 *dw &= ~(mask << offset);
613 *dw |= (mask & value) << offset;
614}
615
616#define AMAP_SET_BITS(_struct, field, ptr, val) \
617 amap_set(ptr, \
618 offsetof(_struct, field)/32, \
619 amap_mask(sizeof(((_struct *)0)->field)), \
620 AMAP_BIT_OFFSET(_struct, field), \
621 val)
622
623static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
624{
625 u32 *dw = (u32 *) ptr;
626 return mask & (*(dw + dw_offset) >> offset);
627}
628
629#define AMAP_GET_BITS(_struct, field, ptr) \
630 amap_get(ptr, \
631 offsetof(_struct, field)/32, \
632 amap_mask(sizeof(((_struct *)0)->field)), \
633 AMAP_BIT_OFFSET(_struct, field))
634
635#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
636#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
637static inline void swap_dws(void *wrb, int len)
638{
639#ifdef __BIG_ENDIAN
640 u32 *dw = wrb;
641 BUG_ON(len % 4);
642 do {
643 *dw = cpu_to_le32(*dw);
644 dw++;
645 len -= 4;
646 } while (len);
647#endif /* __BIG_ENDIAN */
648}
649
650static inline u8 is_tcp_pkt(struct sk_buff *skb)
651{
652 u8 val = 0;
653
654 if (ip_hdr(skb)->version == 4)
655 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
656 else if (ip_hdr(skb)->version == 6)
657 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
658
659 return val;
660}
661
662static inline u8 is_udp_pkt(struct sk_buff *skb)
663{
664 u8 val = 0;
665
666 if (ip_hdr(skb)->version == 4)
667 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
668 else if (ip_hdr(skb)->version == 6)
669 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
670
671 return val;
672}
673
Somnath Kotur93040ae2012-06-26 22:32:10 +0000674static inline bool is_ipv4_pkt(struct sk_buff *skb)
675{
Li RongQinge8efcec2012-07-04 16:05:42 +0000676 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
Somnath Kotur93040ae2012-06-26 22:32:10 +0000677}
678
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000679static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
680{
681 u32 addr;
682
683 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
684
685 mac[5] = (u8)(addr & 0xFF);
686 mac[4] = (u8)((addr >> 8) & 0xFF);
687 mac[3] = (u8)((addr >> 16) & 0xFF);
Ajit Khaparde7a2414a2011-02-11 13:36:18 +0000688 /* Use the OUI from the current MAC address */
689 memcpy(mac, adapter->netdev->dev_addr, 3);
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000690}
691
Ajit Khaparde4b972912011-04-06 18:07:43 +0000692static inline bool be_multi_rxq(const struct be_adapter *adapter)
693{
694 return adapter->num_rx_qs > 1;
695}
696
Sathya Perla6589ade2011-11-10 19:18:00 +0000697static inline bool be_error(struct be_adapter *adapter)
698{
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000699 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
700}
701
Sathya Perlad23e9462012-12-17 19:38:51 +0000702static inline bool be_hw_error(struct be_adapter *adapter)
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000703{
704 return adapter->eeh_error || adapter->hw_error;
705}
706
707static inline void be_clear_all_error(struct be_adapter *adapter)
708{
709 adapter->eeh_error = false;
710 adapter->hw_error = false;
711 adapter->fw_timeout = false;
Sathya Perla6589ade2011-11-10 19:18:00 +0000712}
713
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000714static inline bool be_is_wol_excluded(struct be_adapter *adapter)
715{
716 struct pci_dev *pdev = adapter->pdev;
717
718 if (!be_physfn(adapter))
719 return true;
720
721 switch (pdev->subsystem_device) {
722 case OC_SUBSYS_DEVICE_ID1:
723 case OC_SUBSYS_DEVICE_ID2:
724 case OC_SUBSYS_DEVICE_ID3:
725 case OC_SUBSYS_DEVICE_ID4:
726 return true;
727 default:
728 return false;
729 }
730}
731
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000732static inline int qnq_async_evt_rcvd(struct be_adapter *adapter)
733{
734 return adapter->flags & BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
735}
736
Sathya Perla6384a4d2013-10-25 10:40:16 +0530737#ifdef CONFIG_NET_RX_BUSY_POLL
738static inline bool be_lock_napi(struct be_eq_obj *eqo)
739{
740 bool status = true;
741
742 spin_lock(&eqo->lock); /* BH is already disabled */
743 if (eqo->state & BE_EQ_LOCKED) {
744 WARN_ON(eqo->state & BE_EQ_NAPI);
745 eqo->state |= BE_EQ_NAPI_YIELD;
746 status = false;
747 } else {
748 eqo->state = BE_EQ_NAPI;
749 }
750 spin_unlock(&eqo->lock);
751 return status;
752}
753
754static inline void be_unlock_napi(struct be_eq_obj *eqo)
755{
756 spin_lock(&eqo->lock); /* BH is already disabled */
757
758 WARN_ON(eqo->state & (BE_EQ_POLL | BE_EQ_NAPI_YIELD));
759 eqo->state = BE_EQ_IDLE;
760
761 spin_unlock(&eqo->lock);
762}
763
764static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
765{
766 bool status = true;
767
768 spin_lock_bh(&eqo->lock);
769 if (eqo->state & BE_EQ_LOCKED) {
770 eqo->state |= BE_EQ_POLL_YIELD;
771 status = false;
772 } else {
773 eqo->state |= BE_EQ_POLL;
774 }
775 spin_unlock_bh(&eqo->lock);
776 return status;
777}
778
779static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
780{
781 spin_lock_bh(&eqo->lock);
782
783 WARN_ON(eqo->state & (BE_EQ_NAPI));
784 eqo->state = BE_EQ_IDLE;
785
786 spin_unlock_bh(&eqo->lock);
787}
788
789static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
790{
791 spin_lock_init(&eqo->lock);
792 eqo->state = BE_EQ_IDLE;
793}
794
795static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
796{
797 local_bh_disable();
798
799 /* It's enough to just acquire napi lock on the eqo to stop
800 * be_busy_poll() from processing any queueus.
801 */
802 while (!be_lock_napi(eqo))
803 mdelay(1);
804
805 local_bh_enable();
806}
807
808#else /* CONFIG_NET_RX_BUSY_POLL */
809
810static inline bool be_lock_napi(struct be_eq_obj *eqo)
811{
812 return true;
813}
814
815static inline void be_unlock_napi(struct be_eq_obj *eqo)
816{
817}
818
819static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
820{
821 return false;
822}
823
824static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
825{
826}
827
828static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
829{
830}
831
832static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
833{
834}
835#endif /* CONFIG_NET_RX_BUSY_POLL */
836
Joe Perches31886e82013-09-23 15:11:36 -0700837void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
838 u16 num_popped);
839void be_link_status_update(struct be_adapter *adapter, u8 link_status);
840void be_parse_stats(struct be_adapter *adapter);
841int be_load_fw(struct be_adapter *adapter, u8 *func);
842bool be_is_wol_supported(struct be_adapter *adapter);
843bool be_pause_supported(struct be_adapter *adapter);
844u32 be_get_fw_log_level(struct be_adapter *adapter);
David S. Miller394efd12013-11-04 13:48:30 -0500845
Somnath Koture9e2a902013-10-24 14:37:53 +0530846static inline int fw_major_num(const char *fw_ver)
847{
848 int fw_major = 0;
849
850 sscanf(fw_ver, "%d.", &fw_major);
851
852 return fw_major;
853}
854
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530855int be_update_queues(struct be_adapter *adapter);
856int be_poll(struct napi_struct *napi, int budget);
Somnath Kotur941a77d2012-05-17 22:59:03 +0000857
Parav Pandit045508a2012-03-26 14:27:13 +0000858/*
859 * internal function to initialize-cleanup roce device.
860 */
Joe Perches31886e82013-09-23 15:11:36 -0700861void be_roce_dev_add(struct be_adapter *);
862void be_roce_dev_remove(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000863
864/*
865 * internal function to open-close roce device during ifup-ifdown.
866 */
Joe Perches31886e82013-09-23 15:11:36 -0700867void be_roce_dev_open(struct be_adapter *);
868void be_roce_dev_close(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000869
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700870#endif /* BE_H */