blob: 0a9847c37a6341f5765e698aa81d31ee3a0ba861 [file] [log] [blame]
Beniamino Galvani30021e32014-11-13 20:32:01 +01001/*
2 * I2C bus driver for Amlogic Meson SoCs
3 *
4 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/clk.h>
12#include <linux/completion.h>
13#include <linux/i2c.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/of.h>
19#include <linux/platform_device.h>
20#include <linux/types.h>
21
22/* Meson I2C register map */
23#define REG_CTRL 0x00
24#define REG_SLAVE_ADDR 0x04
25#define REG_TOK_LIST0 0x08
26#define REG_TOK_LIST1 0x0c
27#define REG_TOK_WDATA0 0x10
28#define REG_TOK_WDATA1 0x14
29#define REG_TOK_RDATA0 0x18
30#define REG_TOK_RDATA1 0x1c
31
32/* Control register fields */
33#define REG_CTRL_START BIT(0)
34#define REG_CTRL_ACK_IGNORE BIT(1)
35#define REG_CTRL_STATUS BIT(2)
36#define REG_CTRL_ERROR BIT(3)
37#define REG_CTRL_CLKDIV_SHIFT 12
Heiner Kallweit47bb8f72017-03-25 14:07:57 +010038#define REG_CTRL_CLKDIV_MASK GENMASK(21, 12)
39#define REG_CTRL_CLKDIVEXT_SHIFT 28
40#define REG_CTRL_CLKDIVEXT_MASK GENMASK(29, 28)
Beniamino Galvani30021e32014-11-13 20:32:01 +010041
42#define I2C_TIMEOUT_MS 500
Beniamino Galvani30021e32014-11-13 20:32:01 +010043
44enum {
45 TOKEN_END = 0,
46 TOKEN_START,
47 TOKEN_SLAVE_ADDR_WRITE,
48 TOKEN_SLAVE_ADDR_READ,
49 TOKEN_DATA,
50 TOKEN_DATA_LAST,
51 TOKEN_STOP,
52};
53
54enum {
55 STATE_IDLE,
56 STATE_READ,
57 STATE_WRITE,
58 STATE_STOP,
59};
60
61/**
62 * struct meson_i2c - Meson I2C device private data
63 *
64 * @adap: I2C adapter instance
65 * @dev: Pointer to device structure
66 * @regs: Base address of the device memory mapped registers
67 * @clk: Pointer to clock structure
68 * @irq: IRQ number
69 * @msg: Pointer to the current I2C message
70 * @state: Current state in the driver state machine
71 * @last: Flag set for the last message in the transfer
72 * @count: Number of bytes to be sent/received in current transfer
73 * @pos: Current position in the send/receive buffer
74 * @error: Flag set when an error is received
75 * @lock: To avoid race conditions between irq handler and xfer code
76 * @done: Completion used to wait for transfer termination
Beniamino Galvani30021e32014-11-13 20:32:01 +010077 * @tokens: Sequence of tokens to be written to the device
78 * @num_tokens: Number of tokens
79 */
80struct meson_i2c {
81 struct i2c_adapter adap;
82 struct device *dev;
83 void __iomem *regs;
84 struct clk *clk;
Beniamino Galvani30021e32014-11-13 20:32:01 +010085
86 struct i2c_msg *msg;
87 int state;
88 bool last;
89 int count;
90 int pos;
91 int error;
92
93 spinlock_t lock;
94 struct completion done;
Beniamino Galvani30021e32014-11-13 20:32:01 +010095 u32 tokens[2];
96 int num_tokens;
97};
98
99static void meson_i2c_set_mask(struct meson_i2c *i2c, int reg, u32 mask,
100 u32 val)
101{
102 u32 data;
103
104 data = readl(i2c->regs + reg);
105 data &= ~mask;
106 data |= val & mask;
107 writel(data, i2c->regs + reg);
108}
109
110static void meson_i2c_reset_tokens(struct meson_i2c *i2c)
111{
112 i2c->tokens[0] = 0;
113 i2c->tokens[1] = 0;
114 i2c->num_tokens = 0;
115}
116
117static void meson_i2c_add_token(struct meson_i2c *i2c, int token)
118{
119 if (i2c->num_tokens < 8)
120 i2c->tokens[0] |= (token & 0xf) << (i2c->num_tokens * 4);
121 else
122 i2c->tokens[1] |= (token & 0xf) << ((i2c->num_tokens % 8) * 4);
123
124 i2c->num_tokens++;
125}
126
127static void meson_i2c_write_tokens(struct meson_i2c *i2c)
128{
129 writel(i2c->tokens[0], i2c->regs + REG_TOK_LIST0);
130 writel(i2c->tokens[1], i2c->regs + REG_TOK_LIST1);
131}
132
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100133static void meson_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100134{
135 unsigned long clk_rate = clk_get_rate(i2c->clk);
136 unsigned int div;
137
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100138 div = DIV_ROUND_UP(clk_rate, freq * 4);
Heiner Kallweit47bb8f72017-03-25 14:07:57 +0100139
140 /* clock divider has 12 bits */
141 if (div >= (1 << 12)) {
142 dev_err(i2c->dev, "requested bus frequency too low\n");
143 div = (1 << 12) - 1;
144 }
145
Beniamino Galvani30021e32014-11-13 20:32:01 +0100146 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV_MASK,
Heiner Kallweit47bb8f72017-03-25 14:07:57 +0100147 (div & GENMASK(9, 0)) << REG_CTRL_CLKDIV_SHIFT);
148
149 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT_MASK,
150 (div >> 10) << REG_CTRL_CLKDIVEXT_SHIFT);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100151
152 dev_dbg(i2c->dev, "%s: clk %lu, freq %u, div %u\n", __func__,
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100153 clk_rate, freq, div);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100154}
155
156static void meson_i2c_get_data(struct meson_i2c *i2c, char *buf, int len)
157{
158 u32 rdata0, rdata1;
159 int i;
160
161 rdata0 = readl(i2c->regs + REG_TOK_RDATA0);
162 rdata1 = readl(i2c->regs + REG_TOK_RDATA1);
163
164 dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
165 rdata0, rdata1, len);
166
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100167 for (i = 0; i < min(4, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100168 *buf++ = (rdata0 >> i * 8) & 0xff;
169
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100170 for (i = 4; i < min(8, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100171 *buf++ = (rdata1 >> (i - 4) * 8) & 0xff;
172}
173
174static void meson_i2c_put_data(struct meson_i2c *i2c, char *buf, int len)
175{
176 u32 wdata0 = 0, wdata1 = 0;
177 int i;
178
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100179 for (i = 0; i < min(4, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100180 wdata0 |= *buf++ << (i * 8);
181
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100182 for (i = 4; i < min(8, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100183 wdata1 |= *buf++ << ((i - 4) * 8);
184
185 writel(wdata0, i2c->regs + REG_TOK_WDATA0);
Heiner Kallweit3b0277f2017-03-07 21:06:38 +0100186 writel(wdata1, i2c->regs + REG_TOK_WDATA1);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100187
188 dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
189 wdata0, wdata1, len);
190}
191
192static void meson_i2c_prepare_xfer(struct meson_i2c *i2c)
193{
194 bool write = !(i2c->msg->flags & I2C_M_RD);
195 int i;
196
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100197 i2c->count = min(i2c->msg->len - i2c->pos, 8);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100198
199 for (i = 0; i < i2c->count - 1; i++)
200 meson_i2c_add_token(i2c, TOKEN_DATA);
201
202 if (i2c->count) {
203 if (write || i2c->pos + i2c->count < i2c->msg->len)
204 meson_i2c_add_token(i2c, TOKEN_DATA);
205 else
206 meson_i2c_add_token(i2c, TOKEN_DATA_LAST);
207 }
208
209 if (write)
210 meson_i2c_put_data(i2c, i2c->msg->buf + i2c->pos, i2c->count);
211}
212
213static void meson_i2c_stop(struct meson_i2c *i2c)
214{
215 dev_dbg(i2c->dev, "%s: last %d\n", __func__, i2c->last);
216
217 if (i2c->last) {
218 i2c->state = STATE_STOP;
219 meson_i2c_add_token(i2c, TOKEN_STOP);
220 } else {
221 i2c->state = STATE_IDLE;
Daniel Wagner02682632016-08-03 14:03:11 +0200222 complete(&i2c->done);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100223 }
224}
225
226static irqreturn_t meson_i2c_irq(int irqno, void *dev_id)
227{
228 struct meson_i2c *i2c = dev_id;
229 unsigned int ctrl;
230
231 spin_lock(&i2c->lock);
232
233 meson_i2c_reset_tokens(i2c);
234 ctrl = readl(i2c->regs + REG_CTRL);
235
236 dev_dbg(i2c->dev, "irq: state %d, pos %d, count %d, ctrl %08x\n",
237 i2c->state, i2c->pos, i2c->count, ctrl);
238
239 if (ctrl & REG_CTRL_ERROR && i2c->state != STATE_IDLE) {
240 /*
241 * The bit is set when the IGNORE_NAK bit is cleared
242 * and the device didn't respond. In this case, the
243 * I2C controller automatically generates a STOP
244 * condition.
245 */
246 dev_dbg(i2c->dev, "error bit set\n");
247 i2c->error = -ENXIO;
248 i2c->state = STATE_IDLE;
Daniel Wagner02682632016-08-03 14:03:11 +0200249 complete(&i2c->done);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100250 goto out;
251 }
252
253 switch (i2c->state) {
254 case STATE_READ:
255 if (i2c->count > 0) {
256 meson_i2c_get_data(i2c, i2c->msg->buf + i2c->pos,
257 i2c->count);
258 i2c->pos += i2c->count;
259 }
260
261 if (i2c->pos >= i2c->msg->len) {
262 meson_i2c_stop(i2c);
263 break;
264 }
265
266 meson_i2c_prepare_xfer(i2c);
267 break;
268 case STATE_WRITE:
269 i2c->pos += i2c->count;
270
271 if (i2c->pos >= i2c->msg->len) {
272 meson_i2c_stop(i2c);
273 break;
274 }
275
276 meson_i2c_prepare_xfer(i2c);
277 break;
278 case STATE_STOP:
279 i2c->state = STATE_IDLE;
Daniel Wagner02682632016-08-03 14:03:11 +0200280 complete(&i2c->done);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100281 break;
282 case STATE_IDLE:
283 break;
284 }
285
286out:
287 if (i2c->state != STATE_IDLE) {
288 /* Restart the processing */
289 meson_i2c_write_tokens(i2c);
290 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
291 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START,
292 REG_CTRL_START);
293 }
294
295 spin_unlock(&i2c->lock);
296
297 return IRQ_HANDLED;
298}
299
300static void meson_i2c_do_start(struct meson_i2c *i2c, struct i2c_msg *msg)
301{
302 int token;
303
304 token = (msg->flags & I2C_M_RD) ? TOKEN_SLAVE_ADDR_READ :
305 TOKEN_SLAVE_ADDR_WRITE;
306
307 writel(msg->addr << 1, i2c->regs + REG_SLAVE_ADDR);
308 meson_i2c_add_token(i2c, TOKEN_START);
309 meson_i2c_add_token(i2c, token);
310}
311
312static int meson_i2c_xfer_msg(struct meson_i2c *i2c, struct i2c_msg *msg,
313 int last)
314{
315 unsigned long time_left, flags;
316 int ret = 0;
317
318 i2c->msg = msg;
319 i2c->last = last;
320 i2c->pos = 0;
321 i2c->count = 0;
322 i2c->error = 0;
323
324 meson_i2c_reset_tokens(i2c);
325
326 flags = (msg->flags & I2C_M_IGNORE_NAK) ? REG_CTRL_ACK_IGNORE : 0;
327 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_ACK_IGNORE, flags);
328
329 if (!(msg->flags & I2C_M_NOSTART))
330 meson_i2c_do_start(i2c, msg);
331
332 i2c->state = (msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE;
333 meson_i2c_prepare_xfer(i2c);
334 meson_i2c_write_tokens(i2c);
335 reinit_completion(&i2c->done);
336
337 /* Start the transfer */
338 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
339
340 time_left = msecs_to_jiffies(I2C_TIMEOUT_MS);
341 time_left = wait_for_completion_timeout(&i2c->done, time_left);
342
343 /*
344 * Protect access to i2c struct and registers from interrupt
345 * handlers triggered by a transfer terminated after the
346 * timeout period
347 */
348 spin_lock_irqsave(&i2c->lock, flags);
349
350 /* Abort any active operation */
351 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
352
353 if (!time_left) {
354 i2c->state = STATE_IDLE;
355 ret = -ETIMEDOUT;
356 }
357
358 if (i2c->error)
359 ret = i2c->error;
360
361 spin_unlock_irqrestore(&i2c->lock, flags);
362
363 return ret;
364}
365
366static int meson_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
367 int num)
368{
369 struct meson_i2c *i2c = adap->algo_data;
Heiner Kallweite4d6bc32017-03-25 14:09:03 +0100370 int i, ret = 0;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100371
372 clk_enable(i2c->clk);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100373
374 for (i = 0; i < num; i++) {
375 ret = meson_i2c_xfer_msg(i2c, msgs + i, i == num - 1);
376 if (ret)
377 break;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100378 }
379
380 clk_disable(i2c->clk);
381
Heiner Kallweite4d6bc32017-03-25 14:09:03 +0100382 return ret ?: i;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100383}
384
385static u32 meson_i2c_func(struct i2c_adapter *adap)
386{
387 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
388}
389
390static const struct i2c_algorithm meson_i2c_algorithm = {
391 .master_xfer = meson_i2c_xfer,
392 .functionality = meson_i2c_func,
393};
394
395static int meson_i2c_probe(struct platform_device *pdev)
396{
397 struct device_node *np = pdev->dev.of_node;
398 struct meson_i2c *i2c;
399 struct resource *mem;
Heiner Kallweit39b2ca62017-03-25 14:06:35 +0100400 struct i2c_timings timings;
Heiner Kallweita55cc702017-03-25 14:01:32 +0100401 int irq, ret = 0;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100402
403 i2c = devm_kzalloc(&pdev->dev, sizeof(struct meson_i2c), GFP_KERNEL);
404 if (!i2c)
405 return -ENOMEM;
406
Heiner Kallweit39b2ca62017-03-25 14:06:35 +0100407 i2c_parse_fw_timings(&pdev->dev, &timings, true);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100408
409 i2c->dev = &pdev->dev;
410 platform_set_drvdata(pdev, i2c);
411
412 spin_lock_init(&i2c->lock);
413 init_completion(&i2c->done);
414
415 i2c->clk = devm_clk_get(&pdev->dev, NULL);
416 if (IS_ERR(i2c->clk)) {
417 dev_err(&pdev->dev, "can't get device clock\n");
418 return PTR_ERR(i2c->clk);
419 }
420
421 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
422 i2c->regs = devm_ioremap_resource(&pdev->dev, mem);
423 if (IS_ERR(i2c->regs))
424 return PTR_ERR(i2c->regs);
425
Heiner Kallweita55cc702017-03-25 14:01:32 +0100426 irq = platform_get_irq(pdev, 0);
427 if (irq < 0) {
Beniamino Galvani30021e32014-11-13 20:32:01 +0100428 dev_err(&pdev->dev, "can't find IRQ\n");
Heiner Kallweita55cc702017-03-25 14:01:32 +0100429 return irq;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100430 }
431
Heiner Kallweita55cc702017-03-25 14:01:32 +0100432 ret = devm_request_irq(&pdev->dev, irq, meson_i2c_irq, 0, NULL, i2c);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100433 if (ret < 0) {
434 dev_err(&pdev->dev, "can't request IRQ\n");
435 return ret;
436 }
437
438 ret = clk_prepare(i2c->clk);
439 if (ret < 0) {
440 dev_err(&pdev->dev, "can't prepare clock\n");
441 return ret;
442 }
443
444 strlcpy(i2c->adap.name, "Meson I2C adapter",
445 sizeof(i2c->adap.name));
446 i2c->adap.owner = THIS_MODULE;
447 i2c->adap.algo = &meson_i2c_algorithm;
448 i2c->adap.dev.parent = &pdev->dev;
449 i2c->adap.dev.of_node = np;
450 i2c->adap.algo_data = i2c;
451
452 /*
453 * A transfer is triggered when START bit changes from 0 to 1.
454 * Ensure that the bit is set to 0 after probe
455 */
456 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
457
458 ret = i2c_add_adapter(&i2c->adap);
459 if (ret < 0) {
Beniamino Galvani30021e32014-11-13 20:32:01 +0100460 clk_unprepare(i2c->clk);
461 return ret;
462 }
463
Heiner Kallweit39b2ca62017-03-25 14:06:35 +0100464 meson_i2c_set_clk_div(i2c, timings.bus_freq_hz);
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100465
Beniamino Galvani30021e32014-11-13 20:32:01 +0100466 return 0;
467}
468
469static int meson_i2c_remove(struct platform_device *pdev)
470{
471 struct meson_i2c *i2c = platform_get_drvdata(pdev);
472
473 i2c_del_adapter(&i2c->adap);
474 clk_unprepare(i2c->clk);
475
476 return 0;
477}
478
479static const struct of_device_id meson_i2c_match[] = {
480 { .compatible = "amlogic,meson6-i2c" },
Neil Armstrongd1050ca2016-09-14 11:49:16 +0200481 { .compatible = "amlogic,meson-gxbb-i2c" },
Beniamino Galvani30021e32014-11-13 20:32:01 +0100482 { },
483};
Luis de Bethencourt93ae9652015-10-20 15:16:28 +0100484MODULE_DEVICE_TABLE(of, meson_i2c_match);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100485
486static struct platform_driver meson_i2c_driver = {
487 .probe = meson_i2c_probe,
488 .remove = meson_i2c_remove,
489 .driver = {
490 .name = "meson-i2c",
491 .of_match_table = meson_i2c_match,
492 },
493};
494
495module_platform_driver(meson_i2c_driver);
496
497MODULE_DESCRIPTION("Amlogic Meson I2C Bus driver");
498MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
499MODULE_LICENSE("GPL v2");