blob: 4694c462ed4eea2f43eac1a1ec65f9cae2994073 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
32/*This file includes the declaration that are internal to the
33 * trans_pcie layer */
34
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070035/**
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070036 * struct iwl_rx_queue - Rx queue
37 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
38 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
39 * @pool:
40 * @queue:
41 * @read: Shared index to newest available Rx buffer
42 * @write: Shared index to oldest written Rx packet
43 * @free_count: Number of pre-allocated buffers in rx_free
44 * @write_actual:
45 * @rx_free: list of free SKBs for use
46 * @rx_used: List of Rx buffers with no SKB
47 * @need_update: flag to indicate we need to update read/write index
48 * @rb_stts: driver's pointer to receive buffer status
49 * @rb_stts_dma: bus address of receive buffer status
50 * @lock:
51 *
52 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
53 */
54struct iwl_rx_queue {
55 __le32 *bd;
56 dma_addr_t bd_dma;
57 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
58 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
59 u32 read;
60 u32 write;
61 u32 free_count;
62 u32 write_actual;
63 struct list_head rx_free;
64 struct list_head rx_used;
65 int need_update;
66 struct iwl_rb_status *rb_stts;
67 dma_addr_t rb_stts_dma;
68 spinlock_t lock;
69};
70
71/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070072 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070073 * @rxq: all the RX queue data
74 * @rx_replenish: work that will be called when buffers need to be allocated
75 * @trans: pointer to the generic transport area
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070076 */
77struct iwl_trans_pcie {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078 struct iwl_rx_queue rxq;
79 struct work_struct rx_replenish;
80 struct iwl_trans *trans;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -070081
82 /* INT ICT Table */
83 __le32 *ict_tbl;
84 void *ict_tbl_vir;
85 dma_addr_t ict_tbl_dma;
86 dma_addr_t aligned_ict_tbl_dma;
87 int ict_index;
88 u32 inta;
89 bool use_ict;
90 struct tasklet_struct irq_tasklet;
91
92 u32 inta_mask;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070093};
94
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070095#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
96 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
97
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070098/*****************************************************
99* RX
100******************************************************/
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700101void iwl_bg_rx_replenish(struct work_struct *data);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700102void iwl_irq_tasklet(struct iwl_trans *trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700103void iwlagn_rx_replenish(struct iwl_trans *trans);
104void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 struct iwl_rx_queue *q);
106
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700107/*****************************************************
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700108* ICT
109******************************************************/
110int iwl_reset_ict(struct iwl_priv *priv);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700111void iwl_disable_ict(struct iwl_trans *trans);
112int iwl_alloc_isr_ict(struct iwl_trans *trans);
113void iwl_free_isr_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700114irqreturn_t iwl_isr_ict(int irq, void *data);
115
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700116/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700117* TX / HCMD
118******************************************************/
119void iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq);
120void iwlagn_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq,
121 int index);
122int iwlagn_txq_attach_buf_to_tfd(struct iwl_priv *priv,
123 struct iwl_tx_queue *txq,
124 dma_addr_t addr, u16 len, u8 reset);
125int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
126 int count, int slots_num, u32 id);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700127int iwl_trans_pcie_send_cmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd);
128int __must_check iwl_trans_pcie_send_cmd_pdu(struct iwl_priv *priv, u8 id,
129 u32 flags, u16 len, const void *data);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700130void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300131void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
132 struct iwl_tx_queue *txq,
133 u16 byte_cnt);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700134int iwl_trans_pcie_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300135 u16 ssn_idx, u8 tx_fifo);
136void iwl_trans_set_wr_ptrs(struct iwl_priv *priv,
137 int txq_id, u32 index);
138void iwl_trans_tx_queue_set_status(struct iwl_priv *priv,
139 struct iwl_tx_queue *txq,
140 int tx_fifo_id, int scd_retry);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700141void iwl_trans_pcie_txq_agg_setup(struct iwl_priv *priv, int sta_id, int tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300142 int frame_limit);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700143
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700144/*****************************************************
145* Error handling
146******************************************************/
147int iwl_dump_nic_event_log(struct iwl_priv *priv,
148 bool full_log, char **buf, bool display);
149
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700150static inline void iwl_disable_interrupts(struct iwl_trans *trans)
151{
152 clear_bit(STATUS_INT_ENABLED, &trans->shrd->status);
153
154 /* disable interrupts from uCode/NIC to host */
155 iwl_write32(priv(trans), CSR_INT_MASK, 0x00000000);
156
157 /* acknowledge/clear/reset any interrupts still pending
158 * from uCode or flow handler (Rx/Tx DMA) */
159 iwl_write32(priv(trans), CSR_INT, 0xffffffff);
160 iwl_write32(priv(trans), CSR_FH_INT_STATUS, 0xffffffff);
161 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
162}
163
164static inline void iwl_enable_interrupts(struct iwl_trans *trans)
165{
166 struct iwl_trans_pcie *trans_pcie =
167 IWL_TRANS_GET_PCIE_TRANS(trans);
168
169 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
170 set_bit(STATUS_INT_ENABLED, &trans->shrd->status);
171 iwl_write32(priv(trans), CSR_INT_MASK, trans_pcie->inta_mask);
172}
173
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700174#endif /* __iwl_trans_int_pcie_h__ */