blob: 0b63b9fcbcc10a900b68058d0b60f0dad4f60a05 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Shashank Sharma15953632017-03-13 16:54:03 +053037#include <drm/drm_scdc_helper.h>
Eric Anholt7d573822009-01-02 13:33:00 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jerome Anand46d196e2017-01-25 04:27:50 +053040#include <drm/intel_lpe_audio.h>
Eric Anholt7d573822009-01-02 13:33:00 -080041#include "i915_drv.h"
42
Paulo Zanoni30add222012-10-26 19:05:45 -020043static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
44{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020045 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020046}
47
Daniel Vetterafba0182012-06-12 16:36:45 +020048static void
49assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
50{
Paulo Zanoni30add222012-10-26 19:05:45 -020051 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilsonfac5e232016-07-04 11:34:36 +010052 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterafba0182012-06-12 16:36:45 +020053 uint32_t enabled_bits;
54
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010055 enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020056
Paulo Zanonib242b7f2013-02-18 19:00:26 -030057 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020058 "HDMI port enabled, expecting disabled\n");
59}
60
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030061struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010062{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020063 struct intel_digital_port *intel_dig_port =
64 container_of(encoder, struct intel_digital_port, base.base);
65 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010066}
67
Chris Wilsondf0e9242010-09-09 16:20:55 +010068static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
69{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020070 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010071}
72
Damien Lespiau178f7362013-08-06 20:32:18 +010073static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020074{
Damien Lespiau178f7362013-08-06 20:32:18 +010075 switch (type) {
76 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010078 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030079 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010080 case HDMI_INFOFRAME_TYPE_VENDOR:
81 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070082 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020083 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030084 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070085 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070086}
87
Damien Lespiau178f7362013-08-06 20:32:18 +010088static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070089{
Damien Lespiau178f7362013-08-06 20:32:18 +010090 switch (type) {
91 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010093 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030094 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010095 case HDMI_INFOFRAME_TYPE_VENDOR:
96 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030097 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020098 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030099 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300100 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300101}
102
Damien Lespiau178f7362013-08-06 20:32:18 +0100103static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300104{
Damien Lespiau178f7362013-08-06 20:32:18 +0100105 switch (type) {
106 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100108 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300109 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100110 case HDMI_INFOFRAME_TYPE_VENDOR:
111 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200113 MISSING_CASE(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300114 return 0;
115 }
116}
117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200118static i915_reg_t
119hsw_dip_data_reg(struct drm_i915_private *dev_priv,
120 enum transcoder cpu_transcoder,
121 enum hdmi_infoframe_type type,
122 int i)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300123{
Damien Lespiau178f7362013-08-06 20:32:18 +0100124 switch (type) {
125 case HDMI_INFOFRAME_TYPE_AVI:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300126 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100127 case HDMI_INFOFRAME_TYPE_SPD:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300128 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100129 case HDMI_INFOFRAME_TYPE_VENDOR:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300130 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300131 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200132 MISSING_CASE(type);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200133 return INVALID_MMIO_REG;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300134 }
135}
136
Daniel Vettera3da1df2012-05-08 15:19:06 +0200137static void g4x_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100138 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100139 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200140 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700141{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200142 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200143 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100144 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300145 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100146 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200147
Paulo Zanoni822974a2012-05-28 16:42:51 -0300148 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
149
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300150 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100151 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700152
Damien Lespiau178f7362013-08-06 20:32:18 +0100153 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300154
155 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700156
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300157 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700158 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200159 I915_WRITE(VIDEO_DIP_DATA, *data);
160 data++;
161 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300162 /* Write every possible data byte to force correct ECC calculation. */
163 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
164 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300165 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200166
Damien Lespiau178f7362013-08-06 20:32:18 +0100167 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300168 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200169 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700170
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300171 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300172 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200173}
174
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200175static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
176 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800177{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200178 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800179 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800180 u32 val = I915_READ(VIDEO_DIP_CTL);
181
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300182 if ((val & VIDEO_DIP_ENABLE) == 0)
183 return false;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800184
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300185 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
186 return false;
187
188 return val & (VIDEO_DIP_ENABLE_AVI |
189 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Jesse Barnese43823e2014-11-05 14:26:08 -0800190}
191
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192static void ibx_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100193 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100194 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200195 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200197 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100199 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200201 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300202 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200203 int i;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204
Paulo Zanoni822974a2012-05-28 16:42:51 -0300205 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
206
Paulo Zanonifdf12502012-05-04 17:18:24 -0300207 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100208 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300209
Damien Lespiau178f7362013-08-06 20:32:18 +0100210 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300211
212 I915_WRITE(reg, val);
213
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300214 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300215 for (i = 0; i < len; i += 4) {
216 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
217 data++;
218 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300219 /* Write every possible data byte to force correct ECC calculation. */
220 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
221 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300222 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300223
Damien Lespiau178f7362013-08-06 20:32:18 +0100224 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300225 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200226 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300227
228 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300229 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300230}
231
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200232static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
233 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800234{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200235 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jani Nikula052f62f2015-04-29 15:30:07 +0300236 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200237 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
238 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
Jesse Barnese43823e2014-11-05 14:26:08 -0800239 u32 val = I915_READ(reg);
240
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300241 if ((val & VIDEO_DIP_ENABLE) == 0)
242 return false;
Jani Nikula052f62f2015-04-29 15:30:07 +0300243
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300244 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
245 return false;
246
247 return val & (VIDEO_DIP_ENABLE_AVI |
248 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
249 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800250}
251
Paulo Zanonifdf12502012-05-04 17:18:24 -0300252static void cpt_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100253 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100254 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200255 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700256{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200257 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700258 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100259 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200261 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300262 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200263 int i;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700264
Paulo Zanoni822974a2012-05-28 16:42:51 -0300265 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
266
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530267 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100268 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700269
Paulo Zanoniecb97852012-05-04 17:18:21 -0300270 /* The DIP control register spec says that we need to update the AVI
271 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100272 if (type != HDMI_INFOFRAME_TYPE_AVI)
273 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300274
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300275 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700276
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300277 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700278 for (i = 0; i < len; i += 4) {
279 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
280 data++;
281 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300282 /* Write every possible data byte to force correct ECC calculation. */
283 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
284 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300285 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700286
Damien Lespiau178f7362013-08-06 20:32:18 +0100287 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300288 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200289 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700290
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300291 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300292 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700293}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700294
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200295static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
296 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800297{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200298 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
299 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
300 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800301
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300302 if ((val & VIDEO_DIP_ENABLE) == 0)
303 return false;
304
305 return val & (VIDEO_DIP_ENABLE_AVI |
306 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
307 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800308}
309
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700310static void vlv_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100311 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100312 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200313 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700314{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200315 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700316 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100317 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300320 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200321 int i;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700322
Paulo Zanoni822974a2012-05-28 16:42:51 -0300323 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
324
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700325 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100326 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700327
Damien Lespiau178f7362013-08-06 20:32:18 +0100328 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300329
330 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700331
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300332 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700333 for (i = 0; i < len; i += 4) {
334 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
335 data++;
336 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300337 /* Write every possible data byte to force correct ECC calculation. */
338 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
339 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300340 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700341
Damien Lespiau178f7362013-08-06 20:32:18 +0100342 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300343 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200344 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700345
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300346 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300347 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700348}
349
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200350static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
351 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800352{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200353 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes535afa22015-04-15 16:52:29 -0700354 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200355 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
356 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800357
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300358 if ((val & VIDEO_DIP_ENABLE) == 0)
359 return false;
Jesse Barnes535afa22015-04-15 16:52:29 -0700360
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300361 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
362 return false;
363
364 return val & (VIDEO_DIP_ENABLE_AVI |
365 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
366 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800367}
368
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300369static void hsw_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100370 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100371 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200372 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300373{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200374 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300375 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100376 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100377 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200378 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
379 i915_reg_t data_reg;
Damien Lespiau178f7362013-08-06 20:32:18 +0100380 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300381 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300382
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300383 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300384
Damien Lespiau178f7362013-08-06 20:32:18 +0100385 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300386 I915_WRITE(ctl_reg, val);
387
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300388 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300389 for (i = 0; i < len; i += 4) {
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300390 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
391 type, i >> 2), *data);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300392 data++;
393 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300394 /* Write every possible data byte to force correct ECC calculation. */
395 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300396 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
397 type, i >> 2), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300398 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300399
Damien Lespiau178f7362013-08-06 20:32:18 +0100400 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300401 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300402 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300403}
404
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200405static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
406 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800407{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200408 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
409 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
Jesse Barnese43823e2014-11-05 14:26:08 -0800410
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300411 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
412 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
413 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
Jesse Barnese43823e2014-11-05 14:26:08 -0800414}
415
Damien Lespiau5adaea72013-08-06 20:32:19 +0100416/*
417 * The data we write to the DIP data buffer registers is 1 byte bigger than the
418 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
419 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
420 * used for both technologies.
421 *
422 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
423 * DW1: DB3 | DB2 | DB1 | DB0
424 * DW2: DB7 | DB6 | DB5 | DB4
425 * DW3: ...
426 *
427 * (HB is Header Byte, DB is Data Byte)
428 *
429 * The hdmi pack() functions don't know about that hardware specific hole so we
430 * trick them by giving an offset into the buffer and moving back the header
431 * bytes by one.
432 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100433static void intel_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100434 const struct intel_crtc_state *crtc_state,
Damien Lespiau9198ee52013-08-06 20:32:24 +0100435 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700436{
437 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100438 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
439 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700440
Damien Lespiau5adaea72013-08-06 20:32:19 +0100441 /* see comment above for the reason for this offset */
442 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
443 if (len < 0)
444 return;
445
446 /* Insert the 'hole' (see big comment above) at position 3 */
447 buffer[0] = buffer[1];
448 buffer[1] = buffer[2];
449 buffer[2] = buffer[3];
450 buffer[3] = 0;
451 len++;
452
Maarten Lankhorstac240282016-11-23 15:57:00 +0100453 intel_hdmi->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700454}
455
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300456static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100457 const struct intel_crtc_state *crtc_state)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700458{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200459 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200460 const struct drm_display_mode *adjusted_mode =
461 &crtc_state->base.adjusted_mode;
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530462 struct drm_connector *connector = &intel_hdmi->attached_connector->base;
463 bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
Damien Lespiau5adaea72013-08-06 20:32:19 +0100464 union hdmi_infoframe frame;
465 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700466
Damien Lespiau5adaea72013-08-06 20:32:19 +0100467 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530468 adjusted_mode,
469 is_hdmi2_sink);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100470 if (ret < 0) {
471 DRM_ERROR("couldn't fill AVI infoframe\n");
472 return;
473 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300474
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200475 drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +0200476 crtc_state->limited_color_range ?
477 HDMI_QUANTIZATION_RANGE_LIMITED :
478 HDMI_QUANTIZATION_RANGE_FULL,
479 intel_hdmi->rgb_quant_range_selectable);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200480
Maarten Lankhorstac240282016-11-23 15:57:00 +0100481 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700482}
483
Maarten Lankhorstac240282016-11-23 15:57:00 +0100484static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
485 const struct intel_crtc_state *crtc_state)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700486{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100487 union hdmi_infoframe frame;
488 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700489
Damien Lespiau5adaea72013-08-06 20:32:19 +0100490 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
491 if (ret < 0) {
492 DRM_ERROR("couldn't fill SPD infoframe\n");
493 return;
494 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700495
Damien Lespiau5adaea72013-08-06 20:32:19 +0100496 frame.spd.sdi = HDMI_SPD_SDI_PC;
497
Maarten Lankhorstac240282016-11-23 15:57:00 +0100498 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700499}
500
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100501static void
502intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100503 const struct intel_crtc_state *crtc_state)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100504{
505 union hdmi_infoframe frame;
506 int ret;
507
508 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100509 &crtc_state->base.adjusted_mode);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100510 if (ret < 0)
511 return;
512
Maarten Lankhorstac240282016-11-23 15:57:00 +0100513 intel_write_infoframe(encoder, crtc_state, &frame);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100514}
515
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300516static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200517 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100518 const struct intel_crtc_state *crtc_state,
519 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300520{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100521 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200522 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
523 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200524 i915_reg_t reg = VIDEO_DIP_CTL;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300525 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200526 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300527
Daniel Vetterafba0182012-06-12 16:36:45 +0200528 assert_hdmi_port_disabled(intel_hdmi);
529
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300530 /* If the registers were not initialized yet, they might be zeroes,
531 * which means we're selecting the AVI DIP and we're setting its
532 * frequency to once. This seems to really confuse the HW and make
533 * things stop working (the register spec says the AVI always needs to
534 * be sent every VSync). So here we avoid writing to the register more
535 * than we need and also explicitly select the AVI DIP and explicitly
536 * set its frequency to every VSync. Avoiding to write it twice seems to
537 * be enough to solve the problem, but being defensive shouldn't hurt us
538 * either. */
539 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
540
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200541 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300542 if (!(val & VIDEO_DIP_ENABLE))
543 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300544 if (port != (val & VIDEO_DIP_PORT_MASK)) {
545 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
546 (val & VIDEO_DIP_PORT_MASK) >> 29);
547 return;
548 }
549 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
550 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300551 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300552 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300553 return;
554 }
555
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300556 if (port != (val & VIDEO_DIP_PORT_MASK)) {
557 if (val & VIDEO_DIP_ENABLE) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300558 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
559 (val & VIDEO_DIP_PORT_MASK) >> 29);
560 return;
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300561 }
562 val &= ~VIDEO_DIP_PORT_MASK;
563 val |= port;
564 }
565
Paulo Zanoni822974a2012-05-28 16:42:51 -0300566 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300567 val &= ~(VIDEO_DIP_ENABLE_AVI |
568 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300569
Paulo Zanonif278d972012-05-28 16:42:50 -0300570 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300571 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300572
Maarten Lankhorstac240282016-11-23 15:57:00 +0100573 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
574 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
575 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300576}
577
Maarten Lankhorstac240282016-11-23 15:57:00 +0100578static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300579{
Maarten Lankhorstac240282016-11-23 15:57:00 +0100580 struct drm_connector *connector = conn_state->connector;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300581
582 /*
583 * HDMI cloning is only supported on g4x which doesn't
584 * support deep color or GCP infoframes anyway so no
585 * need to worry about multiple HDMI sinks here.
586 */
Ville Syrjälä6d674152015-05-05 17:06:20 +0300587
Maarten Lankhorstac240282016-11-23 15:57:00 +0100588 return connector->display_info.bpc > 8;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300589}
590
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300591/*
592 * Determine if default_phase=1 can be indicated in the GCP infoframe.
593 *
594 * From HDMI specification 1.4a:
595 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
596 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
597 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
598 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
599 * phase of 0
600 */
601static bool gcp_default_phase_possible(int pipe_bpp,
602 const struct drm_display_mode *mode)
603{
604 unsigned int pixels_per_group;
605
606 switch (pipe_bpp) {
607 case 30:
608 /* 4 pixels in 5 clocks */
609 pixels_per_group = 4;
610 break;
611 case 36:
612 /* 2 pixels in 3 clocks */
613 pixels_per_group = 2;
614 break;
615 case 48:
616 /* 1 pixel in 2 clocks */
617 pixels_per_group = 1;
618 break;
619 default:
620 /* phase information not relevant for 8bpc */
621 return false;
622 }
623
624 return mode->crtc_hdisplay % pixels_per_group == 0 &&
625 mode->crtc_htotal % pixels_per_group == 0 &&
626 mode->crtc_hblank_start % pixels_per_group == 0 &&
627 mode->crtc_hblank_end % pixels_per_group == 0 &&
628 mode->crtc_hsync_start % pixels_per_group == 0 &&
629 mode->crtc_hsync_end % pixels_per_group == 0 &&
630 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
631 mode->crtc_htotal/2 % pixels_per_group == 0);
632}
633
Maarten Lankhorstac240282016-11-23 15:57:00 +0100634static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
635 const struct intel_crtc_state *crtc_state,
636 const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300637{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100638 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100639 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200640 i915_reg_t reg;
641 u32 val = 0;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300642
643 if (HAS_DDI(dev_priv))
Maarten Lankhorstac240282016-11-23 15:57:00 +0100644 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
Wayne Boyer666a4532015-12-09 12:29:35 -0800645 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300646 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300647 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300648 reg = TVIDEO_DIP_GCP(crtc->pipe);
649 else
650 return false;
651
652 /* Indicate color depth whenever the sink supports deep color */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100653 if (hdmi_sink_is_deep_color(conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300654 val |= GCP_COLOR_INDICATION;
655
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300656 /* Enable default_phase whenever the display mode is suitably aligned */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100657 if (gcp_default_phase_possible(crtc_state->pipe_bpp,
658 &crtc_state->base.adjusted_mode))
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300659 val |= GCP_DEFAULT_PHASE_ENABLE;
660
Ville Syrjälä6d674152015-05-05 17:06:20 +0300661 I915_WRITE(reg, val);
662
663 return val != 0;
664}
665
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300666static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200667 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100668 const struct intel_crtc_state *crtc_state,
669 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300670{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100671 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200673 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
674 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200675 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300676 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200677 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300678
Daniel Vetterafba0182012-06-12 16:36:45 +0200679 assert_hdmi_port_disabled(intel_hdmi);
680
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300681 /* See the big comment in g4x_set_infoframes() */
682 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
683
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200684 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300685 if (!(val & VIDEO_DIP_ENABLE))
686 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300687 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
688 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
689 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300690 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300691 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300692 return;
693 }
694
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300695 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300696 WARN(val & VIDEO_DIP_ENABLE,
697 "DIP already enabled on port %c\n",
698 (val & VIDEO_DIP_PORT_MASK) >> 29);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300699 val &= ~VIDEO_DIP_PORT_MASK;
700 val |= port;
701 }
702
Paulo Zanoni822974a2012-05-28 16:42:51 -0300703 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300704 val &= ~(VIDEO_DIP_ENABLE_AVI |
705 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
706 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300707
Maarten Lankhorstac240282016-11-23 15:57:00 +0100708 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300709 val |= VIDEO_DIP_ENABLE_GCP;
710
Paulo Zanonif278d972012-05-28 16:42:50 -0300711 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300712 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300713
Maarten Lankhorstac240282016-11-23 15:57:00 +0100714 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
715 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
716 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300717}
718
719static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200720 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100721 const struct intel_crtc_state *crtc_state,
722 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300723{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100724 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300726 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200727 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300728 u32 val = I915_READ(reg);
729
Daniel Vetterafba0182012-06-12 16:36:45 +0200730 assert_hdmi_port_disabled(intel_hdmi);
731
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300732 /* See the big comment in g4x_set_infoframes() */
733 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
734
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200735 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300736 if (!(val & VIDEO_DIP_ENABLE))
737 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300738 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
739 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
740 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300741 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300742 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300743 return;
744 }
745
Paulo Zanoni822974a2012-05-28 16:42:51 -0300746 /* Set both together, unset both together: see the spec. */
747 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300748 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300749 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300750
Maarten Lankhorstac240282016-11-23 15:57:00 +0100751 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300752 val |= VIDEO_DIP_ENABLE_GCP;
753
Paulo Zanoni822974a2012-05-28 16:42:51 -0300754 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300755 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300756
Maarten Lankhorstac240282016-11-23 15:57:00 +0100757 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
758 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
759 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300760}
761
762static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200763 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100764 const struct intel_crtc_state *crtc_state,
765 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300766{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100767 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700768 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300770 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200771 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300772 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700773 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300774
Daniel Vetterafba0182012-06-12 16:36:45 +0200775 assert_hdmi_port_disabled(intel_hdmi);
776
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300777 /* See the big comment in g4x_set_infoframes() */
778 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
779
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200780 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300781 if (!(val & VIDEO_DIP_ENABLE))
782 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300783 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
784 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
785 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300786 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300787 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300788 return;
789 }
790
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700791 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300792 WARN(val & VIDEO_DIP_ENABLE,
793 "DIP already enabled on port %c\n",
794 (val & VIDEO_DIP_PORT_MASK) >> 29);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700795 val &= ~VIDEO_DIP_PORT_MASK;
796 val |= port;
797 }
798
Paulo Zanoni822974a2012-05-28 16:42:51 -0300799 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300800 val &= ~(VIDEO_DIP_ENABLE_AVI |
801 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
802 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300803
Maarten Lankhorstac240282016-11-23 15:57:00 +0100804 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300805 val |= VIDEO_DIP_ENABLE_GCP;
806
Paulo Zanoni822974a2012-05-28 16:42:51 -0300807 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300808 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300809
Maarten Lankhorstac240282016-11-23 15:57:00 +0100810 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
811 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
812 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300813}
814
815static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200816 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100817 const struct intel_crtc_state *crtc_state,
818 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300819{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300821 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100822 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300823 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300824
Daniel Vetterafba0182012-06-12 16:36:45 +0200825 assert_hdmi_port_disabled(intel_hdmi);
826
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300827 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
828 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
829 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
830
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200831 if (!enable) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300832 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300833 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300834 return;
835 }
836
Maarten Lankhorstac240282016-11-23 15:57:00 +0100837 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300838 val |= VIDEO_DIP_ENABLE_GCP_HSW;
839
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300840 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300841 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300842
Maarten Lankhorstac240282016-11-23 15:57:00 +0100843 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
844 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
845 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300846}
847
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300848void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
849{
850 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
851 struct i2c_adapter *adapter =
852 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
853
854 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
855 return;
856
857 DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
858 enable ? "Enabling" : "Disabling");
859
860 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
861 adapter, enable);
862}
863
Maarten Lankhorstac240282016-11-23 15:57:00 +0100864static void intel_hdmi_prepare(struct intel_encoder *encoder,
865 const struct intel_crtc_state *crtc_state)
Eric Anholt7d573822009-01-02 13:33:00 -0800866{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200867 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100868 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100869 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Daniel Vetterc59423a2013-07-21 21:37:04 +0200870 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100871 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300872 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800873
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300874 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
875
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300876 hdmi_val = SDVO_ENCODING_HDMI;
Maarten Lankhorstac240282016-11-23 15:57:00 +0100877 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300878 hdmi_val |= HDMI_COLOR_RANGE_16_235;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400879 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300880 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400881 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300882 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800883
Maarten Lankhorstac240282016-11-23 15:57:00 +0100884 if (crtc_state->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300885 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700886 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300887 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700888
Maarten Lankhorstac240282016-11-23 15:57:00 +0100889 if (crtc_state->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300890 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800891
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100892 if (HAS_PCH_CPT(dev_priv))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200893 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100894 else if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300895 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300896 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200897 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800898
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300899 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
900 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800901}
902
Daniel Vetter85234cd2012-07-02 13:27:29 +0200903static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
904 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800905{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200906 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100907 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200908 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
909 u32 tmp;
Imre Deak5b092172016-02-12 18:55:20 +0200910 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200911
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200912 if (!intel_display_power_get_if_enabled(dev_priv,
913 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200914 return false;
915
Imre Deak5b092172016-02-12 18:55:20 +0200916 ret = false;
917
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300918 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200919
920 if (!(tmp & SDVO_ENABLE))
Imre Deak5b092172016-02-12 18:55:20 +0200921 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200922
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100923 if (HAS_PCH_CPT(dev_priv))
Daniel Vetter85234cd2012-07-02 13:27:29 +0200924 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100925 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä71485e02014-04-09 13:28:55 +0300926 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200927 else
928 *pipe = PORT_TO_PIPE(tmp);
929
Imre Deak5b092172016-02-12 18:55:20 +0200930 ret = true;
931
932out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200933 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak5b092172016-02-12 18:55:20 +0200934
935 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200936}
937
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700938static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200939 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700940{
941 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300942 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100943 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700944 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300945 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700946
947 tmp = I915_READ(intel_hdmi->hdmi_reg);
948
949 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
950 flags |= DRM_MODE_FLAG_PHSYNC;
951 else
952 flags |= DRM_MODE_FLAG_NHSYNC;
953
954 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
955 flags |= DRM_MODE_FLAG_PVSYNC;
956 else
957 flags |= DRM_MODE_FLAG_NVSYNC;
958
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200959 if (tmp & HDMI_MODE_SELECT_HDMI)
960 pipe_config->has_hdmi_sink = true;
961
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200962 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
Jesse Barnese43823e2014-11-05 14:26:08 -0800963 pipe_config->has_infoframe = true;
964
Jani Nikulac84db772014-09-17 15:34:58 +0300965 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200966 pipe_config->has_audio = true;
967
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100968 if (!HAS_PCH_SPLIT(dev_priv) &&
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300969 tmp & HDMI_COLOR_RANGE_16_235)
970 pipe_config->limited_color_range = true;
971
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200972 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300973
974 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
975 dotclock = pipe_config->port_clock * 2 / 3;
976 else
977 dotclock = pipe_config->port_clock;
978
Ville Syrjäläbe69a132015-05-05 17:06:26 +0300979 if (pipe_config->pixel_multiplier)
980 dotclock /= pipe_config->pixel_multiplier;
981
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200982 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +0300983
984 pipe_config->lane_count = 4;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700985}
986
Maarten Lankhorstdf18e722016-11-08 13:55:37 +0100987static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
988 struct intel_crtc_state *pipe_config,
989 struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300990{
Maarten Lankhorstac240282016-11-23 15:57:00 +0100991 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300992
Maarten Lankhorstac240282016-11-23 15:57:00 +0100993 WARN_ON(!pipe_config->has_hdmi_sink);
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300994 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
995 pipe_name(crtc->pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100996 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300997}
998
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200999static void g4x_enable_hdmi(struct intel_encoder *encoder,
1000 struct intel_crtc_state *pipe_config,
1001 struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001002{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001003 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001004 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001005 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -08001006 u32 temp;
1007
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001008 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +00001009
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001010 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001011 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001012 temp |= SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001013
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001014 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1015 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001016
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001017 if (pipe_config->has_audio)
1018 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001019}
1020
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001021static void ibx_enable_hdmi(struct intel_encoder *encoder,
1022 struct intel_crtc_state *pipe_config,
1023 struct drm_connector_state *conn_state)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001024{
1025 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001026 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001027 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1028 u32 temp;
1029
1030 temp = I915_READ(intel_hdmi->hdmi_reg);
1031
1032 temp |= SDVO_ENABLE;
Maarten Lankhorstac240282016-11-23 15:57:00 +01001033 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001034 temp |= SDVO_AUDIO_ENABLE;
1035
1036 /*
1037 * HW workaround, need to write this twice for issue
1038 * that may result in first write getting masked.
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001039 */
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001040 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1041 POSTING_READ(intel_hdmi->hdmi_reg);
1042 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1043 POSTING_READ(intel_hdmi->hdmi_reg);
1044
1045 /*
1046 * HW workaround, need to toggle enable bit off and on
1047 * for 12bpc with pixel repeat.
1048 *
1049 * FIXME: BSpec says this should be done at the end of
1050 * of the modeset sequence, so not sure if this isn't too soon.
1051 */
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001052 if (pipe_config->pipe_bpp > 24 &&
1053 pipe_config->pixel_multiplier > 1) {
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001054 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1055 POSTING_READ(intel_hdmi->hdmi_reg);
1056
1057 /*
1058 * HW workaround, need to write this twice for issue
1059 * that may result in first write getting masked.
1060 */
1061 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1062 POSTING_READ(intel_hdmi->hdmi_reg);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001063 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1064 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001065 }
Jani Nikulac1dec792014-10-27 16:26:56 +02001066
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001067 if (pipe_config->has_audio)
1068 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001069}
1070
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001071static void cpt_enable_hdmi(struct intel_encoder *encoder,
1072 struct intel_crtc_state *pipe_config,
1073 struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001074{
1075 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001076 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001077 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001078 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1079 enum pipe pipe = crtc->pipe;
1080 u32 temp;
1081
1082 temp = I915_READ(intel_hdmi->hdmi_reg);
1083
1084 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001085 if (pipe_config->has_audio)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001086 temp |= SDVO_AUDIO_ENABLE;
1087
1088 /*
1089 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1090 *
1091 * The procedure for 12bpc is as follows:
1092 * 1. disable HDMI clock gating
1093 * 2. enable HDMI with 8bpc
1094 * 3. enable HDMI with 12bpc
1095 * 4. enable HDMI clock gating
1096 */
1097
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001098 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001099 I915_WRITE(TRANS_CHICKEN1(pipe),
1100 I915_READ(TRANS_CHICKEN1(pipe)) |
1101 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1102
1103 temp &= ~SDVO_COLOR_FORMAT_MASK;
1104 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001105 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001106
1107 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1108 POSTING_READ(intel_hdmi->hdmi_reg);
1109
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001110 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001111 temp &= ~SDVO_COLOR_FORMAT_MASK;
1112 temp |= HDMI_COLOR_FORMAT_12bpc;
1113
1114 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1115 POSTING_READ(intel_hdmi->hdmi_reg);
1116
1117 I915_WRITE(TRANS_CHICKEN1(pipe),
1118 I915_READ(TRANS_CHICKEN1(pipe)) &
1119 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1120 }
1121
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001122 if (pipe_config->has_audio)
1123 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001124}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001125
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001126static void vlv_enable_hdmi(struct intel_encoder *encoder,
1127 struct intel_crtc_state *pipe_config,
1128 struct drm_connector_state *conn_state)
Jani Nikulab76cf762013-07-30 12:20:31 +03001129{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001130}
1131
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001132static void intel_disable_hdmi(struct intel_encoder *encoder,
1133 struct intel_crtc_state *old_crtc_state,
1134 struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001135{
1136 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001137 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001138 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001139 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001140 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001141
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001142 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001143
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001144 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001145 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1146 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001147
1148 /*
1149 * HW workaround for IBX, we need to move the port
1150 * to transcoder A after disabling it to allow the
1151 * matching DP port to be enabled on transcoder A.
1152 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001153 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001154 /*
1155 * We get CPU/PCH FIFO underruns on the other pipe when
1156 * doing the workaround. Sweep them under the rug.
1157 */
1158 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1159 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1160
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001161 temp &= ~SDVO_PIPE_B_SELECT;
1162 temp |= SDVO_ENABLE;
1163 /*
1164 * HW workaround, need to write this twice for issue
1165 * that may result in first write getting masked.
1166 */
1167 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1168 POSTING_READ(intel_hdmi->hdmi_reg);
1169 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1170 POSTING_READ(intel_hdmi->hdmi_reg);
1171
1172 temp &= ~SDVO_ENABLE;
1173 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1174 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001175
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001176 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001177 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1178 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001179 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001180
Maarten Lankhorstac240282016-11-23 15:57:00 +01001181 intel_hdmi->set_infoframes(&encoder->base, false, old_crtc_state, old_conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001182
1183 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
Eric Anholt7d573822009-01-02 13:33:00 -08001184}
1185
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001186static void g4x_disable_hdmi(struct intel_encoder *encoder,
1187 struct intel_crtc_state *old_crtc_state,
1188 struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001189{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001190 if (old_crtc_state->has_audio)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001191 intel_audio_codec_disable(encoder);
1192
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001193 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001194}
1195
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001196static void pch_disable_hdmi(struct intel_encoder *encoder,
1197 struct intel_crtc_state *old_crtc_state,
1198 struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001199{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001200 if (old_crtc_state->has_audio)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001201 intel_audio_codec_disable(encoder);
1202}
1203
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001204static void pch_post_disable_hdmi(struct intel_encoder *encoder,
1205 struct intel_crtc_state *old_crtc_state,
1206 struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001207{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001208 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001209}
1210
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001211static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001212{
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001213 if (IS_G4X(dev_priv))
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001214 return 165000;
Shashank Sharma14292b72017-03-13 16:54:04 +05301215 else if (IS_GEMINILAKE(dev_priv))
1216 return 594000;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001217 else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001218 return 300000;
1219 else
1220 return 225000;
1221}
1222
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001223static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001224 bool respect_downstream_limits,
1225 bool force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001226{
1227 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1228 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
1229
1230 if (respect_downstream_limits) {
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001231 struct intel_connector *connector = hdmi->attached_connector;
1232 const struct drm_display_info *info = &connector->base.display_info;
1233
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001234 if (hdmi->dp_dual_mode.max_tmds_clock)
1235 max_tmds_clock = min(max_tmds_clock,
1236 hdmi->dp_dual_mode.max_tmds_clock);
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001237
1238 if (info->max_tmds_clock)
1239 max_tmds_clock = min(max_tmds_clock,
1240 info->max_tmds_clock);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001241 else if (!hdmi->has_hdmi_sink || force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001242 max_tmds_clock = min(max_tmds_clock, 165000);
1243 }
1244
1245 return max_tmds_clock;
1246}
1247
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001248static enum drm_mode_status
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001249hdmi_port_clock_valid(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001250 int clock, bool respect_downstream_limits,
1251 bool force_dvi)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001252{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001253 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001254
1255 if (clock < 25000)
1256 return MODE_CLOCK_LOW;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001257 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001258 return MODE_CLOCK_HIGH;
1259
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001260 /* BXT DPLL can't generate 223-240 MHz */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001261 if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001262 return MODE_CLOCK_RANGE;
1263
1264 /* CHV DPLL can't generate 216-240 MHz */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001265 if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001266 return MODE_CLOCK_RANGE;
1267
1268 return MODE_OK;
1269}
1270
1271static enum drm_mode_status
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001272intel_hdmi_mode_valid(struct drm_connector *connector,
1273 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001274{
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001275 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1276 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001277 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001278 enum drm_mode_status status;
1279 int clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001280 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001281 bool force_dvi =
1282 READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
Eric Anholt7d573822009-01-02 13:33:00 -08001283
1284 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1285 return MODE_NO_DBLESCAN;
1286
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001287 clock = mode->clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001288
1289 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1290 clock *= 2;
1291
1292 if (clock > max_dotclk)
1293 return MODE_CLOCK_HIGH;
1294
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001295 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1296 clock *= 2;
1297
1298 /* check if we can do 8bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001299 status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001300
1301 /* if we can't do 8bpc we may still be able to do 12bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001302 if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
1303 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001304
1305 return status;
Eric Anholt7d573822009-01-02 13:33:00 -08001306}
1307
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001308static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001309{
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001310 struct drm_i915_private *dev_priv =
1311 to_i915(crtc_state->base.crtc->dev);
1312 struct drm_atomic_state *state = crtc_state->base.state;
1313 struct drm_connector_state *connector_state;
1314 struct drm_connector *connector;
1315 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001316
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001317 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä71800632014-03-03 16:15:29 +02001318 return false;
1319
Ville Syrjälä71800632014-03-03 16:15:29 +02001320 /*
1321 * HDMI 12bpc affects the clocks, so it's only possible
1322 * when not cloning with other encoder types.
1323 */
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001324 if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
1325 return false;
1326
Maarten Lankhorstfe5f6b12017-07-12 10:13:34 +02001327 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001328 const struct drm_display_info *info = &connector->display_info;
1329
1330 if (connector_state->crtc != crtc_state->base.crtc)
1331 continue;
1332
Shashank Sharma60436fd2017-07-21 20:55:04 +05301333 if (crtc_state->ycbcr420) {
1334 const struct drm_hdmi_info *hdmi = &info->hdmi;
1335
1336 if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
1337 return false;
1338 } else {
1339 if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
1340 return false;
1341 }
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001342 }
1343
Ander Conselvan de Oliveira46649d82017-04-24 13:47:18 +03001344 /* Display Wa #1139 */
1345 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
1346 crtc_state->base.adjusted_mode.htotal > 5460)
1347 return false;
1348
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001349 return true;
Ville Syrjälä71800632014-03-03 16:15:29 +02001350}
1351
Shashank Sharma60436fd2017-07-21 20:55:04 +05301352static bool
1353intel_hdmi_ycbcr420_config(struct drm_connector *connector,
1354 struct intel_crtc_state *config,
1355 int *clock_12bpc, int *clock_8bpc)
1356{
1357 if (!connector->ycbcr_420_allowed) {
1358 DRM_ERROR("Platform doesn't support YCBCR420 output\n");
1359 return false;
1360 }
1361
1362 /* YCBCR420 TMDS rate requirement is half the pixel clock */
1363 config->port_clock /= 2;
1364 *clock_12bpc /= 2;
1365 *clock_8bpc /= 2;
1366 config->ycbcr420 = true;
1367 return true;
1368}
1369
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001370bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001371 struct intel_crtc_state *pipe_config,
1372 struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001373{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001374 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001375 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001376 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Shashank Sharma60436fd2017-07-21 20:55:04 +05301377 struct drm_connector *connector = conn_state->connector;
1378 struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001379 struct intel_digital_connector_state *intel_conn_state =
1380 to_intel_digital_connector_state(conn_state);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001381 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1382 int clock_12bpc = clock_8bpc * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001383 int desired_bpp;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001384 bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001385
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001386 pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001387
Jesse Barnese43823e2014-11-05 14:26:08 -08001388 if (pipe_config->has_hdmi_sink)
1389 pipe_config->has_infoframe = true;
1390
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001391 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001392 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001393 pipe_config->limited_color_range =
1394 pipe_config->has_hdmi_sink &&
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001395 drm_default_rgb_quant_range(adjusted_mode) ==
1396 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001397 } else {
1398 pipe_config->limited_color_range =
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001399 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001400 }
1401
Clint Taylor697c4072014-09-02 17:03:36 -07001402 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1403 pipe_config->pixel_multiplier = 2;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001404 clock_8bpc *= 2;
Ville Syrjälä3320e372015-05-05 17:06:27 +03001405 clock_12bpc *= 2;
Clint Taylor697c4072014-09-02 17:03:36 -07001406 }
1407
Shashank Sharma60436fd2017-07-21 20:55:04 +05301408 if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
1409 if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
1410 &clock_12bpc, &clock_8bpc)) {
1411 DRM_ERROR("Can't support YCBCR420 output\n");
1412 return false;
1413 }
1414 }
1415
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001416 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001417 pipe_config->has_pch_encoder = true;
1418
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001419 if (pipe_config->has_hdmi_sink) {
1420 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1421 pipe_config->has_audio = intel_hdmi->has_audio;
1422 else
1423 pipe_config->has_audio =
1424 intel_conn_state->force_audio == HDMI_AUDIO_ON;
1425 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001426
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001427 /*
1428 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1429 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001430 * outputs. We also need to check that the higher clock still fits
1431 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001432 */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001433 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink && !force_dvi &&
1434 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK &&
Ville Syrjälä7a0baa62015-06-30 15:33:54 +03001435 hdmi_12bpc_possible(pipe_config)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001436 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1437 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001438
1439 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001440 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001441 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001442 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1443 desired_bpp = 8*3;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001444
1445 pipe_config->port_clock = clock_8bpc;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001446 }
1447
1448 if (!pipe_config->bw_constrained) {
Dhinakaran Pandiyanb64b7a62017-04-04 11:16:05 -07001449 DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001450 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001451 }
1452
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001453 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001454 false, force_dvi) != MODE_OK) {
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001455 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
Daniel Vetter325b9d02013-04-19 11:24:33 +02001456 return false;
1457 }
1458
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001459 /* Set user selected PAR to incoming mode's member */
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001460 adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001461
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001462 pipe_config->lane_count = 4;
1463
Shashank Sharma15953632017-03-13 16:54:03 +05301464 if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) {
1465 if (scdc->scrambling.low_rates)
1466 pipe_config->hdmi_scrambling = true;
1467
1468 if (pipe_config->port_clock > 340000) {
1469 pipe_config->hdmi_scrambling = true;
1470 pipe_config->hdmi_high_tmds_clock_ratio = true;
1471 }
1472 }
1473
Eric Anholt7d573822009-01-02 13:33:00 -08001474 return true;
1475}
1476
Chris Wilson953ece6972014-09-02 20:04:01 +01001477static void
1478intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001479{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001480 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001481
Chris Wilsonea5b2132010-08-04 13:50:23 +01001482 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001483 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001484 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001485
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001486 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1487 intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1488
Chris Wilson953ece6972014-09-02 20:04:01 +01001489 kfree(to_intel_connector(connector)->detect_edid);
1490 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001491}
1492
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001493static void
Ville Syrjäläd6199252016-05-04 14:45:22 +03001494intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001495{
1496 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1497 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
Ville Syrjäläd6199252016-05-04 14:45:22 +03001498 enum port port = hdmi_to_dig_port(hdmi)->port;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001499 struct i2c_adapter *adapter =
1500 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1501 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1502
Ville Syrjäläd6199252016-05-04 14:45:22 +03001503 /*
1504 * Type 1 DVI adaptors are not required to implement any
1505 * registers, so we can't always detect their presence.
1506 * Ideally we should be able to check the state of the
1507 * CONFIG1 pin, but no such luck on our hardware.
1508 *
1509 * The only method left to us is to check the VBT to see
1510 * if the port is a dual mode capable DP port. But let's
1511 * only do that when we sucesfully read the EDID, to avoid
1512 * confusing log messages about DP dual mode adaptors when
1513 * there's nothing connected to the port.
1514 */
1515 if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
1516 if (has_edid &&
1517 intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1518 DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1519 type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1520 } else {
1521 type = DRM_DP_DUAL_MODE_NONE;
1522 }
1523 }
1524
1525 if (type == DRM_DP_DUAL_MODE_NONE)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001526 return;
1527
1528 hdmi->dp_dual_mode.type = type;
1529 hdmi->dp_dual_mode.max_tmds_clock =
1530 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1531
1532 DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1533 drm_dp_get_dual_mode_type_name(type),
1534 hdmi->dp_dual_mode.max_tmds_clock);
1535}
1536
Chris Wilson953ece6972014-09-02 20:04:01 +01001537static bool
David Weinehall23f889b2016-08-17 15:47:48 +03001538intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001539{
Chris Wilson953ece6972014-09-02 20:04:01 +01001540 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1541 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
David Weinehall23f889b2016-08-17 15:47:48 +03001542 struct edid *edid;
Chris Wilson953ece6972014-09-02 20:04:01 +01001543 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001544
David Weinehall23f889b2016-08-17 15:47:48 +03001545 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001546
David Weinehall23f889b2016-08-17 15:47:48 +03001547 edid = drm_get_edid(connector,
1548 intel_gmbus_get_adapter(dev_priv,
1549 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001550
David Weinehall23f889b2016-08-17 15:47:48 +03001551 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001552
David Weinehall23f889b2016-08-17 15:47:48 +03001553 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001554
Chris Wilson953ece6972014-09-02 20:04:01 +01001555 to_intel_connector(connector)->detect_edid = edid;
1556 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1557 intel_hdmi->rgb_quant_range_selectable =
1558 drm_rgb_quant_range_selectable(edid);
1559
1560 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001561 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
Chris Wilson953ece6972014-09-02 20:04:01 +01001562
1563 connected = true;
1564 }
1565
1566 return connected;
1567}
1568
Daniel Vetter8166fce2015-10-08 21:50:57 +02001569static enum drm_connector_status
1570intel_hdmi_detect(struct drm_connector *connector, bool force)
Chris Wilson953ece6972014-09-02 20:04:01 +01001571{
Daniel Vetter8166fce2015-10-08 21:50:57 +02001572 enum drm_connector_status status;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001573 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilson953ece6972014-09-02 20:04:01 +01001574
Daniel Vetter8166fce2015-10-08 21:50:57 +02001575 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1576 connector->base.id, connector->name);
1577
Imre Deak29bb94b2015-11-19 20:55:01 +02001578 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1579
Daniel Vetter8166fce2015-10-08 21:50:57 +02001580 intel_hdmi_unset_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001581
David Weinehall23f889b2016-08-17 15:47:48 +03001582 if (intel_hdmi_set_edid(connector)) {
Chris Wilson953ece6972014-09-02 20:04:01 +01001583 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1584
1585 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1586 status = connector_status_connected;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001587 } else
Chris Wilson953ece6972014-09-02 20:04:01 +01001588 status = connector_status_disconnected;
1589
Imre Deak29bb94b2015-11-19 20:55:01 +02001590 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1591
Chris Wilson953ece6972014-09-02 20:04:01 +01001592 return status;
1593}
1594
1595static void
1596intel_hdmi_force(struct drm_connector *connector)
1597{
1598 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1599
1600 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1601 connector->base.id, connector->name);
1602
1603 intel_hdmi_unset_edid(connector);
1604
1605 if (connector->status != connector_status_connected)
1606 return;
1607
David Weinehall23f889b2016-08-17 15:47:48 +03001608 intel_hdmi_set_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001609 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1610}
1611
1612static int intel_hdmi_get_modes(struct drm_connector *connector)
1613{
1614 struct edid *edid;
1615
1616 edid = to_intel_connector(connector)->detect_edid;
1617 if (edid == NULL)
1618 return 0;
1619
1620 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001621}
1622
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001623static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
1624 struct intel_crtc_state *pipe_config,
1625 struct drm_connector_state *conn_state)
Jesse Barnes13732ba2014-04-05 11:51:35 -07001626{
1627 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001628
Maarten Lankhorstac240282016-11-23 15:57:00 +01001629 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001630
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001631 intel_hdmi->set_infoframes(&encoder->base,
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001632 pipe_config->has_hdmi_sink,
Maarten Lankhorstac240282016-11-23 15:57:00 +01001633 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001634}
1635
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001636static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
1637 struct intel_crtc_state *pipe_config,
1638 struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639{
1640 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001641 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001642 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001643 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001644
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03001645 vlv_phy_pre_encoder_enable(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001646
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03001647 /* HDMI 1.0V-2dB */
1648 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1649 0x2b247878);
1650
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001651 intel_hdmi->set_infoframes(&encoder->base,
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001652 pipe_config->has_hdmi_sink,
Maarten Lankhorstac240282016-11-23 15:57:00 +01001653 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001654
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001655 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001656
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001657 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001658}
1659
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001660static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
1661 struct intel_crtc_state *pipe_config,
1662 struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001663{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001664 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001665
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03001666 vlv_phy_pre_pll_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001667}
1668
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001669static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
1670 struct intel_crtc_state *pipe_config,
1671 struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03001672{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001673 intel_hdmi_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03001674
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001675 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001676}
1677
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001678static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
1679 struct intel_crtc_state *old_crtc_state,
1680 struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001681{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03001682 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001683}
1684
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001685static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
1686 struct intel_crtc_state *old_crtc_state,
1687 struct drm_connector_state *old_conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001688{
Jesse Barnes89b667f2013-04-18 14:51:36 -07001689 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03001690 vlv_phy_reset_lanes(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001691}
1692
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001693static void chv_hdmi_post_disable(struct intel_encoder *encoder,
1694 struct intel_crtc_state *old_crtc_state,
1695 struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03001696{
Ville Syrjälä580d3812014-04-09 13:29:00 +03001697 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001698 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001699
Ville Syrjäläa5805162015-05-26 20:42:30 +03001700 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001701
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001702 /* Assert data lane reset */
1703 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001704
Ville Syrjäläa5805162015-05-26 20:42:30 +03001705 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001706}
1707
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001708static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
1709 struct intel_crtc_state *pipe_config,
1710 struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001711{
1712 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001713 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001714 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001715 struct drm_i915_private *dev_priv = to_i915(dev);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001716
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001717 chv_phy_pre_encoder_enable(encoder);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001718
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001719 /* FIXME: Program the support xxx V-dB */
1720 /* Use 800mV-0dB */
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03001721 chv_set_phy_signal_level(encoder, 128, 102, false);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001722
Clint Taylorb4eb1562014-11-21 11:13:02 -08001723 intel_hdmi->set_infoframes(&encoder->base,
Maarten Lankhorstac240282016-11-23 15:57:00 +01001724 pipe_config->has_hdmi_sink,
1725 pipe_config, conn_state);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001727 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001728
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001729 vlv_wait_port_ready(dev_priv, dport, 0x0);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001730
1731 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001732 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001733}
1734
Eric Anholt7d573822009-01-02 13:33:00 -08001735static void intel_hdmi_destroy(struct drm_connector *connector)
1736{
Chris Wilson10e972d2014-09-04 21:43:45 +01001737 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001738 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001739 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001740}
1741
Eric Anholt7d573822009-01-02 13:33:00 -08001742static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001743 .dpms = drm_atomic_helper_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001744 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001745 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001746 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001747 .set_property = drm_atomic_helper_connector_set_property,
1748 .atomic_get_property = intel_digital_connector_atomic_get_property,
1749 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001750 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001751 .early_unregister = intel_connector_unregister,
Eric Anholt7d573822009-01-02 13:33:00 -08001752 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001753 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001754 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001755};
1756
1757static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1758 .get_modes = intel_hdmi_get_modes,
1759 .mode_valid = intel_hdmi_mode_valid,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001760 .atomic_check = intel_digital_connector_atomic_check,
Eric Anholt7d573822009-01-02 13:33:00 -08001761};
1762
Eric Anholt7d573822009-01-02 13:33:00 -08001763static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001764 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001765};
1766
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001767static void
1768intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1769{
Chris Wilson3f43c482011-05-12 22:17:24 +01001770 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001771 intel_attach_broadcast_rgb_property(connector);
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301772 intel_attach_aspect_ratio_property(connector);
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001773 connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001774}
1775
Shashank Sharma15953632017-03-13 16:54:03 +05301776/*
1777 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
1778 * @encoder: intel_encoder
1779 * @connector: drm_connector
1780 * @high_tmds_clock_ratio = bool to indicate if the function needs to set
1781 * or reset the high tmds clock ratio for scrambling
1782 * @scrambling: bool to Indicate if the function needs to set or reset
1783 * sink scrambling
1784 *
1785 * This function handles scrambling on HDMI 2.0 capable sinks.
1786 * If required clock rate is > 340 Mhz && scrambling is supported by sink
1787 * it enables scrambling. This should be called before enabling the HDMI
1788 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
1789 * detect a scrambled clock within 100 ms.
1790 */
1791void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
1792 struct drm_connector *connector,
1793 bool high_tmds_clock_ratio,
1794 bool scrambling)
1795{
1796 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1797 struct drm_i915_private *dev_priv = connector->dev->dev_private;
1798 struct drm_scrambling *sink_scrambling =
1799 &connector->display_info.hdmi.scdc.scrambling;
1800 struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
1801 intel_hdmi->ddc_bus);
1802 bool ret;
1803
1804 if (!sink_scrambling->supported)
1805 return;
1806
1807 DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
1808 encoder->base.name, connector->name);
1809
1810 /* Set TMDS bit clock ratio to 1/40 or 1/10 */
1811 ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
1812 if (!ret) {
1813 DRM_ERROR("Set TMDS ratio failed\n");
1814 return;
1815 }
1816
1817 /* Enable/disable sink scrambling */
1818 ret = drm_scdc_set_scrambling(adptr, scrambling);
1819 if (!ret) {
1820 DRM_ERROR("Set sink scrambling failed\n");
1821 return;
1822 }
1823
1824 DRM_DEBUG_KMS("sink scrambling handled\n");
1825}
1826
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001827static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
1828 enum port port)
1829{
1830 const struct ddi_vbt_port_info *info =
1831 &dev_priv->vbt.ddi_port_info[port];
1832 u8 ddc_pin;
1833
1834 if (info->alternate_ddc_pin) {
1835 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
1836 info->alternate_ddc_pin, port_name(port));
1837 return info->alternate_ddc_pin;
1838 }
1839
1840 switch (port) {
1841 case PORT_B:
Rodrigo Vivi3d023522017-06-02 13:06:43 -07001842 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001843 ddc_pin = GMBUS_PIN_1_BXT;
1844 else
1845 ddc_pin = GMBUS_PIN_DPB;
1846 break;
1847 case PORT_C:
Rodrigo Vivi3d023522017-06-02 13:06:43 -07001848 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001849 ddc_pin = GMBUS_PIN_2_BXT;
1850 else
1851 ddc_pin = GMBUS_PIN_DPC;
1852 break;
1853 case PORT_D:
Rodrigo Vivi3d023522017-06-02 13:06:43 -07001854 if (HAS_PCH_CNP(dev_priv))
1855 ddc_pin = GMBUS_PIN_4_CNP;
1856 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001857 ddc_pin = GMBUS_PIN_DPD_CHV;
1858 else
1859 ddc_pin = GMBUS_PIN_DPD;
1860 break;
1861 default:
1862 MISSING_CASE(port);
1863 ddc_pin = GMBUS_PIN_DPB;
1864 break;
1865 }
1866
1867 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
1868 ddc_pin, port_name(port));
1869
1870 return ddc_pin;
1871}
1872
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001873void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1874 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001875{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001876 struct drm_connector *connector = &intel_connector->base;
1877 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1878 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1879 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001880 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02001881 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001882
Ville Syrjälä22f350422016-06-03 12:17:43 +03001883 DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
1884 port_name(port));
1885
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001886 if (WARN(intel_dig_port->max_lanes < 4,
1887 "Not enough lanes (%d) for HDMI on port %c\n",
1888 intel_dig_port->max_lanes, port_name(port)))
1889 return;
1890
Eric Anholt7d573822009-01-02 13:33:00 -08001891 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001892 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001893 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1894
Peter Rossc3febcc2012-01-28 14:49:26 +01001895 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001896 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01001897 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001898
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001899 intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
1900
Daniel Vetter08d644a2012-07-12 20:19:59 +02001901 switch (port) {
1902 case PORT_B:
Ander Conselvan de Oliveiraca4c3892017-02-03 16:03:13 +02001903 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001904 break;
1905 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05001906 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001907 break;
1908 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05001909 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001910 break;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001911 case PORT_E:
Xiong Zhang11c1b652015-08-17 16:04:04 +08001912 intel_encoder->hpd_pin = HPD_PORT_E;
1913 break;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001914 default:
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001915 MISSING_CASE(port);
1916 return;
Ma Lingf8aed702009-08-24 13:50:24 +08001917 }
Eric Anholt7d573822009-01-02 13:33:00 -08001918
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001919 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001920 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001921 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001922 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001923 } else if (IS_G4X(dev_priv)) {
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001924 intel_hdmi->write_infoframe = g4x_write_infoframe;
1925 intel_hdmi->set_infoframes = g4x_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001926 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001927 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001928 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001929 intel_hdmi->set_infoframes = hsw_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001930 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001931 } else if (HAS_PCH_IBX(dev_priv)) {
Paulo Zanonifdf12502012-05-04 17:18:24 -03001932 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001933 intel_hdmi->set_infoframes = ibx_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001934 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001935 } else {
1936 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001937 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001938 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301939 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001940
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001941 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001942 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1943 else
1944 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001945
1946 intel_hdmi_add_properties(intel_hdmi, connector);
1947
1948 intel_connector_attach_encoder(intel_connector, intel_encoder);
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301949 intel_hdmi->attached_connector = intel_connector;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001950
1951 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1952 * 0xd. Failure to do so will result in spurious interrupts being
1953 * generated on the port when a cable is not attached.
1954 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001955 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001956 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1957 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1958 }
1959}
1960
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001961void intel_hdmi_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001962 i915_reg_t hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001963{
1964 struct intel_digital_port *intel_dig_port;
1965 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001966 struct intel_connector *intel_connector;
1967
Daniel Vetterb14c5672013-09-19 12:18:32 +02001968 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001969 if (!intel_dig_port)
1970 return;
1971
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001972 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001973 if (!intel_connector) {
1974 kfree(intel_dig_port);
1975 return;
1976 }
1977
1978 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001979
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001980 drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
1981 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
1982 "HDMI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001983
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001984 intel_encoder->compute_config = intel_hdmi_compute_config;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001985 if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001986 intel_encoder->disable = pch_disable_hdmi;
1987 intel_encoder->post_disable = pch_post_disable_hdmi;
1988 } else {
1989 intel_encoder->disable = g4x_disable_hdmi;
1990 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001991 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001992 intel_encoder->get_config = intel_hdmi_get_config;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001993 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03001994 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001995 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1996 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03001997 intel_encoder->post_disable = chv_hdmi_post_disable;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001998 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001999 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002000 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2001 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002002 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002003 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002004 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07002005 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002006 if (HAS_PCH_CPT(dev_priv))
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002007 intel_encoder->enable = cpt_enable_hdmi;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002008 else if (HAS_PCH_IBX(dev_priv))
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002009 intel_encoder->enable = ibx_enable_hdmi;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002010 else
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002011 intel_encoder->enable = g4x_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002012 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002013
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002014 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002015 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002016 intel_encoder->port = port;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002017 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03002018 if (port == PORT_D)
2019 intel_encoder->crtc_mask = 1 << 2;
2020 else
2021 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2022 } else {
2023 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2024 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02002025 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002026 /*
2027 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2028 * to work on real hardware. And since g4x can send infoframes to
2029 * only one port anyway, nothing is lost by allowing it.
2030 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002031 if (IS_G4X(dev_priv))
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002032 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08002033
Paulo Zanoni174edf12012-10-26 19:05:50 -02002034 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03002035 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002036 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002037 intel_dig_port->max_lanes = 4;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002038
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002039 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002040}