blob: fa2b5568142288fa372f39e33e2b1f9fbd75b161 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#ifndef __AMDGPU_DPM_H__
24#define __AMDGPU_DPM_H__
25
Alex Deuchercf0978812016-10-07 11:40:09 -040026enum amdgpu_int_thermal_type {
27 THERMAL_TYPE_NONE,
28 THERMAL_TYPE_EXTERNAL,
29 THERMAL_TYPE_EXTERNAL_GPIO,
30 THERMAL_TYPE_RV6XX,
31 THERMAL_TYPE_RV770,
32 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
33 THERMAL_TYPE_EVERGREEN,
34 THERMAL_TYPE_SUMO,
35 THERMAL_TYPE_NI,
36 THERMAL_TYPE_SI,
37 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
38 THERMAL_TYPE_CI,
39 THERMAL_TYPE_KV,
40};
41
42enum amdgpu_dpm_auto_throttle_src {
43 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
44 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
45};
46
47enum amdgpu_dpm_event_src {
48 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
49 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
50 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
51 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
52 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
53};
54
Rex Zhu801caaf2016-11-02 13:35:15 +080055#define SCLK_DEEP_SLEEP_MASK 0x8
56
Alex Deuchercf0978812016-10-07 11:40:09 -040057struct amdgpu_ps {
58 u32 caps; /* vbios flags */
59 u32 class; /* vbios flags */
60 u32 class2; /* vbios flags */
61 /* UVD clocks */
62 u32 vclk;
63 u32 dclk;
64 /* VCE clocks */
65 u32 evclk;
66 u32 ecclk;
67 bool vce_active;
Rex Zhu0d8de7c2016-10-12 15:13:29 +080068 enum amd_vce_level vce_level;
Alex Deuchercf0978812016-10-07 11:40:09 -040069 /* asic priv */
70 void *ps_priv;
71};
72
73struct amdgpu_dpm_thermal {
74 /* thermal interrupt work */
75 struct work_struct work;
76 /* low temperature threshold */
77 int min_temp;
78 /* high temperature threshold */
79 int max_temp;
80 /* was last interrupt low to high or high to low */
81 bool high_to_low;
82 /* interrupt source */
83 struct amdgpu_irq_src irq;
84};
85
86enum amdgpu_clk_action
87{
88 AMDGPU_SCLK_UP = 1,
89 AMDGPU_SCLK_DOWN
90};
91
92struct amdgpu_blacklist_clocks
93{
94 u32 sclk;
95 u32 mclk;
96 enum amdgpu_clk_action action;
97};
98
99struct amdgpu_clock_and_voltage_limits {
100 u32 sclk;
101 u32 mclk;
102 u16 vddc;
103 u16 vddci;
104};
105
106struct amdgpu_clock_array {
107 u32 count;
108 u32 *values;
109};
110
111struct amdgpu_clock_voltage_dependency_entry {
112 u32 clk;
113 u16 v;
114};
115
116struct amdgpu_clock_voltage_dependency_table {
117 u32 count;
118 struct amdgpu_clock_voltage_dependency_entry *entries;
119};
120
121union amdgpu_cac_leakage_entry {
122 struct {
123 u16 vddc;
124 u32 leakage;
125 };
126 struct {
127 u16 vddc1;
128 u16 vddc2;
129 u16 vddc3;
130 };
131};
132
133struct amdgpu_cac_leakage_table {
134 u32 count;
135 union amdgpu_cac_leakage_entry *entries;
136};
137
138struct amdgpu_phase_shedding_limits_entry {
139 u16 voltage;
140 u32 sclk;
141 u32 mclk;
142};
143
144struct amdgpu_phase_shedding_limits_table {
145 u32 count;
146 struct amdgpu_phase_shedding_limits_entry *entries;
147};
148
149struct amdgpu_uvd_clock_voltage_dependency_entry {
150 u32 vclk;
151 u32 dclk;
152 u16 v;
153};
154
155struct amdgpu_uvd_clock_voltage_dependency_table {
156 u8 count;
157 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
158};
159
160struct amdgpu_vce_clock_voltage_dependency_entry {
161 u32 ecclk;
162 u32 evclk;
163 u16 v;
164};
165
166struct amdgpu_vce_clock_voltage_dependency_table {
167 u8 count;
168 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
169};
170
171struct amdgpu_ppm_table {
172 u8 ppm_design;
173 u16 cpu_core_number;
174 u32 platform_tdp;
175 u32 small_ac_platform_tdp;
176 u32 platform_tdc;
177 u32 small_ac_platform_tdc;
178 u32 apu_tdp;
179 u32 dgpu_tdp;
180 u32 dgpu_ulv_power;
181 u32 tj_max;
182};
183
184struct amdgpu_cac_tdp_table {
185 u16 tdp;
186 u16 configurable_tdp;
187 u16 tdc;
188 u16 battery_power_limit;
189 u16 small_power_limit;
190 u16 low_cac_leakage;
191 u16 high_cac_leakage;
192 u16 maximum_power_delivery_limit;
193};
194
195struct amdgpu_dpm_dynamic_state {
196 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
197 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
198 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
199 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
200 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
201 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
202 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
203 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
204 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
205 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
206 struct amdgpu_clock_array valid_sclk_values;
207 struct amdgpu_clock_array valid_mclk_values;
208 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
209 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
210 u32 mclk_sclk_ratio;
211 u32 sclk_mclk_delta;
212 u16 vddc_vddci_delta;
213 u16 min_vddc_for_pcie_gen2;
214 struct amdgpu_cac_leakage_table cac_leakage_table;
215 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
216 struct amdgpu_ppm_table *ppm_table;
217 struct amdgpu_cac_tdp_table *cac_tdp_table;
218};
219
220struct amdgpu_dpm_fan {
221 u16 t_min;
222 u16 t_med;
223 u16 t_high;
224 u16 pwm_min;
225 u16 pwm_med;
226 u16 pwm_high;
227 u8 t_hyst;
228 u32 cycle_delay;
229 u16 t_max;
230 u8 control_mode;
231 u16 default_max_fan_pwm;
232 u16 default_fan_output_sensitivity;
233 u16 fan_output_sensitivity;
234 bool ucode_fan_control;
235};
236
237enum amdgpu_pcie_gen {
238 AMDGPU_PCIE_GEN1 = 0,
239 AMDGPU_PCIE_GEN2 = 1,
240 AMDGPU_PCIE_GEN3 = 2,
241 AMDGPU_PCIE_GEN_INVALID = 0xffff
242};
243
Alex Deuchercf0978812016-10-07 11:40:09 -0400244struct amdgpu_dpm_funcs {
245 int (*get_temperature)(struct amdgpu_device *adev);
246 int (*pre_set_power_state)(struct amdgpu_device *adev);
247 int (*set_power_state)(struct amdgpu_device *adev);
248 void (*post_set_power_state)(struct amdgpu_device *adev);
249 void (*display_configuration_changed)(struct amdgpu_device *adev);
250 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
251 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
252 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
253 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
Rex Zhue5d03ac2016-12-23 14:39:41 +0800254 int (*force_performance_level)(struct amdgpu_device *adev, enum amd_dpm_forced_level level);
Alex Deuchercf0978812016-10-07 11:40:09 -0400255 bool (*vblank_too_short)(struct amdgpu_device *adev);
256 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
257 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
258 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
259 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
260 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
261 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
262 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
263 int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
264 int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
265 int (*get_sclk_od)(struct amdgpu_device *adev);
266 int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
267 int (*get_mclk_od)(struct amdgpu_device *adev);
268 int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
Rex Zhufbebf2c2016-10-17 13:49:27 +0800269 int (*check_state_equal)(struct amdgpu_device *adev,
270 struct amdgpu_ps *cps,
271 struct amdgpu_ps *rps,
272 bool *equal);
273
Alex Deucher230cf1b2016-10-07 14:10:15 -0400274 struct amd_vce_state* (*get_vce_clock_state)(struct amdgpu_device *adev, unsigned idx);
Alex Deuchercf0978812016-10-07 11:40:09 -0400275};
276
277#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
278#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
279#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
280#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
281#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
282#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
283#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
284
285#define amdgpu_dpm_read_sensor(adev, idx, value) \
286 ((adev)->pp_enabled ? \
287 (adev)->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, (idx), (value)) : \
288 -EINVAL)
289
290#define amdgpu_dpm_get_temperature(adev) \
291 ((adev)->pp_enabled ? \
292 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
293 (adev)->pm.funcs->get_temperature((adev)))
294
295#define amdgpu_dpm_set_fan_control_mode(adev, m) \
296 ((adev)->pp_enabled ? \
297 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
298 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
299
300#define amdgpu_dpm_get_fan_control_mode(adev) \
301 ((adev)->pp_enabled ? \
302 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
303 (adev)->pm.funcs->get_fan_control_mode((adev)))
304
305#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
306 ((adev)->pp_enabled ? \
307 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
308 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
309
310#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
311 ((adev)->pp_enabled ? \
312 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
313 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
314
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300315#define amdgpu_dpm_get_fan_speed_rpm(adev, s) \
316 ((adev)->pp_enabled ? \
317 (adev)->powerplay.pp_funcs->get_fan_speed_rpm((adev)->powerplay.pp_handle, (s)) : \
318 -EINVAL)
319
Alex Deuchercf0978812016-10-07 11:40:09 -0400320#define amdgpu_dpm_get_sclk(adev, l) \
321 ((adev)->pp_enabled ? \
322 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
323 (adev)->pm.funcs->get_sclk((adev), (l)))
324
325#define amdgpu_dpm_get_mclk(adev, l) \
326 ((adev)->pp_enabled ? \
327 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
328 (adev)->pm.funcs->get_mclk((adev), (l)))
329
330
331#define amdgpu_dpm_force_performance_level(adev, l) \
332 ((adev)->pp_enabled ? \
333 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
334 (adev)->pm.funcs->force_performance_level((adev), (l)))
335
336#define amdgpu_dpm_powergate_uvd(adev, g) \
337 ((adev)->pp_enabled ? \
338 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
339 (adev)->pm.funcs->powergate_uvd((adev), (g)))
340
341#define amdgpu_dpm_powergate_vce(adev, g) \
342 ((adev)->pp_enabled ? \
343 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
344 (adev)->pm.funcs->powergate_vce((adev), (g)))
345
346#define amdgpu_dpm_get_current_power_state(adev) \
347 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
348
Alex Deuchercf0978812016-10-07 11:40:09 -0400349#define amdgpu_dpm_get_pp_num_states(adev, data) \
350 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
351
352#define amdgpu_dpm_get_pp_table(adev, table) \
353 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
354
355#define amdgpu_dpm_set_pp_table(adev, buf, size) \
356 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
357
358#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
359 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
360
361#define amdgpu_dpm_force_clock_level(adev, type, level) \
362 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
363
364#define amdgpu_dpm_get_sclk_od(adev) \
365 (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
366
367#define amdgpu_dpm_set_sclk_od(adev, value) \
368 (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
369
370#define amdgpu_dpm_get_mclk_od(adev) \
371 ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
372
373#define amdgpu_dpm_set_mclk_od(adev, value) \
374 ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
375
376#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
377 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
378
Rex Zhufbebf2c2016-10-17 13:49:27 +0800379#define amgdpu_dpm_check_state_equal(adev, cps, rps, equal) (adev)->pm.funcs->check_state_equal((adev), (cps),(rps),(equal))
380
Alex Deucher230cf1b2016-10-07 14:10:15 -0400381#define amdgpu_dpm_get_vce_clock_state(adev, i) \
382 ((adev)->pp_enabled ? \
383 (adev)->powerplay.pp_funcs->get_vce_clock_state((adev)->powerplay.pp_handle, (i)) : \
384 (adev)->pm.funcs->get_vce_clock_state((adev), (i)))
Alex Deuchercf0978812016-10-07 11:40:09 -0400385
Rex Zhue5d03ac2016-12-23 14:39:41 +0800386#define amdgpu_dpm_get_performance_level(adev) \
387 ((adev)->pp_enabled ? \
388 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle) : \
389 (adev)->pm.dpm.forced_level)
390
Alex Deuchercf0978812016-10-07 11:40:09 -0400391struct amdgpu_dpm {
392 struct amdgpu_ps *ps;
393 /* number of valid power states */
394 int num_ps;
395 /* current power state that is active */
396 struct amdgpu_ps *current_ps;
397 /* requested power state */
398 struct amdgpu_ps *requested_ps;
399 /* boot up power state */
400 struct amdgpu_ps *boot_ps;
401 /* default uvd power state */
402 struct amdgpu_ps *uvd_ps;
403 /* vce requirements */
Rex Zhu66ba1af2016-10-12 15:38:56 +0800404 u32 num_of_vce_states;
Rex Zhu0d8de7c2016-10-12 15:13:29 +0800405 struct amd_vce_state vce_states[AMD_MAX_VCE_LEVELS];
406 enum amd_vce_level vce_level;
Alex Deuchercf0978812016-10-07 11:40:09 -0400407 enum amd_pm_state_type state;
408 enum amd_pm_state_type user_state;
Rex Zhu86f8c592016-10-03 20:46:36 +0800409 enum amd_pm_state_type last_state;
410 enum amd_pm_state_type last_user_state;
Alex Deuchercf0978812016-10-07 11:40:09 -0400411 u32 platform_caps;
412 u32 voltage_response_time;
413 u32 backbias_response_time;
414 void *priv;
415 u32 new_active_crtcs;
416 int new_active_crtc_count;
417 u32 current_active_crtcs;
418 int current_active_crtc_count;
419 struct amdgpu_dpm_dynamic_state dyn_state;
420 struct amdgpu_dpm_fan fan;
421 u32 tdp_limit;
422 u32 near_tdp_limit;
423 u32 near_tdp_limit_adjusted;
424 u32 sq_ramping_threshold;
425 u32 cac_leakage;
426 u16 tdp_od_limit;
427 u32 tdp_adjustment;
428 u16 load_line_slope;
429 bool power_control;
430 bool ac_power;
431 /* special states active */
432 bool thermal_active;
433 bool uvd_active;
434 bool vce_active;
435 /* thermal handling */
436 struct amdgpu_dpm_thermal thermal;
437 /* forced levels */
Rex Zhue5d03ac2016-12-23 14:39:41 +0800438 enum amd_dpm_forced_level forced_level;
Alex Deuchercf0978812016-10-07 11:40:09 -0400439};
440
441struct amdgpu_pm {
442 struct mutex mutex;
443 u32 current_sclk;
444 u32 current_mclk;
445 u32 default_sclk;
446 u32 default_mclk;
447 struct amdgpu_i2c_chan *i2c_bus;
448 /* internal thermal controller on rv6xx+ */
449 enum amdgpu_int_thermal_type int_thermal_type;
450 struct device *int_hwmon_dev;
451 /* fan control parameters */
452 bool no_fan;
453 u8 fan_pulses_per_revolution;
454 u8 fan_min_rpm;
455 u8 fan_max_rpm;
456 /* dpm */
457 bool dpm_enabled;
458 bool sysfs_initialized;
459 struct amdgpu_dpm dpm;
460 const struct firmware *fw; /* SMC firmware */
461 uint32_t fw_version;
462 const struct amdgpu_dpm_funcs *funcs;
463 uint32_t pcie_gen_mask;
464 uint32_t pcie_mlw_mask;
465 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
466};
467
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468#define R600_SSTU_DFLT 0
469#define R600_SST_DFLT 0x00C8
470
471/* XXX are these ok? */
472#define R600_TEMP_RANGE_MIN (90 * 1000)
473#define R600_TEMP_RANGE_MAX (120 * 1000)
474
475#define FDO_PWM_MODE_STATIC 1
476#define FDO_PWM_MODE_STATIC_RPM 5
477
478enum amdgpu_td {
479 AMDGPU_TD_AUTO,
480 AMDGPU_TD_UP,
481 AMDGPU_TD_DOWN,
482};
483
484enum amdgpu_display_watermark {
485 AMDGPU_DISPLAY_WATERMARK_LOW = 0,
486 AMDGPU_DISPLAY_WATERMARK_HIGH = 1,
487};
488
489enum amdgpu_display_gap
490{
491 AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM = 0,
492 AMDGPU_PM_DISPLAY_GAP_VBLANK = 1,
493 AMDGPU_PM_DISPLAY_GAP_WATERMARK = 2,
494 AMDGPU_PM_DISPLAY_GAP_IGNORE = 3,
495};
496
497void amdgpu_dpm_print_class_info(u32 class, u32 class2);
498void amdgpu_dpm_print_cap_info(u32 caps);
499void amdgpu_dpm_print_ps_status(struct amdgpu_device *adev,
500 struct amdgpu_ps *rps);
501u32 amdgpu_dpm_get_vblank_time(struct amdgpu_device *adev);
502u32 amdgpu_dpm_get_vrefresh(struct amdgpu_device *adev);
503bool amdgpu_is_uvd_state(u32 class, u32 class2);
504void amdgpu_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
505 u32 *p, u32 *u);
506int amdgpu_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th);
507
508bool amdgpu_is_internal_thermal_sensor(enum amdgpu_int_thermal_type sensor);
509
510int amdgpu_get_platform_caps(struct amdgpu_device *adev);
511
512int amdgpu_parse_extended_power_table(struct amdgpu_device *adev);
513void amdgpu_free_extended_power_table(struct amdgpu_device *adev);
514
515void amdgpu_add_thermal_controller(struct amdgpu_device *adev);
516
517enum amdgpu_pcie_gen amdgpu_get_pcie_gen_support(struct amdgpu_device *adev,
518 u32 sys_mask,
519 enum amdgpu_pcie_gen asic_gen,
520 enum amdgpu_pcie_gen default_gen);
521
522u16 amdgpu_get_pcie_lane_support(struct amdgpu_device *adev,
523 u16 asic_lanes,
524 u16 default_lanes);
525u8 amdgpu_encode_pci_lane_width(u32 lanes);
526
Alex Deucher825cc992016-10-07 12:38:04 -0400527struct amd_vce_state*
528amdgpu_get_vce_clock_state(struct amdgpu_device *adev, unsigned idx);
529
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530#endif