blob: ef91c8e2b8e37d2802de22fd754db87f3a489b82 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33
34#include <linux/vga_switcheroo.h>
35#include <linux/slab.h>
36#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030037#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038
39#if defined(CONFIG_VGA_SWITCHEROO)
40bool amdgpu_has_atpx(void);
41#else
42static inline bool amdgpu_has_atpx(void) { return false; }
43#endif
44
45/**
46 * amdgpu_driver_unload_kms - Main unload function for KMS.
47 *
48 * @dev: drm dev pointer
49 *
50 * This is the main unload function for KMS (all asics).
51 * Returns 0 on success.
52 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020053void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040054{
55 struct amdgpu_device *adev = dev->dev_private;
56
57 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020058 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059
60 if (adev->rmmio == NULL)
61 goto done_free;
62
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080063 if (amdgpu_sriov_vf(adev))
64 amdgpu_virt_request_full_gpu(adev, false);
65
Lukas Wunner4a788542016-06-08 18:47:27 +020066 if (amdgpu_device_is_px(dev)) {
67 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020068 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020069 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070
Oded Gabbay130e0372015-06-12 21:35:14 +030071 amdgpu_amdkfd_device_fini(adev);
72
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073 amdgpu_acpi_fini(adev);
74
75 amdgpu_device_fini(adev);
76
77done_free:
78 kfree(adev);
79 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080}
81
82/**
83 * amdgpu_driver_load_kms - Main load function for KMS.
84 *
85 * @dev: drm dev pointer
86 * @flags: device flags
87 *
88 * This is the main load function for KMS (all asics).
89 * Returns 0 on success, error on failure.
90 */
91int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
92{
93 struct amdgpu_device *adev;
94 int r, acpi_status;
95
96 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
97 if (adev == NULL) {
98 return -ENOMEM;
99 }
100 dev->dev_private = (void *)adev;
101
102 if ((amdgpu_runtime_pm != 0) &&
103 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -0400104 (amdgpu_is_atpx_hybrid() ||
105 amdgpu_has_atpx_dgpu_power_cntl()) &&
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800106 ((flags & AMD_IS_APU) == 0))
107 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400108
109 /* amdgpu_device_init should report only fatal error
110 * like memory allocation failure or iomapping failure,
111 * or memory manager initialization failure, it must
112 * properly initialize the GPU MC controller and permit
113 * VRAM allocation
114 */
115 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
116 if (r) {
117 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
118 goto out;
119 }
120
121 /* Call ACPI methods: require modeset init
122 * but failure is not fatal
123 */
124 if (!r) {
125 acpi_status = amdgpu_acpi_init(adev);
126 if (acpi_status)
127 dev_dbg(&dev->pdev->dev,
128 "Error during ACPI methods call\n");
129 }
130
Oded Gabbay130e0372015-06-12 21:35:14 +0300131 amdgpu_amdkfd_load_interface(adev);
132 amdgpu_amdkfd_device_probe(adev);
133 amdgpu_amdkfd_device_init(adev);
134
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 if (amdgpu_device_is_px(dev)) {
136 pm_runtime_use_autosuspend(dev->dev);
137 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
138 pm_runtime_set_active(dev->dev);
139 pm_runtime_allow(dev->dev);
140 pm_runtime_mark_last_busy(dev->dev);
141 pm_runtime_put_autosuspend(dev->dev);
142 }
143
Xiangliang Yu3149d9d2017-01-12 15:14:36 +0800144 if (amdgpu_sriov_vf(adev))
145 amdgpu_virt_release_full_gpu(adev, true);
146
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200148 if (r) {
149 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
150 if (adev->rmmio && amdgpu_device_is_px(dev))
151 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200153 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154
155 return r;
156}
157
Huang Rui000cab92016-06-12 15:44:44 +0800158static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
159 struct drm_amdgpu_query_fw *query_fw,
160 struct amdgpu_device *adev)
161{
162 switch (query_fw->fw_type) {
163 case AMDGPU_INFO_FW_VCE:
164 fw_info->ver = adev->vce.fw_version;
165 fw_info->feature = adev->vce.fb_version;
166 break;
167 case AMDGPU_INFO_FW_UVD:
168 fw_info->ver = adev->uvd.fw_version;
169 fw_info->feature = 0;
170 break;
171 case AMDGPU_INFO_FW_GMC:
172 fw_info->ver = adev->mc.fw_version;
173 fw_info->feature = 0;
174 break;
175 case AMDGPU_INFO_FW_GFX_ME:
176 fw_info->ver = adev->gfx.me_fw_version;
177 fw_info->feature = adev->gfx.me_feature_version;
178 break;
179 case AMDGPU_INFO_FW_GFX_PFP:
180 fw_info->ver = adev->gfx.pfp_fw_version;
181 fw_info->feature = adev->gfx.pfp_feature_version;
182 break;
183 case AMDGPU_INFO_FW_GFX_CE:
184 fw_info->ver = adev->gfx.ce_fw_version;
185 fw_info->feature = adev->gfx.ce_feature_version;
186 break;
187 case AMDGPU_INFO_FW_GFX_RLC:
188 fw_info->ver = adev->gfx.rlc_fw_version;
189 fw_info->feature = adev->gfx.rlc_feature_version;
190 break;
191 case AMDGPU_INFO_FW_GFX_MEC:
192 if (query_fw->index == 0) {
193 fw_info->ver = adev->gfx.mec_fw_version;
194 fw_info->feature = adev->gfx.mec_feature_version;
195 } else if (query_fw->index == 1) {
196 fw_info->ver = adev->gfx.mec2_fw_version;
197 fw_info->feature = adev->gfx.mec2_feature_version;
198 } else
199 return -EINVAL;
200 break;
201 case AMDGPU_INFO_FW_SMC:
202 fw_info->ver = adev->pm.fw_version;
203 fw_info->feature = 0;
204 break;
205 case AMDGPU_INFO_FW_SDMA:
206 if (query_fw->index >= adev->sdma.num_instances)
207 return -EINVAL;
208 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
209 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
210 break;
211 default:
212 return -EINVAL;
213 }
214 return 0;
215}
216
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400217/*
218 * Userspace get information ioctl
219 */
220/**
221 * amdgpu_info_ioctl - answer a device specific request.
222 *
223 * @adev: amdgpu device pointer
224 * @data: request object
225 * @filp: drm filp
226 *
227 * This function is used to pass device specific parameters to the userspace
228 * drivers. Examples include: pci device id, pipeline parms, tiling params,
229 * etc. (all asics).
230 * Returns 0 on success, -EINVAL on failure.
231 */
232static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
233{
234 struct amdgpu_device *adev = dev->dev_private;
235 struct drm_amdgpu_info *info = data;
236 struct amdgpu_mode_info *minfo = &adev->mode_info;
237 void __user *out = (void __user *)(long)info->return_pointer;
238 uint32_t size = info->return_size;
239 struct drm_crtc *crtc;
240 uint32_t ui32 = 0;
241 uint64_t ui64 = 0;
242 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500243 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244
245 if (!info->return_size || !info->return_pointer)
246 return -EINVAL;
247
248 switch (info->query) {
249 case AMDGPU_INFO_ACCEL_WORKING:
250 ui32 = adev->accel_working;
251 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
252 case AMDGPU_INFO_CRTC_FROM_ID:
253 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
254 crtc = (struct drm_crtc *)minfo->crtcs[i];
255 if (crtc && crtc->base.id == info->mode_crtc.id) {
256 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
257 ui32 = amdgpu_crtc->crtc_id;
258 found = 1;
259 break;
260 }
261 }
262 if (!found) {
263 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
264 return -EINVAL;
265 }
266 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
267 case AMDGPU_INFO_HW_IP_INFO: {
268 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400269 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400270 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800271 uint32_t ib_start_alignment = 0;
272 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400273
274 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
275 return -EINVAL;
276
277 switch (info->query_hw_ip.type) {
278 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400279 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400280 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
281 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800282 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
283 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284 break;
285 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400286 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400287 for (i = 0; i < adev->gfx.num_compute_rings; i++)
288 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800289 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
290 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400291 break;
292 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400293 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400294 for (i = 0; i < adev->sdma.num_instances; i++)
295 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800296 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
297 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298 break;
299 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400300 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800302 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400303 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400304 break;
305 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400306 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400307 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400308 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800309 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400310 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311 break;
Leo Liu63defd32017-01-10 11:50:08 -0500312 case AMDGPU_HW_IP_UVD_ENC:
313 type = AMD_IP_BLOCK_TYPE_UVD;
314 for (i = 0; i < adev->uvd.num_enc_rings; i++)
315 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
316 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
317 ib_size_alignment = 1;
318 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400319 default:
320 return -EINVAL;
321 }
322
323 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400324 if (adev->ip_blocks[i].version->type == type &&
325 adev->ip_blocks[i].status.valid) {
326 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
327 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 ip.capabilities_flags = 0;
329 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800330 ip.ib_start_alignment = ib_start_alignment;
331 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400332 break;
333 }
334 }
335 return copy_to_user(out, &ip,
336 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
337 }
338 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400339 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340 uint32_t count = 0;
341
342 switch (info->query_hw_ip.type) {
343 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400344 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400345 break;
346 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400347 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400348 break;
349 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400350 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400351 break;
352 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400353 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400354 break;
355 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400356 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400357 break;
Leo Liu63defd32017-01-10 11:50:08 -0500358 case AMDGPU_HW_IP_UVD_ENC:
359 type = AMD_IP_BLOCK_TYPE_UVD;
360 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400361 default:
362 return -EINVAL;
363 }
364
365 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400366 if (adev->ip_blocks[i].version->type == type &&
367 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400368 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
369 count++;
370
371 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
372 }
373 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400374 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400375 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
376 case AMDGPU_INFO_FW_VERSION: {
377 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800378 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400379
380 /* We only support one instance of each IP block right now. */
381 if (info->query_fw.ip_instance != 0)
382 return -EINVAL;
383
Huang Rui000cab92016-06-12 15:44:44 +0800384 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
385 if (ret)
386 return ret;
387
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400388 return copy_to_user(out, &fw_info,
389 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
390 }
391 case AMDGPU_INFO_NUM_BYTES_MOVED:
392 ui64 = atomic64_read(&adev->num_bytes_moved);
393 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200394 case AMDGPU_INFO_NUM_EVICTIONS:
395 ui64 = atomic64_read(&adev->num_evictions);
396 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400397 case AMDGPU_INFO_VRAM_USAGE:
398 ui64 = atomic64_read(&adev->vram_usage);
399 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
400 case AMDGPU_INFO_VIS_VRAM_USAGE:
401 ui64 = atomic64_read(&adev->vram_vis_usage);
402 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
403 case AMDGPU_INFO_GTT_USAGE:
404 ui64 = atomic64_read(&adev->gtt_usage);
405 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
406 case AMDGPU_INFO_GDS_CONFIG: {
407 struct drm_amdgpu_info_gds gds_info;
408
Alex Deucherc92b90c2015-04-30 11:47:03 -0400409 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400410 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
411 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
412 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
413 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
414 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
415 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
416 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
417 return copy_to_user(out, &gds_info,
418 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
419 }
420 case AMDGPU_INFO_VRAM_GTT: {
421 struct drm_amdgpu_info_vram_gtt vram_gtt;
422
423 vram_gtt.vram_size = adev->mc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800424 vram_gtt.vram_size -= adev->vram_pin_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400425 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800426 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400427 vram_gtt.gtt_size = adev->mc.gtt_size;
428 vram_gtt.gtt_size -= adev->gart_pin_size;
429 return copy_to_user(out, &vram_gtt,
430 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
431 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800432 case AMDGPU_INFO_MEMORY: {
433 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800434
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800435 memset(&mem, 0, sizeof(mem));
436 mem.vram.total_heap_size = adev->mc.real_vram_size;
437 mem.vram.usable_heap_size =
438 adev->mc.real_vram_size - adev->vram_pin_size;
439 mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
440 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800441
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800442 mem.cpu_accessible_vram.total_heap_size =
443 adev->mc.visible_vram_size;
444 mem.cpu_accessible_vram.usable_heap_size =
445 adev->mc.visible_vram_size -
446 (adev->vram_pin_size - adev->invisible_pin_size);
447 mem.cpu_accessible_vram.heap_usage =
448 atomic64_read(&adev->vram_vis_usage);
449 mem.cpu_accessible_vram.max_allocation =
450 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800451
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800452 mem.gtt.total_heap_size = adev->mc.gtt_size;
453 mem.gtt.usable_heap_size =
454 adev->mc.gtt_size - adev->gart_pin_size;
455 mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
456 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800457
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800458 return copy_to_user(out, &mem,
459 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800460 ? -EFAULT : 0;
461 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400462 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300463 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464 uint32_t *regs;
465 unsigned se_num = (info->read_mmr_reg.instance >>
466 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
467 AMDGPU_INFO_MMR_SE_INDEX_MASK;
468 unsigned sh_num = (info->read_mmr_reg.instance >>
469 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
470 AMDGPU_INFO_MMR_SH_INDEX_MASK;
471
472 /* set full masks if the userspace set all bits
473 * in the bitfields */
474 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
475 se_num = 0xffffffff;
476 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
477 sh_num = 0xffffffff;
478
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300479 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400480 if (!regs)
481 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300482 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400483
484 for (i = 0; i < info->read_mmr_reg.count; i++)
485 if (amdgpu_asic_read_register(adev, se_num, sh_num,
486 info->read_mmr_reg.dword_offset + i,
487 &regs[i])) {
488 DRM_DEBUG_KMS("unallowed offset %#x\n",
489 info->read_mmr_reg.dword_offset + i);
490 kfree(regs);
491 return -EFAULT;
492 }
493 n = copy_to_user(out, regs, min(size, alloc_size));
494 kfree(regs);
495 return n ? -EFAULT : 0;
496 }
497 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300498 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400499
500 dev_info.device_id = dev->pdev->device;
501 dev_info.chip_rev = adev->rev_id;
502 dev_info.external_rev = adev->external_rev_id;
503 dev_info.pci_rev = dev->pdev->revision;
504 dev_info.family = adev->family;
505 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
506 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
507 /* return all clocks in KHz */
508 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800509 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800510 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
511 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800512 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400513 dev_info.max_engine_clock = adev->pm.default_sclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800514 dev_info.max_memory_clock = adev->pm.default_mclk * 10;
515 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400517 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
518 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400519 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
520 dev_info._pad = 0;
521 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800522 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800524 if (amdgpu_sriov_vf(adev))
525 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800527 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200528 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529 dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
530 AMDGPU_GPU_PAGE_SIZE;
531 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
532
Alex Deucher7dae69a2016-05-03 16:25:53 -0400533 dev_info.cu_active_number = adev->gfx.cu_info.number;
534 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800535 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400536 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
537 sizeof(adev->gfx.cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800538 dev_info.vram_type = adev->mc.vram_type;
539 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400540 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800541 dev_info.gc_double_offchip_lds_buf =
542 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400543
544 return copy_to_user(out, &dev_info,
545 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
546 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400547 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
548 unsigned i;
549 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
550 struct amd_vce_state *vce_state;
551
552 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
553 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
554 if (vce_state) {
555 vce_clk_table.entries[i].sclk = vce_state->sclk;
556 vce_clk_table.entries[i].mclk = vce_state->mclk;
557 vce_clk_table.entries[i].eclk = vce_state->evclk;
558 vce_clk_table.num_valid_entries++;
559 }
560 }
561
562 return copy_to_user(out, &vce_clk_table,
563 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
564 }
Evan Quan40ee5882016-12-07 10:05:09 +0800565 case AMDGPU_INFO_VBIOS: {
566 uint32_t bios_size = adev->bios_size;
567
568 switch (info->vbios_info.type) {
569 case AMDGPU_INFO_VBIOS_SIZE:
570 return copy_to_user(out, &bios_size,
571 min((size_t)size, sizeof(bios_size)))
572 ? -EFAULT : 0;
573 case AMDGPU_INFO_VBIOS_IMAGE: {
574 uint8_t *bios;
575 uint32_t bios_offset = info->vbios_info.offset;
576
577 if (bios_offset >= bios_size)
578 return -EINVAL;
579
580 bios = adev->bios + bios_offset;
581 return copy_to_user(out, bios,
582 min((size_t)size, (size_t)(bios_size - bios_offset)))
583 ? -EFAULT : 0;
584 }
585 default:
586 DRM_DEBUG_KMS("Invalid request %d\n",
587 info->vbios_info.type);
588 return -EINVAL;
589 }
590 }
Arindam Nath44879b62016-12-12 15:29:33 +0530591 case AMDGPU_INFO_NUM_HANDLES: {
592 struct drm_amdgpu_info_num_handles handle;
593
594 switch (info->query_hw_ip.type) {
595 case AMDGPU_HW_IP_UVD:
596 /* Starting Polaris, we support unlimited UVD handles */
597 if (adev->asic_type < CHIP_POLARIS10) {
598 handle.uvd_max_handles = adev->uvd.max_handles;
599 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
600
601 return copy_to_user(out, &handle,
602 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
603 } else {
604 return -ENODATA;
605 }
606
607 break;
608 default:
609 return -EINVAL;
610 }
611 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500612 case AMDGPU_INFO_SENSOR: {
613 struct pp_gpu_power query = {0};
614 int query_size = sizeof(query);
615
616 if (amdgpu_dpm == 0)
617 return -ENOENT;
618
619 switch (info->sensor_info.type) {
620 case AMDGPU_INFO_SENSOR_GFX_SCLK:
621 /* get sclk in Mhz */
622 if (amdgpu_dpm_read_sensor(adev,
623 AMDGPU_PP_SENSOR_GFX_SCLK,
624 (void *)&ui32, &ui32_size)) {
625 return -EINVAL;
626 }
627 ui32 /= 100;
628 break;
629 case AMDGPU_INFO_SENSOR_GFX_MCLK:
630 /* get mclk in Mhz */
631 if (amdgpu_dpm_read_sensor(adev,
632 AMDGPU_PP_SENSOR_GFX_MCLK,
633 (void *)&ui32, &ui32_size)) {
634 return -EINVAL;
635 }
636 ui32 /= 100;
637 break;
638 case AMDGPU_INFO_SENSOR_GPU_TEMP:
639 /* get temperature in millidegrees C */
640 if (amdgpu_dpm_read_sensor(adev,
641 AMDGPU_PP_SENSOR_GPU_TEMP,
642 (void *)&ui32, &ui32_size)) {
643 return -EINVAL;
644 }
645 break;
646 case AMDGPU_INFO_SENSOR_GPU_LOAD:
647 /* get GPU load */
648 if (amdgpu_dpm_read_sensor(adev,
649 AMDGPU_PP_SENSOR_GPU_LOAD,
650 (void *)&ui32, &ui32_size)) {
651 return -EINVAL;
652 }
653 break;
654 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
655 /* get average GPU power */
656 if (amdgpu_dpm_read_sensor(adev,
657 AMDGPU_PP_SENSOR_GPU_POWER,
658 (void *)&query, &query_size)) {
659 return -EINVAL;
660 }
661 ui32 = query.average_gpu_power >> 8;
662 break;
663 case AMDGPU_INFO_SENSOR_VDDNB:
664 /* get VDDNB in millivolts */
665 if (amdgpu_dpm_read_sensor(adev,
666 AMDGPU_PP_SENSOR_VDDNB,
667 (void *)&ui32, &ui32_size)) {
668 return -EINVAL;
669 }
670 break;
671 case AMDGPU_INFO_SENSOR_VDDGFX:
672 /* get VDDGFX in millivolts */
673 if (amdgpu_dpm_read_sensor(adev,
674 AMDGPU_PP_SENSOR_VDDGFX,
675 (void *)&ui32, &ui32_size)) {
676 return -EINVAL;
677 }
678 break;
679 default:
680 DRM_DEBUG_KMS("Invalid request %d\n",
681 info->sensor_info.type);
682 return -EINVAL;
683 }
684 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
685 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686 default:
687 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
688 return -EINVAL;
689 }
690 return 0;
691}
692
693
694/*
695 * Outdated mess for old drm with Xorg being in charge (void function now).
696 */
697/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400698 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699 *
700 * @dev: drm dev pointer
701 *
Lukas Wunner16944672015-09-05 11:17:35 +0200702 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400703 */
704void amdgpu_driver_lastclose_kms(struct drm_device *dev)
705{
Alex Deucher8b7530b2015-10-02 16:59:34 -0400706 struct amdgpu_device *adev = dev->dev_private;
707
708 amdgpu_fbdev_restore_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 vga_switcheroo_process_delayed_switch();
710}
711
712/**
713 * amdgpu_driver_open_kms - drm callback for open
714 *
715 * @dev: drm dev pointer
716 * @file_priv: drm file
717 *
718 * On device open, init vm on cayman+ (all asics).
719 * Returns 0 on success, error on failure.
720 */
721int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
722{
723 struct amdgpu_device *adev = dev->dev_private;
724 struct amdgpu_fpriv *fpriv;
725 int r;
726
727 file_priv->driver_priv = NULL;
728
729 r = pm_runtime_get_sync(dev->dev);
730 if (r < 0)
731 return r;
732
733 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400734 if (unlikely(!fpriv)) {
735 r = -ENOMEM;
736 goto out_suspend;
737 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738
739 r = amdgpu_vm_init(adev, &fpriv->vm);
Alex Deucherdc082672016-08-27 12:30:25 -0400740 if (r) {
741 kfree(fpriv);
742 goto out_suspend;
743 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400744
Junwei Zhangb85891b2017-01-16 13:59:01 +0800745 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
746 if (!fpriv->prt_va) {
747 r = -ENOMEM;
748 amdgpu_vm_fini(adev, &fpriv->vm);
749 kfree(fpriv);
750 goto out_suspend;
751 }
752
Monk Liu24936642017-01-09 15:54:32 +0800753 if (amdgpu_sriov_vf(adev)) {
754 r = amdgpu_map_static_csa(adev, &fpriv->vm);
755 if (r)
756 goto out_suspend;
757 }
758
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400759 mutex_init(&fpriv->bo_list_lock);
760 idr_init(&fpriv->bo_list_handles);
761
Christian Königefd4ccb2015-08-04 16:20:31 +0200762 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763
764 file_priv->driver_priv = fpriv;
765
Alex Deucherdc082672016-08-27 12:30:25 -0400766out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 pm_runtime_mark_last_busy(dev->dev);
768 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769
770 return r;
771}
772
773/**
774 * amdgpu_driver_postclose_kms - drm callback for post close
775 *
776 * @dev: drm dev pointer
777 * @file_priv: drm file
778 *
779 * On device post close, tear down vm on cayman+ (all asics).
780 */
781void amdgpu_driver_postclose_kms(struct drm_device *dev,
782 struct drm_file *file_priv)
783{
784 struct amdgpu_device *adev = dev->dev_private;
785 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
786 struct amdgpu_bo_list *list;
787 int handle;
788
789 if (!fpriv)
790 return;
791
Daniel Vetter04e30c92017-03-08 15:12:52 +0100792 pm_runtime_get_sync(dev->dev);
793
Christian König02537d62015-08-25 15:05:20 +0200794 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
795
Leo Liucd437e32016-07-22 14:13:11 -0400796 amdgpu_uvd_free_handles(adev, file_priv);
797 amdgpu_vce_free_handles(adev, file_priv);
798
Junwei Zhangb85891b2017-01-16 13:59:01 +0800799 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
800
Monk Liu24936642017-01-09 15:54:32 +0800801 if (amdgpu_sriov_vf(adev)) {
802 /* TODO: how to handle reserve failure */
803 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, false));
804 amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
805 fpriv->vm.csa_bo_va = NULL;
806 amdgpu_bo_unreserve(adev->virt.csa_obj);
807 }
808
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809 amdgpu_vm_fini(adev, &fpriv->vm);
810
811 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
812 amdgpu_bo_list_free(list);
813
814 idr_destroy(&fpriv->bo_list_handles);
815 mutex_destroy(&fpriv->bo_list_lock);
816
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400817 kfree(fpriv);
818 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400819
820 pm_runtime_mark_last_busy(dev->dev);
821 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822}
823
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824/*
825 * VBlank related functions.
826 */
827/**
828 * amdgpu_get_vblank_counter_kms - get frame count
829 *
830 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200831 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832 *
833 * Gets the frame count on the requested crtc (all asics).
834 * Returns frame count on success, -EINVAL on failure.
835 */
Thierry Reding88e72712015-09-24 18:35:31 +0200836u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400837{
838 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500839 int vpos, hpos, stat;
840 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841
Thierry Reding88e72712015-09-24 18:35:31 +0200842 if (pipe >= adev->mode_info.num_crtc) {
843 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844 return -EINVAL;
845 }
846
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500847 /* The hw increments its frame counter at start of vsync, not at start
848 * of vblank, as is required by DRM core vblank counter handling.
849 * Cook the hw count here to make it appear to the caller as if it
850 * incremented at start of vblank. We measure distance to start of
851 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
852 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
853 * result by 1 to give the proper appearance to caller.
854 */
855 if (adev->mode_info.crtcs[pipe]) {
856 /* Repeat readout if needed to provide stable result if
857 * we cross start of vsync during the queries.
858 */
859 do {
860 count = amdgpu_display_vblank_get_counter(adev, pipe);
861 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
862 * distance to start of vblank, instead of regular
863 * vertical scanout pos.
864 */
865 stat = amdgpu_get_crtc_scanoutpos(
866 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
867 &vpos, &hpos, NULL, NULL,
868 &adev->mode_info.crtcs[pipe]->base.hwmode);
869 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
870
871 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
872 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
873 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
874 } else {
875 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
876 pipe, vpos);
877
878 /* Bump counter if we are at >= leading edge of vblank,
879 * but before vsync where vpos would turn negative and
880 * the hw counter really increments.
881 */
882 if (vpos >= 0)
883 count++;
884 }
885 } else {
886 /* Fallback to use value as is. */
887 count = amdgpu_display_vblank_get_counter(adev, pipe);
888 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
889 }
890
891 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892}
893
894/**
895 * amdgpu_enable_vblank_kms - enable vblank interrupt
896 *
897 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200898 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400899 *
900 * Enable the interrupt on the requested crtc (all asics).
901 * Returns 0 on success, -EINVAL on failure.
902 */
Thierry Reding88e72712015-09-24 18:35:31 +0200903int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904{
905 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200906 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400907
908 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
909}
910
911/**
912 * amdgpu_disable_vblank_kms - disable vblank interrupt
913 *
914 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200915 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400916 *
917 * Disable the interrupt on the requested crtc (all asics).
918 */
Thierry Reding88e72712015-09-24 18:35:31 +0200919void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920{
921 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200922 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400923
924 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
925}
926
927/**
928 * amdgpu_get_vblank_timestamp_kms - get vblank timestamp
929 *
930 * @dev: drm dev pointer
931 * @crtc: crtc to get the timestamp for
932 * @max_error: max error
933 * @vblank_time: time value
934 * @flags: flags passed to the driver
935 *
936 * Gets the timestamp on the requested crtc based on the
937 * scanout position. (all asics).
938 * Returns postive status flags on success, negative error on failure.
939 */
Thierry Reding88e72712015-09-24 18:35:31 +0200940int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400941 int *max_error,
942 struct timeval *vblank_time,
943 unsigned flags)
944{
Thierry Reding88e72712015-09-24 18:35:31 +0200945 struct drm_crtc *crtc;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946 struct amdgpu_device *adev = dev->dev_private;
947
Thierry Reding88e72712015-09-24 18:35:31 +0200948 if (pipe >= dev->num_crtcs) {
949 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400950 return -EINVAL;
951 }
952
953 /* Get associated drm_crtc: */
Thierry Reding88e72712015-09-24 18:35:31 +0200954 crtc = &adev->mode_info.crtcs[pipe]->base;
Harry Wentland9ddf9402015-11-25 15:42:09 -0500955 if (!crtc) {
956 /* This can occur on driver load if some component fails to
957 * initialize completely and driver is unloaded */
958 DRM_ERROR("Uninitialized crtc %d\n", pipe);
959 return -EINVAL;
960 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400961
962 /* Helper routine in DRM core does all the work: */
Thierry Reding88e72712015-09-24 18:35:31 +0200963 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400964 vblank_time, flags,
Thierry Reding88e72712015-09-24 18:35:31 +0200965 &crtc->hwmode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966}
967
968const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200969 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
970 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
971 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400972 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +0200973 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
974 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
975 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
976 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
977 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -0400978 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +0200979 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
980 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
981 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
982 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200984const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +0800985
986/*
987 * Debugfs info
988 */
989#if defined(CONFIG_DEBUG_FS)
990
991static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
992{
993 struct drm_info_node *node = (struct drm_info_node *) m->private;
994 struct drm_device *dev = node->minor->dev;
995 struct amdgpu_device *adev = dev->dev_private;
996 struct drm_amdgpu_info_firmware fw_info;
997 struct drm_amdgpu_query_fw query_fw;
998 int ret, i;
999
1000 /* VCE */
1001 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1002 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1003 if (ret)
1004 return ret;
1005 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1006 fw_info.feature, fw_info.ver);
1007
1008 /* UVD */
1009 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1010 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1011 if (ret)
1012 return ret;
1013 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1014 fw_info.feature, fw_info.ver);
1015
1016 /* GMC */
1017 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1018 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1019 if (ret)
1020 return ret;
1021 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1022 fw_info.feature, fw_info.ver);
1023
1024 /* ME */
1025 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1026 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1027 if (ret)
1028 return ret;
1029 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1030 fw_info.feature, fw_info.ver);
1031
1032 /* PFP */
1033 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1034 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1035 if (ret)
1036 return ret;
1037 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1038 fw_info.feature, fw_info.ver);
1039
1040 /* CE */
1041 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1042 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1043 if (ret)
1044 return ret;
1045 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1046 fw_info.feature, fw_info.ver);
1047
1048 /* RLC */
1049 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1050 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1051 if (ret)
1052 return ret;
1053 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1054 fw_info.feature, fw_info.ver);
1055
1056 /* MEC */
1057 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1058 query_fw.index = 0;
1059 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1060 if (ret)
1061 return ret;
1062 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1063 fw_info.feature, fw_info.ver);
1064
1065 /* MEC2 */
1066 if (adev->asic_type == CHIP_KAVERI ||
1067 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1068 query_fw.index = 1;
1069 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1070 if (ret)
1071 return ret;
1072 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1073 fw_info.feature, fw_info.ver);
1074 }
1075
1076 /* SMC */
1077 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1078 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1079 if (ret)
1080 return ret;
1081 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1082 fw_info.feature, fw_info.ver);
1083
1084 /* SDMA */
1085 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1086 for (i = 0; i < adev->sdma.num_instances; i++) {
1087 query_fw.index = i;
1088 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1089 if (ret)
1090 return ret;
1091 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1092 i, fw_info.feature, fw_info.ver);
1093 }
1094
1095 return 0;
1096}
1097
1098static const struct drm_info_list amdgpu_firmware_info_list[] = {
1099 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1100};
1101#endif
1102
1103int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1104{
1105#if defined(CONFIG_DEBUG_FS)
1106 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1107 ARRAY_SIZE(amdgpu_firmware_info_list));
1108#else
1109 return 0;
1110#endif
1111}