blob: a03e1fe4aa4887b208c30adb25a80c63cd4cfda5 [file] [log] [blame]
Adrian Hunter36cd4fb2008-08-06 10:08:46 +03001/*
2 * linux/drivers/mtd/onenand/omap2.c
3 *
4 * OneNAND driver for OMAP2 / OMAP3
5 *
6 * Copyright © 2005-2006 Nokia Corporation
7 *
8 * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
9 * IRQ and DMA support written by Timo Teras
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License version 2 as published by
13 * the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; see the file COPYING. If not, write to the Free Software
22 * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 */
25
26#include <linux/device.h>
27#include <linux/module.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030028#include <linux/mtd/mtd.h>
29#include <linux/mtd/onenand.h>
30#include <linux/mtd/partitions.h>
31#include <linux/platform_device.h>
32#include <linux/interrupt.h>
33#include <linux/delay.h>
Adrian Huntercbbd6952008-11-24 14:44:36 +020034#include <linux/dma-mapping.h>
35#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Bjorn Helgaas288e6ea2016-02-02 13:53:23 -060037#include <linux/gpio.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030038
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030039#include <asm/mach/flash.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020040#include <linux/platform_data/mtd-onenand-omap2.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030041
Tony Lindgren45c3eb72012-11-30 08:41:50 -080042#include <linux/omap-dma.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030043
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030044#define DRIVER_NAME "omap2-onenand"
45
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030046#define ONENAND_BUFRAM_SIZE (1024 * 5)
47
48struct omap2_onenand {
49 struct platform_device *pdev;
50 int gpmc_cs;
51 unsigned long phys_base;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -070052 unsigned int mem_size;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030053 int gpio_irq;
54 struct mtd_info mtd;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030055 struct onenand_chip onenand;
56 struct completion irq_done;
57 struct completion dma_done;
58 int dma_channel;
59 int freq;
Adrian Hunter3ad2d862011-02-07 10:46:59 +020060 int (*setup)(void __iomem *base, int *freq_ptr);
Afzal Mohammedb77544522012-10-05 11:43:19 +053061 u8 flags;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030062};
63
64static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
65{
66 struct omap2_onenand *c = data;
67
68 complete(&c->dma_done);
69}
70
71static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
72{
73 struct omap2_onenand *c = dev_id;
74
75 complete(&c->irq_done);
76
77 return IRQ_HANDLED;
78}
79
80static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
81{
82 return readw(c->onenand.base + reg);
83}
84
85static inline void write_reg(struct omap2_onenand *c, unsigned short value,
86 int reg)
87{
88 writew(value, c->onenand.base + reg);
89}
90
91static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
92{
93 printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
94 msg, state, ctrl, intr);
95}
96
97static void wait_warn(char *msg, int state, unsigned int ctrl,
98 unsigned int intr)
99{
100 printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
101 "intr 0x%04x\n", msg, state, ctrl, intr);
102}
103
104static int omap2_onenand_wait(struct mtd_info *mtd, int state)
105{
106 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200107 struct onenand_chip *this = mtd->priv;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300108 unsigned int intr = 0;
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200109 unsigned int ctrl, ctrl_mask;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300110 unsigned long timeout;
111 u32 syscfg;
112
Mika Korhonen72073022009-10-23 07:50:43 +0200113 if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
114 state == FL_VERIFYING_ERASE) {
115 int i = 21;
116 unsigned int intr_flags = ONENAND_INT_MASTER;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300117
Mika Korhonen72073022009-10-23 07:50:43 +0200118 switch (state) {
119 case FL_RESETING:
120 intr_flags |= ONENAND_INT_RESET;
121 break;
122 case FL_PREPARING_ERASE:
123 intr_flags |= ONENAND_INT_ERASE;
124 break;
125 case FL_VERIFYING_ERASE:
126 i = 101;
127 break;
128 }
129
130 while (--i) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300131 udelay(1);
132 intr = read_reg(c, ONENAND_REG_INTERRUPT);
133 if (intr & ONENAND_INT_MASTER)
134 break;
135 }
136 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
137 if (ctrl & ONENAND_CTRL_ERROR) {
138 wait_err("controller error", state, ctrl, intr);
139 return -EIO;
140 }
Roman Tereshonkovc497dd52011-02-07 10:47:01 +0200141 if ((intr & intr_flags) == intr_flags)
142 return 0;
143 /* Continue in wait for interrupt branch */
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300144 }
145
146 if (state != FL_READING) {
147 int result;
148
149 /* Turn interrupts on */
150 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
Adrian Hunter782b7a32008-08-14 14:00:12 +0300151 if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
152 syscfg |= ONENAND_SYS_CFG1_IOBE;
153 write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
Afzal Mohammedb77544522012-10-05 11:43:19 +0530154 if (c->flags & ONENAND_IN_OMAP34XX)
Adrian Hunter782b7a32008-08-14 14:00:12 +0300155 /* Add a delay to let GPIO settle */
156 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
157 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300158
Wolfram Sang16735d02013-11-14 14:32:02 -0800159 reinit_completion(&c->irq_done);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300160 if (c->gpio_irq) {
David Brownell0b84b5c2008-12-10 17:35:25 -0800161 result = gpio_get_value(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300162 if (result == -1) {
163 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
164 intr = read_reg(c, ONENAND_REG_INTERRUPT);
165 wait_err("gpio error", state, ctrl, intr);
166 return -EIO;
167 }
168 } else
169 result = 0;
170 if (result == 0) {
171 int retry_cnt = 0;
172retry:
173 result = wait_for_completion_timeout(&c->irq_done,
174 msecs_to_jiffies(20));
175 if (result == 0) {
176 /* Timeout after 20ms */
177 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200178 if (ctrl & ONENAND_CTRL_ONGO &&
179 !this->ongoing) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300180 /*
181 * The operation seems to be still going
182 * so give it some more time.
183 */
184 retry_cnt += 1;
185 if (retry_cnt < 3)
186 goto retry;
187 intr = read_reg(c,
188 ONENAND_REG_INTERRUPT);
189 wait_err("timeout", state, ctrl, intr);
190 return -EIO;
191 }
192 intr = read_reg(c, ONENAND_REG_INTERRUPT);
193 if ((intr & ONENAND_INT_MASTER) == 0)
194 wait_warn("timeout", state, ctrl, intr);
195 }
196 }
197 } else {
Adrian Hunter8afbc112008-08-25 12:01:31 +0300198 int retry_cnt = 0;
199
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300200 /* Turn interrupts off */
201 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
202 syscfg &= ~ONENAND_SYS_CFG1_IOBE;
203 write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
204
205 timeout = jiffies + msecs_to_jiffies(20);
Adrian Hunter8afbc112008-08-25 12:01:31 +0300206 while (1) {
207 if (time_before(jiffies, timeout)) {
208 intr = read_reg(c, ONENAND_REG_INTERRUPT);
209 if (intr & ONENAND_INT_MASTER)
210 break;
211 } else {
212 /* Timeout after 20ms */
213 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
214 if (ctrl & ONENAND_CTRL_ONGO) {
215 /*
216 * The operation seems to be still going
217 * so give it some more time.
218 */
219 retry_cnt += 1;
220 if (retry_cnt < 3) {
221 timeout = jiffies +
222 msecs_to_jiffies(20);
223 continue;
224 }
225 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300226 break;
Adrian Hunter8afbc112008-08-25 12:01:31 +0300227 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300228 }
229 }
230
231 intr = read_reg(c, ONENAND_REG_INTERRUPT);
232 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
233
234 if (intr & ONENAND_INT_READ) {
235 int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
236
237 if (ecc) {
238 unsigned int addr1, addr8;
239
240 addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
241 addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
242 if (ecc & ONENAND_ECC_2BIT_ALL) {
243 printk(KERN_ERR "onenand_wait: ECC error = "
244 "0x%04x, addr1 %#x, addr8 %#x\n",
245 ecc, addr1, addr8);
246 mtd->ecc_stats.failed++;
247 return -EBADMSG;
248 } else if (ecc & ONENAND_ECC_1BIT_ALL) {
249 printk(KERN_NOTICE "onenand_wait: correctable "
250 "ECC error = 0x%04x, addr1 %#x, "
251 "addr8 %#x\n", ecc, addr1, addr8);
252 mtd->ecc_stats.corrected++;
253 }
254 }
255 } else if (state == FL_READING) {
256 wait_err("timeout", state, ctrl, intr);
257 return -EIO;
258 }
259
260 if (ctrl & ONENAND_CTRL_ERROR) {
261 wait_err("controller error", state, ctrl, intr);
262 if (ctrl & ONENAND_CTRL_LOCK)
263 printk(KERN_ERR "onenand_wait: "
264 "Device is write protected!!!\n");
265 return -EIO;
266 }
267
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200268 ctrl_mask = 0xFE9F;
269 if (this->ongoing)
270 ctrl_mask &= ~0x8000;
271
272 if (ctrl & ctrl_mask)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300273 wait_warn("unexpected controller status", state, ctrl, intr);
274
275 return 0;
276}
277
278static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
279{
280 struct onenand_chip *this = mtd->priv;
281
282 if (ONENAND_CURRENT_BUFFERRAM(this)) {
283 if (area == ONENAND_DATARAM)
Mika Korhonen00acf4a2009-06-11 14:05:07 +0300284 return this->writesize;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300285 if (area == ONENAND_SPARERAM)
286 return mtd->oobsize;
287 }
288
289 return 0;
290}
291
292#if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
293
294static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
295 unsigned char *buffer, int offset,
296 size_t count)
297{
298 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
299 struct onenand_chip *this = mtd->priv;
300 dma_addr_t dma_src, dma_dst;
301 int bram_offset;
302 unsigned long timeout;
303 void *buf = (void *)buffer;
304 size_t xtra;
305 volatile unsigned *done;
306
307 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
308 if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
309 goto out_copy;
310
Adrian Huntera29f2802009-03-23 14:57:38 +0200311 /* panic_write() may be in an interrupt context */
Aaro Koskinen932f5d22010-02-10 19:03:19 +0200312 if (in_interrupt() || oops_in_progress)
Adrian Huntera29f2802009-03-23 14:57:38 +0200313 goto out_copy;
314
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300315 if (buf >= high_memory) {
316 struct page *p1;
317
318 if (((size_t)buf & PAGE_MASK) !=
319 ((size_t)(buf + count - 1) & PAGE_MASK))
320 goto out_copy;
321 p1 = vmalloc_to_page(buf);
322 if (!p1)
323 goto out_copy;
324 buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
325 }
326
327 xtra = count & 3;
328 if (xtra) {
329 count -= xtra;
330 memcpy(buf + count, this->base + bram_offset + count, xtra);
331 }
332
333 dma_src = c->phys_base + bram_offset;
334 dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
335 if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
336 dev_err(&c->pdev->dev,
337 "Couldn't DMA map a %d byte buffer\n",
338 count);
339 goto out_copy;
340 }
341
342 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
343 count >> 2, 1, 0, 0, 0);
344 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
345 dma_src, 0, 0);
346 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
347 dma_dst, 0, 0);
348
Wolfram Sang16735d02013-11-14 14:32:02 -0800349 reinit_completion(&c->dma_done);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300350 omap_start_dma(c->dma_channel);
351
352 timeout = jiffies + msecs_to_jiffies(20);
353 done = &c->dma_done.done;
354 while (time_before(jiffies, timeout))
355 if (*done)
356 break;
357
358 dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
359
360 if (!*done) {
361 dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
362 goto out_copy;
363 }
364
365 return 0;
366
367out_copy:
368 memcpy(buf, this->base + bram_offset, count);
369 return 0;
370}
371
372static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
373 const unsigned char *buffer,
374 int offset, size_t count)
375{
376 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
377 struct onenand_chip *this = mtd->priv;
378 dma_addr_t dma_src, dma_dst;
379 int bram_offset;
380 unsigned long timeout;
381 void *buf = (void *)buffer;
382 volatile unsigned *done;
383
384 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
385 if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
386 goto out_copy;
387
388 /* panic_write() may be in an interrupt context */
Aaro Koskinen932f5d22010-02-10 19:03:19 +0200389 if (in_interrupt() || oops_in_progress)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300390 goto out_copy;
391
392 if (buf >= high_memory) {
393 struct page *p1;
394
395 if (((size_t)buf & PAGE_MASK) !=
396 ((size_t)(buf + count - 1) & PAGE_MASK))
397 goto out_copy;
398 p1 = vmalloc_to_page(buf);
399 if (!p1)
400 goto out_copy;
401 buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
402 }
403
404 dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
405 dma_dst = c->phys_base + bram_offset;
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200406 if (dma_mapping_error(&c->pdev->dev, dma_src)) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300407 dev_err(&c->pdev->dev,
408 "Couldn't DMA map a %d byte buffer\n",
409 count);
410 return -1;
411 }
412
413 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
414 count >> 2, 1, 0, 0, 0);
415 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
416 dma_src, 0, 0);
417 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
418 dma_dst, 0, 0);
419
Wolfram Sang16735d02013-11-14 14:32:02 -0800420 reinit_completion(&c->dma_done);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300421 omap_start_dma(c->dma_channel);
422
423 timeout = jiffies + msecs_to_jiffies(20);
424 done = &c->dma_done.done;
425 while (time_before(jiffies, timeout))
426 if (*done)
427 break;
428
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200429 dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300430
431 if (!*done) {
432 dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
433 goto out_copy;
434 }
435
436 return 0;
437
438out_copy:
439 memcpy(this->base + bram_offset, buf, count);
440 return 0;
441}
442
443#else
444
Paul Walmsleyea5d8f42012-10-26 13:16:30 -0600445static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
446 unsigned char *buffer, int offset,
447 size_t count)
448{
449 return -ENOSYS;
450}
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300451
Paul Walmsleyea5d8f42012-10-26 13:16:30 -0600452static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
453 const unsigned char *buffer,
454 int offset, size_t count)
455{
456 return -ENOSYS;
457}
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300458
459#endif
460
461#if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
462
463static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
464 unsigned char *buffer, int offset,
465 size_t count)
466{
467 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
468 struct onenand_chip *this = mtd->priv;
469 dma_addr_t dma_src, dma_dst;
470 int bram_offset;
471
472 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
473 /* DMA is not used. Revisit PM requirements before enabling it. */
474 if (1 || (c->dma_channel < 0) ||
475 ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
476 (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
477 memcpy(buffer, (__force void *)(this->base + bram_offset),
478 count);
479 return 0;
480 }
481
482 dma_src = c->phys_base + bram_offset;
483 dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
484 DMA_FROM_DEVICE);
485 if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
486 dev_err(&c->pdev->dev,
487 "Couldn't DMA map a %d byte buffer\n",
488 count);
489 return -1;
490 }
491
492 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
493 count / 4, 1, 0, 0, 0);
494 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
495 dma_src, 0, 0);
496 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
497 dma_dst, 0, 0);
498
Wolfram Sang16735d02013-11-14 14:32:02 -0800499 reinit_completion(&c->dma_done);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300500 omap_start_dma(c->dma_channel);
501 wait_for_completion(&c->dma_done);
502
503 dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
504
505 return 0;
506}
507
508static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
509 const unsigned char *buffer,
510 int offset, size_t count)
511{
512 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
513 struct onenand_chip *this = mtd->priv;
514 dma_addr_t dma_src, dma_dst;
515 int bram_offset;
516
517 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
518 /* DMA is not used. Revisit PM requirements before enabling it. */
519 if (1 || (c->dma_channel < 0) ||
520 ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
521 (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
522 memcpy((__force void *)(this->base + bram_offset), buffer,
523 count);
524 return 0;
525 }
526
527 dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
528 DMA_TO_DEVICE);
529 dma_dst = c->phys_base + bram_offset;
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200530 if (dma_mapping_error(&c->pdev->dev, dma_src)) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300531 dev_err(&c->pdev->dev,
532 "Couldn't DMA map a %d byte buffer\n",
533 count);
534 return -1;
535 }
536
537 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
538 count / 2, 1, 0, 0, 0);
539 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
540 dma_src, 0, 0);
541 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
542 dma_dst, 0, 0);
543
Wolfram Sang16735d02013-11-14 14:32:02 -0800544 reinit_completion(&c->dma_done);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300545 omap_start_dma(c->dma_channel);
546 wait_for_completion(&c->dma_done);
547
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200548 dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300549
550 return 0;
551}
552
553#else
554
Paul Walmsleyea5d8f42012-10-26 13:16:30 -0600555static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
556 unsigned char *buffer, int offset,
557 size_t count)
558{
559 return -ENOSYS;
560}
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300561
Paul Walmsleyea5d8f42012-10-26 13:16:30 -0600562static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
563 const unsigned char *buffer,
564 int offset, size_t count)
565{
566 return -ENOSYS;
567}
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300568
569#endif
570
571static struct platform_driver omap2_onenand_driver;
572
Mika Korhonend3412db2009-05-21 23:09:42 +0300573static void omap2_onenand_shutdown(struct platform_device *pdev)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300574{
575 struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
576
577 /* With certain content in the buffer RAM, the OMAP boot ROM code
578 * can recognize the flash chip incorrectly. Zero it out before
579 * soft reset.
580 */
581 memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
582}
583
Bill Pemberton06f25512012-11-19 13:23:07 -0500584static int omap2_onenand_probe(struct platform_device *pdev)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300585{
586 struct omap_onenand_platform_data *pdata;
587 struct omap2_onenand *c;
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200588 struct onenand_chip *this;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300589 int r;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700590 struct resource *res;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300591
Jingoo Hane09f7f92013-07-30 17:18:53 +0900592 pdata = dev_get_platdata(&pdev->dev);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300593 if (pdata == NULL) {
594 dev_err(&pdev->dev, "platform data missing\n");
595 return -ENODEV;
596 }
597
598 c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
599 if (!c)
600 return -ENOMEM;
601
602 init_completion(&c->irq_done);
603 init_completion(&c->dma_done);
Afzal Mohammedb77544522012-10-05 11:43:19 +0530604 c->flags = pdata->flags;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300605 c->gpmc_cs = pdata->cs;
606 c->gpio_irq = pdata->gpio_irq;
607 c->dma_channel = pdata->dma_channel;
608 if (c->dma_channel < 0) {
609 /* if -1, don't use DMA */
610 c->gpio_irq = 0;
611 }
612
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700613 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
614 if (res == NULL) {
615 r = -EINVAL;
616 dev_err(&pdev->dev, "error getting memory resource\n");
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300617 goto err_kfree;
618 }
619
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700620 c->phys_base = res->start;
621 c->mem_size = resource_size(res);
622
623 if (request_mem_region(c->phys_base, c->mem_size,
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300624 pdev->dev.driver->name) == NULL) {
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700625 dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, size: 0x%x\n",
626 c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300627 r = -EBUSY;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700628 goto err_kfree;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300629 }
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700630 c->onenand.base = ioremap(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300631 if (c->onenand.base == NULL) {
632 r = -ENOMEM;
633 goto err_release_mem_region;
634 }
635
636 if (pdata->onenand_setup != NULL) {
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200637 r = pdata->onenand_setup(c->onenand.base, &c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300638 if (r < 0) {
639 dev_err(&pdev->dev, "Onenand platform setup failed: "
640 "%d\n", r);
641 goto err_iounmap;
642 }
643 c->setup = pdata->onenand_setup;
644 }
645
646 if (c->gpio_irq) {
Jarkko Nikula73069e32009-01-15 13:09:52 +0200647 if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300648 dev_err(&pdev->dev, "Failed to request GPIO%d for "
649 "OneNAND\n", c->gpio_irq);
650 goto err_iounmap;
651 }
David Brownell40e39252008-12-10 17:35:26 -0800652 gpio_direction_input(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300653
David Brownell15f74b02008-12-10 17:35:26 -0800654 if ((r = request_irq(gpio_to_irq(c->gpio_irq),
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300655 omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
656 pdev->dev.driver->name, c)) < 0)
657 goto err_release_gpio;
658 }
659
660 if (c->dma_channel >= 0) {
661 r = omap_request_dma(0, pdev->dev.driver->name,
662 omap2_onenand_dma_cb, (void *) c,
663 &c->dma_channel);
664 if (r == 0) {
665 omap_set_dma_write_mode(c->dma_channel,
666 OMAP_DMA_WRITE_NON_POSTED);
667 omap_set_dma_src_data_pack(c->dma_channel, 1);
668 omap_set_dma_src_burst_mode(c->dma_channel,
669 OMAP_DMA_DATA_BURST_8);
670 omap_set_dma_dest_data_pack(c->dma_channel, 1);
671 omap_set_dma_dest_burst_mode(c->dma_channel,
672 OMAP_DMA_DATA_BURST_8);
673 } else {
674 dev_info(&pdev->dev,
675 "failed to allocate DMA for OneNAND, "
676 "using PIO instead\n");
677 c->dma_channel = -1;
678 }
679 }
680
681 dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200682 "base %p, freq %d MHz\n", c->gpmc_cs, c->phys_base,
683 c->onenand.base, c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300684
685 c->pdev = pdev;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300686 c->mtd.priv = &c->onenand;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300687
David Brownell87f39f02009-03-26 00:42:50 -0700688 c->mtd.dev.parent = &pdev->dev;
Brian Norris004b5e62015-10-30 20:33:28 -0700689 mtd_set_of_node(&c->mtd, pdata->of_node);
David Brownell87f39f02009-03-26 00:42:50 -0700690
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200691 this = &c->onenand;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300692 if (c->dma_channel >= 0) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300693 this->wait = omap2_onenand_wait;
Afzal Mohammedb77544522012-10-05 11:43:19 +0530694 if (c->flags & ONENAND_IN_OMAP34XX) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300695 this->read_bufferram = omap3_onenand_read_bufferram;
696 this->write_bufferram = omap3_onenand_write_bufferram;
697 } else {
698 this->read_bufferram = omap2_onenand_read_bufferram;
699 this->write_bufferram = omap2_onenand_write_bufferram;
700 }
701 }
702
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200703 if (pdata->skip_initial_unlocking)
704 this->options |= ONENAND_SKIP_INITIAL_UNLOCKING;
705
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300706 if ((r = onenand_scan(&c->mtd, 1)) < 0)
Ladislav Michle6854e02018-01-12 14:13:36 +0100707 goto err_release_dma;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300708
Brian Norris004b5e62015-10-30 20:33:28 -0700709 r = mtd_device_register(&c->mtd, pdata ? pdata->parts : NULL,
710 pdata ? pdata->nr_parts : 0);
Adrian Hunter263a8c82009-12-30 07:40:16 +0100711 if (r)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300712 goto err_release_onenand;
713
714 platform_set_drvdata(pdev, c);
715
716 return 0;
717
718err_release_onenand:
719 onenand_release(&c->mtd);
720err_release_dma:
721 if (c->dma_channel != -1)
722 omap_free_dma(c->dma_channel);
723 if (c->gpio_irq)
David Brownell15f74b02008-12-10 17:35:26 -0800724 free_irq(gpio_to_irq(c->gpio_irq), c);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300725err_release_gpio:
726 if (c->gpio_irq)
Jarkko Nikula73069e32009-01-15 13:09:52 +0200727 gpio_free(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300728err_iounmap:
729 iounmap(c->onenand.base);
730err_release_mem_region:
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700731 release_mem_region(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300732err_kfree:
733 kfree(c);
734
735 return r;
736}
737
Bill Pemberton810b7e02012-11-19 13:26:04 -0500738static int omap2_onenand_remove(struct platform_device *pdev)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300739{
740 struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
741
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300742 onenand_release(&c->mtd);
743 if (c->dma_channel != -1)
744 omap_free_dma(c->dma_channel);
745 omap2_onenand_shutdown(pdev);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300746 if (c->gpio_irq) {
David Brownell15f74b02008-12-10 17:35:26 -0800747 free_irq(gpio_to_irq(c->gpio_irq), c);
Jarkko Nikula73069e32009-01-15 13:09:52 +0200748 gpio_free(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300749 }
750 iounmap(c->onenand.base);
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700751 release_mem_region(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300752 kfree(c);
753
754 return 0;
755}
756
757static struct platform_driver omap2_onenand_driver = {
758 .probe = omap2_onenand_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -0500759 .remove = omap2_onenand_remove,
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300760 .shutdown = omap2_onenand_shutdown,
761 .driver = {
762 .name = DRIVER_NAME,
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300763 },
764};
765
Sachin Kamatcdb64042013-03-18 16:46:50 +0530766module_platform_driver(omap2_onenand_driver);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300767
Axel Linc804c732011-03-07 11:04:24 +0800768MODULE_ALIAS("platform:" DRIVER_NAME);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300769MODULE_LICENSE("GPL");
770MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
771MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");