blob: 061476e92db724f9fcce3acd61483260f365a5fd [file] [log] [blame]
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001/*
2 * linux/drivers/clocksource/arm_arch_timer.c
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Marc Zyngierf005bd72016-08-01 10:54:15 +010011
12#define pr_fmt(fmt) "arm_arch_timer: " fmt
13
Mark Rutland8a4da6e2012-11-12 14:33:44 +000014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/device.h>
17#include <linux/smp.h>
18#include <linux/cpu.h>
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +010019#include <linux/cpu_pm.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000020#include <linux/clockchips.h>
Richard Cochran7c8f1e72015-01-06 14:26:13 +010021#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000022#include <linux/interrupt.h>
23#include <linux/of_irq.h>
Stephen Boyd22006992013-07-18 16:59:32 -070024#include <linux/of_address.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000025#include <linux/io.h>
Stephen Boyd22006992013-07-18 16:59:32 -070026#include <linux/slab.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched/clock.h>
Stephen Boyd65cd4f62013-07-18 16:21:18 -070028#include <linux/sched_clock.h>
Hanjun Guob09ca1e2015-03-24 14:02:50 +000029#include <linux/acpi.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000030
31#include <asm/arch_timer.h>
Marc Zyngier82668912013-01-10 11:13:07 +000032#include <asm/virt.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000033
34#include <clocksource/arm_arch_timer.h>
35
Fu Weided24012017-01-18 21:25:25 +080036#undef pr_fmt
37#define pr_fmt(fmt) "arch_timer: " fmt
38
Stephen Boyd22006992013-07-18 16:59:32 -070039#define CNTTIDR 0x08
40#define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
41
Robin Murphye392d602016-02-01 12:00:48 +000042#define CNTACR(n) (0x40 + ((n) * 4))
43#define CNTACR_RPCT BIT(0)
44#define CNTACR_RVCT BIT(1)
45#define CNTACR_RFRQ BIT(2)
46#define CNTACR_RVOFF BIT(3)
47#define CNTACR_RWVT BIT(4)
48#define CNTACR_RWPT BIT(5)
49
Stephen Boyd22006992013-07-18 16:59:32 -070050#define CNTVCT_LO 0x08
51#define CNTVCT_HI 0x0c
52#define CNTFRQ 0x10
53#define CNTP_TVAL 0x28
54#define CNTP_CTL 0x2c
55#define CNTV_TVAL 0x38
56#define CNTV_CTL 0x3c
57
Stephen Boyd22006992013-07-18 16:59:32 -070058static unsigned arch_timers_present __initdata;
59
60static void __iomem *arch_counter_base;
61
62struct arch_timer {
63 void __iomem *base;
64 struct clock_event_device evt;
65};
66
67#define to_arch_timer(e) container_of(e, struct arch_timer, evt)
68
Mark Rutland8a4da6e2012-11-12 14:33:44 +000069static u32 arch_timer_rate;
Fu Weiee34f1e2017-01-18 21:25:27 +080070static int arch_timer_ppi[ARCH_TIMER_MAX_TIMER_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +000071
72static struct clock_event_device __percpu *arch_timer_evt;
73
Fu Weiee34f1e2017-01-18 21:25:27 +080074static enum arch_timer_ppi_nr arch_timer_uses_ppi = ARCH_TIMER_VIRT_PPI;
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +010075static bool arch_timer_c3stop;
Stephen Boyd22006992013-07-18 16:59:32 -070076static bool arch_timer_mem_use_virtual;
Brian Norrisd8ec7592016-10-04 11:12:09 -070077static bool arch_counter_suspend_stop;
Marc Zyngiera86bd132017-02-01 12:07:15 +000078static bool vdso_default = true;
Mark Rutland8a4da6e2012-11-12 14:33:44 +000079
Will Deacon46fd5c62016-06-27 17:30:13 +010080static bool evtstrm_enable = IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM);
81
82static int __init early_evtstrm_cfg(char *buf)
83{
84 return strtobool(buf, &evtstrm_enable);
85}
86early_param("clocksource.arm_arch_timer.evtstrm", early_evtstrm_cfg);
87
Mark Rutland8a4da6e2012-11-12 14:33:44 +000088/*
89 * Architected system timer support.
90 */
91
Marc Zyngierf4e00a12017-01-20 18:28:32 +000092static __always_inline
93void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
94 struct clock_event_device *clk)
95{
96 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
97 struct arch_timer *timer = to_arch_timer(clk);
98 switch (reg) {
99 case ARCH_TIMER_REG_CTRL:
100 writel_relaxed(val, timer->base + CNTP_CTL);
101 break;
102 case ARCH_TIMER_REG_TVAL:
103 writel_relaxed(val, timer->base + CNTP_TVAL);
104 break;
105 }
106 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
107 struct arch_timer *timer = to_arch_timer(clk);
108 switch (reg) {
109 case ARCH_TIMER_REG_CTRL:
110 writel_relaxed(val, timer->base + CNTV_CTL);
111 break;
112 case ARCH_TIMER_REG_TVAL:
113 writel_relaxed(val, timer->base + CNTV_TVAL);
114 break;
115 }
116 } else {
117 arch_timer_reg_write_cp15(access, reg, val);
118 }
119}
120
121static __always_inline
122u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
123 struct clock_event_device *clk)
124{
125 u32 val;
126
127 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
128 struct arch_timer *timer = to_arch_timer(clk);
129 switch (reg) {
130 case ARCH_TIMER_REG_CTRL:
131 val = readl_relaxed(timer->base + CNTP_CTL);
132 break;
133 case ARCH_TIMER_REG_TVAL:
134 val = readl_relaxed(timer->base + CNTP_TVAL);
135 break;
136 }
137 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
138 struct arch_timer *timer = to_arch_timer(clk);
139 switch (reg) {
140 case ARCH_TIMER_REG_CTRL:
141 val = readl_relaxed(timer->base + CNTV_CTL);
142 break;
143 case ARCH_TIMER_REG_TVAL:
144 val = readl_relaxed(timer->base + CNTV_TVAL);
145 break;
146 }
147 } else {
148 val = arch_timer_reg_read_cp15(access, reg);
149 }
150
151 return val;
152}
153
Marc Zyngier992dd162017-02-01 11:53:46 +0000154/*
155 * Default to cp15 based access because arm64 uses this function for
156 * sched_clock() before DT is probed and the cp15 method is guaranteed
157 * to exist on arm64. arm doesn't use this before DT is probed so even
158 * if we don't have the cp15 accessors we won't have a problem.
159 */
160u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200161EXPORT_SYMBOL_GPL(arch_timer_read_counter);
Marc Zyngier992dd162017-02-01 11:53:46 +0000162
163static u64 arch_counter_read(struct clocksource *cs)
164{
165 return arch_timer_read_counter();
166}
167
168static u64 arch_counter_read_cc(const struct cyclecounter *cc)
169{
170 return arch_timer_read_counter();
171}
172
173static struct clocksource clocksource_counter = {
174 .name = "arch_sys_counter",
175 .rating = 400,
176 .read = arch_counter_read,
177 .mask = CLOCKSOURCE_MASK(56),
178 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
179};
180
181static struct cyclecounter cyclecounter __ro_after_init = {
182 .read = arch_counter_read_cc,
183 .mask = CLOCKSOURCE_MASK(56),
184};
185
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000186struct ate_acpi_oem_info {
187 char oem_id[ACPI_OEM_ID_SIZE + 1];
188 char oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
189 u32 oem_revision;
190};
191
Scott Woodf6dc1572016-09-22 03:35:17 -0500192#ifdef CONFIG_FSL_ERRATUM_A008585
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000193/*
194 * The number of retries is an arbitrary value well beyond the highest number
195 * of iterations the loop has been observed to take.
196 */
197#define __fsl_a008585_read_reg(reg) ({ \
198 u64 _old, _new; \
199 int _retries = 200; \
200 \
201 do { \
202 _old = read_sysreg(reg); \
203 _new = read_sysreg(reg); \
204 _retries--; \
205 } while (unlikely(_old != _new) && _retries); \
206 \
207 WARN_ON_ONCE(!_retries); \
208 _new; \
209})
Scott Woodf6dc1572016-09-22 03:35:17 -0500210
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000211static u32 notrace fsl_a008585_read_cntp_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500212{
213 return __fsl_a008585_read_reg(cntp_tval_el0);
214}
215
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000216static u32 notrace fsl_a008585_read_cntv_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500217{
218 return __fsl_a008585_read_reg(cntv_tval_el0);
219}
220
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200221static u64 notrace fsl_a008585_read_cntpct_el0(void)
222{
223 return __fsl_a008585_read_reg(cntpct_el0);
224}
225
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000226static u64 notrace fsl_a008585_read_cntvct_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500227{
228 return __fsl_a008585_read_reg(cntvct_el0);
229}
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000230#endif
231
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000232#ifdef CONFIG_HISILICON_ERRATUM_161010101
233/*
234 * Verify whether the value of the second read is larger than the first by
235 * less than 32 is the only way to confirm the value is correct, so clear the
236 * lower 5 bits to check whether the difference is greater than 32 or not.
237 * Theoretically the erratum should not occur more than twice in succession
238 * when reading the system counter, but it is possible that some interrupts
239 * may lead to more than twice read errors, triggering the warning, so setting
240 * the number of retries far beyond the number of iterations the loop has been
241 * observed to take.
242 */
243#define __hisi_161010101_read_reg(reg) ({ \
244 u64 _old, _new; \
245 int _retries = 50; \
246 \
247 do { \
248 _old = read_sysreg(reg); \
249 _new = read_sysreg(reg); \
250 _retries--; \
251 } while (unlikely((_new - _old) >> 5) && _retries); \
252 \
253 WARN_ON_ONCE(!_retries); \
254 _new; \
255})
256
257static u32 notrace hisi_161010101_read_cntp_tval_el0(void)
258{
259 return __hisi_161010101_read_reg(cntp_tval_el0);
260}
261
262static u32 notrace hisi_161010101_read_cntv_tval_el0(void)
263{
264 return __hisi_161010101_read_reg(cntv_tval_el0);
265}
266
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200267static u64 notrace hisi_161010101_read_cntpct_el0(void)
268{
269 return __hisi_161010101_read_reg(cntpct_el0);
270}
271
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000272static u64 notrace hisi_161010101_read_cntvct_el0(void)
273{
274 return __hisi_161010101_read_reg(cntvct_el0);
275}
Marc Zyngierd003d022017-02-21 15:04:27 +0000276
277static struct ate_acpi_oem_info hisi_161010101_oem_info[] = {
278 /*
279 * Note that trailing spaces are required to properly match
280 * the OEM table information.
281 */
282 {
283 .oem_id = "HISI ",
284 .oem_table_id = "HIP05 ",
285 .oem_revision = 0,
286 },
287 {
288 .oem_id = "HISI ",
289 .oem_table_id = "HIP06 ",
290 .oem_revision = 0,
291 },
292 {
293 .oem_id = "HISI ",
294 .oem_table_id = "HIP07 ",
295 .oem_revision = 0,
296 },
297 { /* Sentinel indicating the end of the OEM array */ },
298};
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000299#endif
300
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000301#ifdef CONFIG_ARM64_ERRATUM_858921
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200302static u64 notrace arm64_858921_read_cntpct_el0(void)
303{
304 u64 old, new;
305
306 old = read_sysreg(cntpct_el0);
307 new = read_sysreg(cntpct_el0);
308 return (((old ^ new) >> 32) & 1) ? old : new;
309}
310
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000311static u64 notrace arm64_858921_read_cntvct_el0(void)
312{
313 u64 old, new;
314
315 old = read_sysreg(cntvct_el0);
316 new = read_sysreg(cntvct_el0);
317 return (((old ^ new) >> 32) & 1) ? old : new;
318}
319#endif
320
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000321#ifdef CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000322DEFINE_PER_CPU(const struct arch_timer_erratum_workaround *,
323 timer_unstable_counter_workaround);
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000324EXPORT_SYMBOL_GPL(timer_unstable_counter_workaround);
325
326DEFINE_STATIC_KEY_FALSE(arch_timer_read_ool_enabled);
327EXPORT_SYMBOL_GPL(arch_timer_read_ool_enabled);
328
Marc Zyngier83280892017-01-27 10:27:09 +0000329static void erratum_set_next_event_tval_generic(const int access, unsigned long evt,
330 struct clock_event_device *clk)
331{
332 unsigned long ctrl;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200333 u64 cval;
Marc Zyngier83280892017-01-27 10:27:09 +0000334
335 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
336 ctrl |= ARCH_TIMER_CTRL_ENABLE;
337 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
338
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200339 if (access == ARCH_TIMER_PHYS_ACCESS) {
340 cval = evt + arch_counter_get_cntpct();
Marc Zyngier83280892017-01-27 10:27:09 +0000341 write_sysreg(cval, cntp_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200342 } else {
343 cval = evt + arch_counter_get_cntvct();
Marc Zyngier83280892017-01-27 10:27:09 +0000344 write_sysreg(cval, cntv_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200345 }
Marc Zyngier83280892017-01-27 10:27:09 +0000346
347 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
348}
349
Arnd Bergmanneb645222017-04-19 19:37:09 +0200350static __maybe_unused int erratum_set_next_event_tval_virt(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000351 struct clock_event_device *clk)
352{
353 erratum_set_next_event_tval_generic(ARCH_TIMER_VIRT_ACCESS, evt, clk);
354 return 0;
355}
356
Arnd Bergmanneb645222017-04-19 19:37:09 +0200357static __maybe_unused int erratum_set_next_event_tval_phys(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000358 struct clock_event_device *clk)
359{
360 erratum_set_next_event_tval_generic(ARCH_TIMER_PHYS_ACCESS, evt, clk);
361 return 0;
362}
363
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000364static const struct arch_timer_erratum_workaround ool_workarounds[] = {
365#ifdef CONFIG_FSL_ERRATUM_A008585
366 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000367 .match_type = ate_match_dt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000368 .id = "fsl,erratum-a008585",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000369 .desc = "Freescale erratum a005858",
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000370 .read_cntp_tval_el0 = fsl_a008585_read_cntp_tval_el0,
371 .read_cntv_tval_el0 = fsl_a008585_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200372 .read_cntpct_el0 = fsl_a008585_read_cntpct_el0,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000373 .read_cntvct_el0 = fsl_a008585_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000374 .set_next_event_phys = erratum_set_next_event_tval_phys,
375 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000376 },
377#endif
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000378#ifdef CONFIG_HISILICON_ERRATUM_161010101
379 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000380 .match_type = ate_match_dt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000381 .id = "hisilicon,erratum-161010101",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000382 .desc = "HiSilicon erratum 161010101",
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000383 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
384 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200385 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000386 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000387 .set_next_event_phys = erratum_set_next_event_tval_phys,
388 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000389 },
Marc Zyngierd003d022017-02-21 15:04:27 +0000390 {
391 .match_type = ate_match_acpi_oem_info,
392 .id = hisi_161010101_oem_info,
393 .desc = "HiSilicon erratum 161010101",
394 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
395 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200396 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Marc Zyngierd003d022017-02-21 15:04:27 +0000397 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
398 .set_next_event_phys = erratum_set_next_event_tval_phys,
399 .set_next_event_virt = erratum_set_next_event_tval_virt,
400 },
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000401#endif
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000402#ifdef CONFIG_ARM64_ERRATUM_858921
403 {
404 .match_type = ate_match_local_cap_id,
405 .id = (void *)ARM64_WORKAROUND_858921,
406 .desc = "ARM erratum 858921",
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200407 .read_cntpct_el0 = arm64_858921_read_cntpct_el0,
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000408 .read_cntvct_el0 = arm64_858921_read_cntvct_el0,
409 },
410#endif
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000411};
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000412
413typedef bool (*ate_match_fn_t)(const struct arch_timer_erratum_workaround *,
414 const void *);
415
416static
417bool arch_timer_check_dt_erratum(const struct arch_timer_erratum_workaround *wa,
418 const void *arg)
419{
420 const struct device_node *np = arg;
421
422 return of_property_read_bool(np, wa->id);
423}
424
Marc Zyngier00640302017-03-20 16:47:59 +0000425static
426bool arch_timer_check_local_cap_erratum(const struct arch_timer_erratum_workaround *wa,
427 const void *arg)
428{
429 return this_cpu_has_cap((uintptr_t)wa->id);
430}
431
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000432
433static
434bool arch_timer_check_acpi_oem_erratum(const struct arch_timer_erratum_workaround *wa,
435 const void *arg)
436{
437 static const struct ate_acpi_oem_info empty_oem_info = {};
438 const struct ate_acpi_oem_info *info = wa->id;
439 const struct acpi_table_header *table = arg;
440
441 /* Iterate over the ACPI OEM info array, looking for a match */
442 while (memcmp(info, &empty_oem_info, sizeof(*info))) {
443 if (!memcmp(info->oem_id, table->oem_id, ACPI_OEM_ID_SIZE) &&
444 !memcmp(info->oem_table_id, table->oem_table_id, ACPI_OEM_TABLE_ID_SIZE) &&
445 info->oem_revision == table->oem_revision)
446 return true;
447
448 info++;
449 }
450
451 return false;
452}
453
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000454static const struct arch_timer_erratum_workaround *
455arch_timer_iterate_errata(enum arch_timer_erratum_match_type type,
456 ate_match_fn_t match_fn,
457 void *arg)
458{
459 int i;
460
461 for (i = 0; i < ARRAY_SIZE(ool_workarounds); i++) {
462 if (ool_workarounds[i].match_type != type)
463 continue;
464
465 if (match_fn(&ool_workarounds[i], arg))
466 return &ool_workarounds[i];
467 }
468
469 return NULL;
470}
471
472static
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000473void arch_timer_enable_workaround(const struct arch_timer_erratum_workaround *wa,
474 bool local)
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000475{
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000476 int i;
477
478 if (local) {
479 __this_cpu_write(timer_unstable_counter_workaround, wa);
480 } else {
481 for_each_possible_cpu(i)
482 per_cpu(timer_unstable_counter_workaround, i) = wa;
483 }
484
Marc Zyngier450f9682017-08-01 09:02:57 +0100485 /*
486 * Use the locked version, as we're called from the CPU
487 * hotplug framework. Otherwise, we end-up in deadlock-land.
488 */
489 static_branch_enable_cpuslocked(&arch_timer_read_ool_enabled);
Marc Zyngiera86bd132017-02-01 12:07:15 +0000490
491 /*
492 * Don't use the vdso fastpath if errata require using the
493 * out-of-line counter accessor. We may change our mind pretty
494 * late in the game (with a per-CPU erratum, for example), so
495 * change both the default value and the vdso itself.
496 */
497 if (wa->read_cntvct_el0) {
498 clocksource_counter.archdata.vdso_direct = false;
499 vdso_default = false;
500 }
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000501}
502
503static void arch_timer_check_ool_workaround(enum arch_timer_erratum_match_type type,
504 void *arg)
505{
506 const struct arch_timer_erratum_workaround *wa;
507 ate_match_fn_t match_fn = NULL;
Marc Zyngier00640302017-03-20 16:47:59 +0000508 bool local = false;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000509
510 switch (type) {
511 case ate_match_dt:
512 match_fn = arch_timer_check_dt_erratum;
513 break;
Marc Zyngier00640302017-03-20 16:47:59 +0000514 case ate_match_local_cap_id:
515 match_fn = arch_timer_check_local_cap_erratum;
516 local = true;
517 break;
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000518 case ate_match_acpi_oem_info:
519 match_fn = arch_timer_check_acpi_oem_erratum;
520 break;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000521 default:
522 WARN_ON(1);
523 return;
524 }
525
526 wa = arch_timer_iterate_errata(type, match_fn, arg);
527 if (!wa)
528 return;
529
Marc Zyngier00640302017-03-20 16:47:59 +0000530 if (needs_unstable_timer_counter_workaround()) {
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000531 const struct arch_timer_erratum_workaround *__wa;
532 __wa = __this_cpu_read(timer_unstable_counter_workaround);
533 if (__wa && wa != __wa)
Marc Zyngier00640302017-03-20 16:47:59 +0000534 pr_warn("Can't enable workaround for %s (clashes with %s\n)",
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000535 wa->desc, __wa->desc);
536
537 if (__wa)
538 return;
Marc Zyngier00640302017-03-20 16:47:59 +0000539 }
540
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000541 arch_timer_enable_workaround(wa, local);
Marc Zyngier00640302017-03-20 16:47:59 +0000542 pr_info("Enabling %s workaround for %s\n",
543 local ? "local" : "global", wa->desc);
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000544}
545
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000546#define erratum_handler(fn, r, ...) \
547({ \
548 bool __val; \
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000549 if (needs_unstable_timer_counter_workaround()) { \
550 const struct arch_timer_erratum_workaround *__wa; \
551 __wa = __this_cpu_read(timer_unstable_counter_workaround); \
552 if (__wa && __wa->fn) { \
553 r = __wa->fn(__VA_ARGS__); \
554 __val = true; \
555 } else { \
556 __val = false; \
557 } \
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000558 } else { \
559 __val = false; \
560 } \
561 __val; \
562})
563
Marc Zyngiera86bd132017-02-01 12:07:15 +0000564static bool arch_timer_this_cpu_has_cntvct_wa(void)
565{
566 const struct arch_timer_erratum_workaround *wa;
567
568 wa = __this_cpu_read(timer_unstable_counter_workaround);
569 return wa && wa->read_cntvct_el0;
570}
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000571#else
572#define arch_timer_check_ool_workaround(t,a) do { } while(0)
Marc Zyngier83280892017-01-27 10:27:09 +0000573#define erratum_set_next_event_tval_virt(...) ({BUG(); 0;})
574#define erratum_set_next_event_tval_phys(...) ({BUG(); 0;})
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000575#define erratum_handler(fn, r, ...) ({false;})
Marc Zyngiera86bd132017-02-01 12:07:15 +0000576#define arch_timer_this_cpu_has_cntvct_wa() ({false;})
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000577#endif /* CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND */
Scott Woodf6dc1572016-09-22 03:35:17 -0500578
Stephen Boyde09f3cc2013-07-18 16:59:28 -0700579static __always_inline irqreturn_t timer_handler(const int access,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000580 struct clock_event_device *evt)
581{
582 unsigned long ctrl;
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200583
Stephen Boyd60faddf2013-07-18 16:59:31 -0700584 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000585 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
586 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700587 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000588 evt->event_handler(evt);
589 return IRQ_HANDLED;
590 }
591
592 return IRQ_NONE;
593}
594
595static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
596{
597 struct clock_event_device *evt = dev_id;
598
599 return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
600}
601
602static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
603{
604 struct clock_event_device *evt = dev_id;
605
606 return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
607}
608
Stephen Boyd22006992013-07-18 16:59:32 -0700609static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
610{
611 struct clock_event_device *evt = dev_id;
612
613 return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
614}
615
616static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
617{
618 struct clock_event_device *evt = dev_id;
619
620 return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
621}
622
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530623static __always_inline int timer_shutdown(const int access,
624 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000625{
626 unsigned long ctrl;
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530627
628 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
629 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
630 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
631
632 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000633}
634
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530635static int arch_timer_shutdown_virt(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000636{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530637 return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000638}
639
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530640static int arch_timer_shutdown_phys(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000641{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530642 return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000643}
644
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530645static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700646{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530647 return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700648}
649
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530650static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700651{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530652 return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700653}
654
Stephen Boyd60faddf2013-07-18 16:59:31 -0700655static __always_inline void set_next_event(const int access, unsigned long evt,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200656 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000657{
658 unsigned long ctrl;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700659 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000660 ctrl |= ARCH_TIMER_CTRL_ENABLE;
661 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700662 arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
663 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000664}
665
666static int arch_timer_set_next_event_virt(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700667 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000668{
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000669 int ret;
670
671 if (erratum_handler(set_next_event_virt, ret, evt, clk))
672 return ret;
Marc Zyngier83280892017-01-27 10:27:09 +0000673
Stephen Boyd60faddf2013-07-18 16:59:31 -0700674 set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000675 return 0;
676}
677
678static int arch_timer_set_next_event_phys(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700679 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000680{
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000681 int ret;
682
683 if (erratum_handler(set_next_event_phys, ret, evt, clk))
684 return ret;
Marc Zyngier83280892017-01-27 10:27:09 +0000685
Stephen Boyd60faddf2013-07-18 16:59:31 -0700686 set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000687 return 0;
688}
689
Stephen Boyd22006992013-07-18 16:59:32 -0700690static int arch_timer_set_next_event_virt_mem(unsigned long evt,
691 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000692{
Stephen Boyd22006992013-07-18 16:59:32 -0700693 set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
694 return 0;
695}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000696
Stephen Boyd22006992013-07-18 16:59:32 -0700697static int arch_timer_set_next_event_phys_mem(unsigned long evt,
698 struct clock_event_device *clk)
699{
700 set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
701 return 0;
702}
703
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200704static void __arch_timer_setup(unsigned type,
705 struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700706{
707 clk->features = CLOCK_EVT_FEAT_ONESHOT;
708
Fu Wei8a5c21d2017-01-18 21:25:26 +0800709 if (type == ARCH_TIMER_TYPE_CP15) {
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +0100710 if (arch_timer_c3stop)
711 clk->features |= CLOCK_EVT_FEAT_C3STOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700712 clk->name = "arch_sys_timer";
713 clk->rating = 450;
714 clk->cpumask = cpumask_of(smp_processor_id());
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000715 clk->irq = arch_timer_ppi[arch_timer_uses_ppi];
716 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800717 case ARCH_TIMER_VIRT_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530718 clk->set_state_shutdown = arch_timer_shutdown_virt;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530719 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt;
Stephen Boyd22006992013-07-18 16:59:32 -0700720 clk->set_next_event = arch_timer_set_next_event_virt;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000721 break;
Fu Weiee34f1e2017-01-18 21:25:27 +0800722 case ARCH_TIMER_PHYS_SECURE_PPI:
723 case ARCH_TIMER_PHYS_NONSECURE_PPI:
724 case ARCH_TIMER_HYP_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530725 clk->set_state_shutdown = arch_timer_shutdown_phys;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530726 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys;
Stephen Boyd22006992013-07-18 16:59:32 -0700727 clk->set_next_event = arch_timer_set_next_event_phys;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000728 break;
729 default:
730 BUG();
Stephen Boyd22006992013-07-18 16:59:32 -0700731 }
Scott Woodf6dc1572016-09-22 03:35:17 -0500732
Marc Zyngier00640302017-03-20 16:47:59 +0000733 arch_timer_check_ool_workaround(ate_match_local_cap_id, NULL);
Stephen Boyd22006992013-07-18 16:59:32 -0700734 } else {
Stephen Boyd7b52ad22014-01-06 14:56:17 -0800735 clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
Stephen Boyd22006992013-07-18 16:59:32 -0700736 clk->name = "arch_mem_timer";
737 clk->rating = 400;
738 clk->cpumask = cpu_all_mask;
739 if (arch_timer_mem_use_virtual) {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530740 clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530741 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700742 clk->set_next_event =
743 arch_timer_set_next_event_virt_mem;
744 } else {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530745 clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530746 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700747 clk->set_next_event =
748 arch_timer_set_next_event_phys_mem;
749 }
750 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000751
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530752 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000753
Stephen Boyd22006992013-07-18 16:59:32 -0700754 clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
755}
756
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200757static void arch_timer_evtstrm_enable(int divider)
758{
759 u32 cntkctl = arch_timer_get_cntkctl();
760
761 cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
762 /* Set the divider and enable virtual event stream */
763 cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
764 | ARCH_TIMER_VIRT_EVT_EN;
765 arch_timer_set_cntkctl(cntkctl);
766 elf_hwcap |= HWCAP_EVTSTRM;
767#ifdef CONFIG_COMPAT
768 compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
769#endif
770}
771
Will Deacon037f6372013-08-23 15:32:29 +0100772static void arch_timer_configure_evtstream(void)
773{
774 int evt_stream_div, pos;
775
776 /* Find the closest power of two to the divisor */
777 evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ;
778 pos = fls(evt_stream_div);
779 if (pos > 1 && !(evt_stream_div & (1 << (pos - 2))))
780 pos--;
781 /* enable event stream */
782 arch_timer_evtstrm_enable(min(pos, 15));
783}
784
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200785static void arch_counter_set_user_access(void)
786{
787 u32 cntkctl = arch_timer_get_cntkctl();
788
Marc Zyngiera86bd132017-02-01 12:07:15 +0000789 /* Disable user access to the timers and both counters */
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200790 /* Also disable virtual event stream */
791 cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
792 | ARCH_TIMER_USR_VT_ACCESS_EN
Marc Zyngiera86bd132017-02-01 12:07:15 +0000793 | ARCH_TIMER_USR_VCT_ACCESS_EN
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200794 | ARCH_TIMER_VIRT_EVT_EN
795 | ARCH_TIMER_USR_PCT_ACCESS_EN);
796
Marc Zyngiera86bd132017-02-01 12:07:15 +0000797 /*
798 * Enable user access to the virtual counter if it doesn't
799 * need to be workaround. The vdso may have been already
800 * disabled though.
801 */
802 if (arch_timer_this_cpu_has_cntvct_wa())
803 pr_info("CPU%d: Trapping CNTVCT access\n", smp_processor_id());
804 else
805 cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200806
807 arch_timer_set_cntkctl(cntkctl);
808}
809
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000810static bool arch_timer_has_nonsecure_ppi(void)
811{
Fu Weiee34f1e2017-01-18 21:25:27 +0800812 return (arch_timer_uses_ppi == ARCH_TIMER_PHYS_SECURE_PPI &&
813 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000814}
815
Marc Zyngierf005bd72016-08-01 10:54:15 +0100816static u32 check_ppi_trigger(int irq)
817{
818 u32 flags = irq_get_trigger_type(irq);
819
820 if (flags != IRQF_TRIGGER_HIGH && flags != IRQF_TRIGGER_LOW) {
821 pr_warn("WARNING: Invalid trigger for IRQ%d, assuming level low\n", irq);
822 pr_warn("WARNING: Please fix your firmware\n");
823 flags = IRQF_TRIGGER_LOW;
824 }
825
826 return flags;
827}
828
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000829static int arch_timer_starting_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000830{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000831 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100832 u32 flags;
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000833
Fu Wei8a5c21d2017-01-18 21:25:26 +0800834 __arch_timer_setup(ARCH_TIMER_TYPE_CP15, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000835
Marc Zyngierf005bd72016-08-01 10:54:15 +0100836 flags = check_ppi_trigger(arch_timer_ppi[arch_timer_uses_ppi]);
837 enable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], flags);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000838
Marc Zyngierf005bd72016-08-01 10:54:15 +0100839 if (arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800840 flags = check_ppi_trigger(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
841 enable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
842 flags);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100843 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000844
845 arch_counter_set_user_access();
Will Deacon46fd5c62016-06-27 17:30:13 +0100846 if (evtstrm_enable)
Will Deacon037f6372013-08-23 15:32:29 +0100847 arch_timer_configure_evtstream();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000848
849 return 0;
850}
851
Fu Wei5d3dfa92017-03-22 00:31:13 +0800852/*
853 * For historical reasons, when probing with DT we use whichever (non-zero)
854 * rate was probed first, and don't verify that others match. If the first node
855 * probed has a clock-frequency property, this overrides the HW register.
856 */
857static void arch_timer_of_configure_rate(u32 rate, struct device_node *np)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000858{
Stephen Boyd22006992013-07-18 16:59:32 -0700859 /* Who has more than one independent system counter? */
860 if (arch_timer_rate)
861 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000862
Fu Wei5d3dfa92017-03-22 00:31:13 +0800863 if (of_property_read_u32(np, "clock-frequency", &arch_timer_rate))
864 arch_timer_rate = rate;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000865
Stephen Boyd22006992013-07-18 16:59:32 -0700866 /* Check the timer frequency. */
867 if (arch_timer_rate == 0)
Fu Weided24012017-01-18 21:25:25 +0800868 pr_warn("frequency not available\n");
Stephen Boyd22006992013-07-18 16:59:32 -0700869}
870
871static void arch_timer_banner(unsigned type)
872{
Fu Weided24012017-01-18 21:25:25 +0800873 pr_info("%s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800874 type & ARCH_TIMER_TYPE_CP15 ? "cp15" : "",
875 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ?
876 " and " : "",
877 type & ARCH_TIMER_TYPE_MEM ? "mmio" : "",
Fu Weided24012017-01-18 21:25:25 +0800878 (unsigned long)arch_timer_rate / 1000000,
879 (unsigned long)(arch_timer_rate / 10000) % 100,
Fu Wei8a5c21d2017-01-18 21:25:26 +0800880 type & ARCH_TIMER_TYPE_CP15 ?
Fu Weiee34f1e2017-01-18 21:25:27 +0800881 (arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI) ? "virt" : "phys" :
Stephen Boyd22006992013-07-18 16:59:32 -0700882 "",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800883 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ? "/" : "",
884 type & ARCH_TIMER_TYPE_MEM ?
Stephen Boyd22006992013-07-18 16:59:32 -0700885 arch_timer_mem_use_virtual ? "virt" : "phys" :
886 "");
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000887}
888
889u32 arch_timer_get_rate(void)
890{
891 return arch_timer_rate;
892}
893
Stephen Boyd22006992013-07-18 16:59:32 -0700894static u64 arch_counter_get_cntvct_mem(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000895{
Stephen Boyd22006992013-07-18 16:59:32 -0700896 u32 vct_lo, vct_hi, tmp_hi;
897
898 do {
899 vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
900 vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
901 tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
902 } while (vct_hi != tmp_hi);
903
904 return ((u64) vct_hi << 32) | vct_lo;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000905}
906
Julien Grallb4d6ce92016-04-11 16:32:51 +0100907static struct arch_timer_kvm_info arch_timer_kvm_info;
908
909struct arch_timer_kvm_info *arch_timer_get_kvm_info(void)
910{
911 return &arch_timer_kvm_info;
912}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000913
Stephen Boyd22006992013-07-18 16:59:32 -0700914static void __init arch_counter_register(unsigned type)
915{
916 u64 start_count;
917
918 /* Register the CP15 based counter if we have one */
Fu Wei8a5c21d2017-01-18 21:25:26 +0800919 if (type & ARCH_TIMER_TYPE_CP15) {
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200920 if ((IS_ENABLED(CONFIG_ARM64) && !is_hyp_mode_available()) ||
Fu Weiee34f1e2017-01-18 21:25:27 +0800921 arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI)
Sonny Rao0b46b8a2014-11-23 23:02:44 -0800922 arch_timer_read_counter = arch_counter_get_cntvct;
923 else
924 arch_timer_read_counter = arch_counter_get_cntpct;
Scott Woodf6dc1572016-09-22 03:35:17 -0500925
Marc Zyngiera86bd132017-02-01 12:07:15 +0000926 clocksource_counter.archdata.vdso_direct = vdso_default;
Nathan Lynch423bd692014-09-29 01:50:06 +0200927 } else {
Stephen Boyd22006992013-07-18 16:59:32 -0700928 arch_timer_read_counter = arch_counter_get_cntvct_mem;
Nathan Lynch423bd692014-09-29 01:50:06 +0200929 }
930
Brian Norrisd8ec7592016-10-04 11:12:09 -0700931 if (!arch_counter_suspend_stop)
932 clocksource_counter.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700933 start_count = arch_timer_read_counter();
934 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
935 cyclecounter.mult = clocksource_counter.mult;
936 cyclecounter.shift = clocksource_counter.shift;
Julien Grallb4d6ce92016-04-11 16:32:51 +0100937 timecounter_init(&arch_timer_kvm_info.timecounter,
938 &cyclecounter, start_count);
Thierry Reding4a7d3e82013-10-15 15:31:51 +0200939
940 /* 56 bits minimum, so we assume worst case rollover */
941 sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
Stephen Boyd22006992013-07-18 16:59:32 -0700942}
943
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400944static void arch_timer_stop(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000945{
Fu Weided24012017-01-18 21:25:25 +0800946 pr_debug("disable IRQ%d cpu #%d\n", clk->irq, smp_processor_id());
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000947
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000948 disable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi]);
949 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +0800950 disable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000951
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530952 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000953}
954
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000955static int arch_timer_dying_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000956{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000957 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000958
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000959 arch_timer_stop(clk);
960 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000961}
962
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100963#ifdef CONFIG_CPU_PM
Marc Zyngierbee67c52017-04-04 17:05:16 +0100964static DEFINE_PER_CPU(unsigned long, saved_cntkctl);
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100965static int arch_timer_cpu_pm_notify(struct notifier_block *self,
966 unsigned long action, void *hcpu)
967{
968 if (action == CPU_PM_ENTER)
Marc Zyngierbee67c52017-04-04 17:05:16 +0100969 __this_cpu_write(saved_cntkctl, arch_timer_get_cntkctl());
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100970 else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT)
Marc Zyngierbee67c52017-04-04 17:05:16 +0100971 arch_timer_set_cntkctl(__this_cpu_read(saved_cntkctl));
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100972 return NOTIFY_OK;
973}
974
975static struct notifier_block arch_timer_cpu_pm_notifier = {
976 .notifier_call = arch_timer_cpu_pm_notify,
977};
978
979static int __init arch_timer_cpu_pm_init(void)
980{
981 return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
982}
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000983
984static void __init arch_timer_cpu_pm_deinit(void)
985{
986 WARN_ON(cpu_pm_unregister_notifier(&arch_timer_cpu_pm_notifier));
987}
988
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100989#else
990static int __init arch_timer_cpu_pm_init(void)
991{
992 return 0;
993}
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000994
995static void __init arch_timer_cpu_pm_deinit(void)
996{
997}
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100998#endif
999
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001000static int __init arch_timer_register(void)
1001{
1002 int err;
1003 int ppi;
1004
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001005 arch_timer_evt = alloc_percpu(struct clock_event_device);
1006 if (!arch_timer_evt) {
1007 err = -ENOMEM;
1008 goto out;
1009 }
1010
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001011 ppi = arch_timer_ppi[arch_timer_uses_ppi];
1012 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001013 case ARCH_TIMER_VIRT_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001014 err = request_percpu_irq(ppi, arch_timer_handler_virt,
1015 "arch_timer", arch_timer_evt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001016 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001017 case ARCH_TIMER_PHYS_SECURE_PPI:
1018 case ARCH_TIMER_PHYS_NONSECURE_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001019 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1020 "arch_timer", arch_timer_evt);
Fu Wei4502b6b2017-01-18 21:25:30 +08001021 if (!err && arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001022 ppi = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001023 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1024 "arch_timer", arch_timer_evt);
1025 if (err)
Fu Weiee34f1e2017-01-18 21:25:27 +08001026 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_SECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001027 arch_timer_evt);
1028 }
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001029 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001030 case ARCH_TIMER_HYP_PPI:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001031 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1032 "arch_timer", arch_timer_evt);
1033 break;
1034 default:
1035 BUG();
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001036 }
1037
1038 if (err) {
Fu Weided24012017-01-18 21:25:25 +08001039 pr_err("can't register interrupt %d (%d)\n", ppi, err);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001040 goto out_free;
1041 }
1042
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001043 err = arch_timer_cpu_pm_init();
1044 if (err)
1045 goto out_unreg_notify;
1046
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001047
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001048 /* Register and immediately configure the timer on the boot CPU */
1049 err = cpuhp_setup_state(CPUHP_AP_ARM_ARCH_TIMER_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001050 "clockevents/arm/arch_timer:starting",
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001051 arch_timer_starting_cpu, arch_timer_dying_cpu);
1052 if (err)
1053 goto out_unreg_cpupm;
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001054 return 0;
1055
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001056out_unreg_cpupm:
1057 arch_timer_cpu_pm_deinit();
1058
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001059out_unreg_notify:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001060 free_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], arch_timer_evt);
1061 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +08001062 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001063 arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001064
1065out_free:
1066 free_percpu(arch_timer_evt);
1067out:
1068 return err;
1069}
1070
Stephen Boyd22006992013-07-18 16:59:32 -07001071static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
1072{
1073 int ret;
1074 irq_handler_t func;
1075 struct arch_timer *t;
1076
1077 t = kzalloc(sizeof(*t), GFP_KERNEL);
1078 if (!t)
1079 return -ENOMEM;
1080
1081 t->base = base;
1082 t->evt.irq = irq;
Fu Wei8a5c21d2017-01-18 21:25:26 +08001083 __arch_timer_setup(ARCH_TIMER_TYPE_MEM, &t->evt);
Stephen Boyd22006992013-07-18 16:59:32 -07001084
1085 if (arch_timer_mem_use_virtual)
1086 func = arch_timer_handler_virt_mem;
1087 else
1088 func = arch_timer_handler_phys_mem;
1089
1090 ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
1091 if (ret) {
Fu Weided24012017-01-18 21:25:25 +08001092 pr_err("Failed to request mem timer irq\n");
Stephen Boyd22006992013-07-18 16:59:32 -07001093 kfree(t);
1094 }
1095
1096 return ret;
1097}
1098
1099static const struct of_device_id arch_timer_of_match[] __initconst = {
1100 { .compatible = "arm,armv7-timer", },
1101 { .compatible = "arm,armv8-timer", },
1102 {},
1103};
1104
1105static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
1106 { .compatible = "arm,armv7-timer-mem", },
1107 {},
1108};
1109
Fu Wei13bf6992017-03-22 00:31:14 +08001110static bool __init arch_timer_needs_of_probing(void)
Sudeep Hollac387f072014-09-29 01:50:05 +02001111{
1112 struct device_node *dn;
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001113 bool needs_probing = false;
Fu Wei13bf6992017-03-22 00:31:14 +08001114 unsigned int mask = ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM;
Sudeep Hollac387f072014-09-29 01:50:05 +02001115
Fu Wei13bf6992017-03-22 00:31:14 +08001116 /* We have two timers, and both device-tree nodes are probed. */
1117 if ((arch_timers_present & mask) == mask)
1118 return false;
1119
1120 /*
1121 * Only one type of timer is probed,
1122 * check if we have another type of timer node in device-tree.
1123 */
1124 if (arch_timers_present & ARCH_TIMER_TYPE_CP15)
1125 dn = of_find_matching_node(NULL, arch_timer_mem_of_match);
1126 else
1127 dn = of_find_matching_node(NULL, arch_timer_of_match);
1128
1129 if (dn && of_device_is_available(dn))
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001130 needs_probing = true;
Fu Wei13bf6992017-03-22 00:31:14 +08001131
Sudeep Hollac387f072014-09-29 01:50:05 +02001132 of_node_put(dn);
1133
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001134 return needs_probing;
Sudeep Hollac387f072014-09-29 01:50:05 +02001135}
1136
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001137static int __init arch_timer_common_init(void)
Stephen Boyd22006992013-07-18 16:59:32 -07001138{
Stephen Boyd22006992013-07-18 16:59:32 -07001139 arch_timer_banner(arch_timers_present);
1140 arch_counter_register(arch_timers_present);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001141 return arch_timer_arch_init();
Stephen Boyd22006992013-07-18 16:59:32 -07001142}
1143
Fu Wei4502b6b2017-01-18 21:25:30 +08001144/**
1145 * arch_timer_select_ppi() - Select suitable PPI for the current system.
1146 *
1147 * If HYP mode is available, we know that the physical timer
1148 * has been configured to be accessible from PL1. Use it, so
1149 * that a guest can use the virtual timer instead.
1150 *
1151 * On ARMv8.1 with VH extensions, the kernel runs in HYP. VHE
1152 * accesses to CNTP_*_EL1 registers are silently redirected to
1153 * their CNTHP_*_EL2 counterparts, and use a different PPI
1154 * number.
1155 *
1156 * If no interrupt provided for virtual timer, we'll have to
1157 * stick to the physical timer. It'd better be accessible...
1158 * For arm64 we never use the secure interrupt.
1159 *
1160 * Return: a suitable PPI type for the current system.
1161 */
1162static enum arch_timer_ppi_nr __init arch_timer_select_ppi(void)
1163{
1164 if (is_kernel_in_hyp_mode())
1165 return ARCH_TIMER_HYP_PPI;
1166
1167 if (!is_hyp_mode_available() && arch_timer_ppi[ARCH_TIMER_VIRT_PPI])
1168 return ARCH_TIMER_VIRT_PPI;
1169
1170 if (IS_ENABLED(CONFIG_ARM64))
1171 return ARCH_TIMER_PHYS_NONSECURE_PPI;
1172
1173 return ARCH_TIMER_PHYS_SECURE_PPI;
1174}
1175
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001176static int __init arch_timer_of_init(struct device_node *np)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001177{
Fu Weica0e1b52017-03-22 00:31:15 +08001178 int i, ret;
Fu Wei5d3dfa92017-03-22 00:31:13 +08001179 u32 rate;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001180
Fu Wei8a5c21d2017-01-18 21:25:26 +08001181 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001182 pr_warn("multiple nodes in dt, skipping\n");
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001183 return 0;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001184 }
1185
Fu Wei8a5c21d2017-01-18 21:25:26 +08001186 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Fu Weiee34f1e2017-01-18 21:25:27 +08001187 for (i = ARCH_TIMER_PHYS_SECURE_PPI; i < ARCH_TIMER_MAX_TIMER_PPI; i++)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001188 arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
1189
Fu Weica0e1b52017-03-22 00:31:15 +08001190 arch_timer_kvm_info.virtual_irq = arch_timer_ppi[ARCH_TIMER_VIRT_PPI];
1191
Fu Weic389d702017-04-01 01:51:00 +08001192 rate = arch_timer_get_cntfrq();
Fu Wei5d3dfa92017-03-22 00:31:13 +08001193 arch_timer_of_configure_rate(rate, np);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001194
1195 arch_timer_c3stop = !of_property_read_bool(np, "always-on");
1196
Marc Zyngier651bb2e2017-01-19 17:20:59 +00001197 /* Check for globally applicable workarounds */
1198 arch_timer_check_ool_workaround(ate_match_dt, np);
Scott Woodf6dc1572016-09-22 03:35:17 -05001199
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001200 /*
1201 * If we cannot rely on firmware initializing the timer registers then
1202 * we should use the physical timers instead.
1203 */
1204 if (IS_ENABLED(CONFIG_ARM) &&
1205 of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
Fu Weiee34f1e2017-01-18 21:25:27 +08001206 arch_timer_uses_ppi = ARCH_TIMER_PHYS_SECURE_PPI;
Fu Wei4502b6b2017-01-18 21:25:30 +08001207 else
1208 arch_timer_uses_ppi = arch_timer_select_ppi();
1209
1210 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1211 pr_err("No interrupt available, giving up\n");
1212 return -EINVAL;
1213 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001214
Brian Norrisd8ec7592016-10-04 11:12:09 -07001215 /* On some systems, the counter stops ticking when in suspend. */
1216 arch_counter_suspend_stop = of_property_read_bool(np,
1217 "arm,no-tick-in-suspend");
1218
Fu Weica0e1b52017-03-22 00:31:15 +08001219 ret = arch_timer_register();
1220 if (ret)
1221 return ret;
1222
1223 if (arch_timer_needs_of_probing())
1224 return 0;
1225
1226 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001227}
Daniel Lezcano17273392017-05-26 16:56:11 +02001228TIMER_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
1229TIMER_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
Stephen Boyd22006992013-07-18 16:59:32 -07001230
Fu Weic389d702017-04-01 01:51:00 +08001231static u32 __init
1232arch_timer_mem_frame_get_cntfrq(struct arch_timer_mem_frame *frame)
Stephen Boyd22006992013-07-18 16:59:32 -07001233{
Fu Weic389d702017-04-01 01:51:00 +08001234 void __iomem *base;
1235 u32 rate;
Stephen Boyd22006992013-07-18 16:59:32 -07001236
Fu Weic389d702017-04-01 01:51:00 +08001237 base = ioremap(frame->cntbase, frame->size);
1238 if (!base) {
1239 pr_err("Unable to map frame @ %pa\n", &frame->cntbase);
1240 return 0;
1241 }
1242
Frank Rowand3db12002017-06-09 17:26:32 -07001243 rate = readl_relaxed(base + CNTFRQ);
Fu Weic389d702017-04-01 01:51:00 +08001244
Frank Rowand3db12002017-06-09 17:26:32 -07001245 iounmap(base);
Fu Weic389d702017-04-01 01:51:00 +08001246
1247 return rate;
1248}
1249
1250static struct arch_timer_mem_frame * __init
1251arch_timer_mem_find_best_frame(struct arch_timer_mem *timer_mem)
1252{
1253 struct arch_timer_mem_frame *frame, *best_frame = NULL;
1254 void __iomem *cntctlbase;
1255 u32 cnttidr;
1256 int i;
1257
1258 cntctlbase = ioremap(timer_mem->cntctlbase, timer_mem->size);
Stephen Boyd22006992013-07-18 16:59:32 -07001259 if (!cntctlbase) {
Fu Weic389d702017-04-01 01:51:00 +08001260 pr_err("Can't map CNTCTLBase @ %pa\n",
1261 &timer_mem->cntctlbase);
1262 return NULL;
Stephen Boyd22006992013-07-18 16:59:32 -07001263 }
1264
1265 cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
Stephen Boyd22006992013-07-18 16:59:32 -07001266
1267 /*
1268 * Try to find a virtual capable frame. Otherwise fall back to a
1269 * physical capable frame.
1270 */
Fu Weic389d702017-04-01 01:51:00 +08001271 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1272 u32 cntacr = CNTACR_RFRQ | CNTACR_RWPT | CNTACR_RPCT |
1273 CNTACR_RWVT | CNTACR_RVOFF | CNTACR_RVCT;
Stephen Boyd22006992013-07-18 16:59:32 -07001274
Fu Weic389d702017-04-01 01:51:00 +08001275 frame = &timer_mem->frame[i];
1276 if (!frame->valid)
1277 continue;
Stephen Boyd22006992013-07-18 16:59:32 -07001278
Robin Murphye392d602016-02-01 12:00:48 +00001279 /* Try enabling everything, and see what sticks */
Fu Weic389d702017-04-01 01:51:00 +08001280 writel_relaxed(cntacr, cntctlbase + CNTACR(i));
1281 cntacr = readl_relaxed(cntctlbase + CNTACR(i));
Robin Murphye392d602016-02-01 12:00:48 +00001282
Fu Weic389d702017-04-01 01:51:00 +08001283 if ((cnttidr & CNTTIDR_VIRT(i)) &&
Robin Murphye392d602016-02-01 12:00:48 +00001284 !(~cntacr & (CNTACR_RWVT | CNTACR_RVCT))) {
Stephen Boyd22006992013-07-18 16:59:32 -07001285 best_frame = frame;
1286 arch_timer_mem_use_virtual = true;
1287 break;
1288 }
Robin Murphye392d602016-02-01 12:00:48 +00001289
1290 if (~cntacr & (CNTACR_RWPT | CNTACR_RPCT))
1291 continue;
1292
Fu Weic389d702017-04-01 01:51:00 +08001293 best_frame = frame;
Stephen Boyd22006992013-07-18 16:59:32 -07001294 }
1295
Fu Weic389d702017-04-01 01:51:00 +08001296 iounmap(cntctlbase);
1297
1298 if (!best_frame)
1299 pr_err("Unable to find a suitable frame in timer @ %pa\n",
1300 &timer_mem->cntctlbase);
1301
Sudeep Hollaf63d9472017-05-08 13:32:27 +01001302 return best_frame;
Fu Weic389d702017-04-01 01:51:00 +08001303}
1304
1305static int __init
1306arch_timer_mem_frame_register(struct arch_timer_mem_frame *frame)
1307{
1308 void __iomem *base;
1309 int ret, irq = 0;
Stephen Boyd22006992013-07-18 16:59:32 -07001310
1311 if (arch_timer_mem_use_virtual)
Fu Weic389d702017-04-01 01:51:00 +08001312 irq = frame->virt_irq;
Stephen Boyd22006992013-07-18 16:59:32 -07001313 else
Fu Weic389d702017-04-01 01:51:00 +08001314 irq = frame->phys_irq;
Robin Murphye392d602016-02-01 12:00:48 +00001315
Stephen Boyd22006992013-07-18 16:59:32 -07001316 if (!irq) {
Fu Weided24012017-01-18 21:25:25 +08001317 pr_err("Frame missing %s irq.\n",
Thomas Gleixnercfb6d652013-08-21 14:59:23 +02001318 arch_timer_mem_use_virtual ? "virt" : "phys");
Fu Weic389d702017-04-01 01:51:00 +08001319 return -EINVAL;
1320 }
1321
1322 if (!request_mem_region(frame->cntbase, frame->size,
1323 "arch_mem_timer"))
1324 return -EBUSY;
1325
1326 base = ioremap(frame->cntbase, frame->size);
1327 if (!base) {
1328 pr_err("Can't map frame's registers\n");
1329 return -ENXIO;
1330 }
1331
1332 ret = arch_timer_mem_register(base, irq);
1333 if (ret) {
1334 iounmap(base);
1335 return ret;
1336 }
1337
1338 arch_counter_base = base;
1339 arch_timers_present |= ARCH_TIMER_TYPE_MEM;
1340
1341 return 0;
1342}
1343
1344static int __init arch_timer_mem_of_init(struct device_node *np)
1345{
1346 struct arch_timer_mem *timer_mem;
1347 struct arch_timer_mem_frame *frame;
1348 struct device_node *frame_node;
1349 struct resource res;
1350 int ret = -EINVAL;
1351 u32 rate;
1352
1353 timer_mem = kzalloc(sizeof(*timer_mem), GFP_KERNEL);
1354 if (!timer_mem)
1355 return -ENOMEM;
1356
1357 if (of_address_to_resource(np, 0, &res))
1358 goto out;
1359 timer_mem->cntctlbase = res.start;
1360 timer_mem->size = resource_size(&res);
1361
1362 for_each_available_child_of_node(np, frame_node) {
1363 u32 n;
1364 struct arch_timer_mem_frame *frame;
1365
1366 if (of_property_read_u32(frame_node, "frame-number", &n)) {
1367 pr_err(FW_BUG "Missing frame-number.\n");
1368 of_node_put(frame_node);
1369 goto out;
1370 }
1371 if (n >= ARCH_TIMER_MEM_MAX_FRAMES) {
1372 pr_err(FW_BUG "Wrong frame-number, only 0-%u are permitted.\n",
1373 ARCH_TIMER_MEM_MAX_FRAMES - 1);
1374 of_node_put(frame_node);
1375 goto out;
1376 }
1377 frame = &timer_mem->frame[n];
1378
1379 if (frame->valid) {
1380 pr_err(FW_BUG "Duplicated frame-number.\n");
1381 of_node_put(frame_node);
1382 goto out;
1383 }
1384
1385 if (of_address_to_resource(frame_node, 0, &res)) {
1386 of_node_put(frame_node);
1387 goto out;
1388 }
1389 frame->cntbase = res.start;
1390 frame->size = resource_size(&res);
1391
1392 frame->virt_irq = irq_of_parse_and_map(frame_node,
1393 ARCH_TIMER_VIRT_SPI);
1394 frame->phys_irq = irq_of_parse_and_map(frame_node,
1395 ARCH_TIMER_PHYS_SPI);
1396
1397 frame->valid = true;
1398 }
1399
1400 frame = arch_timer_mem_find_best_frame(timer_mem);
1401 if (!frame) {
1402 ret = -EINVAL;
Robin Murphye392d602016-02-01 12:00:48 +00001403 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -07001404 }
1405
Fu Weic389d702017-04-01 01:51:00 +08001406 rate = arch_timer_mem_frame_get_cntfrq(frame);
Fu Wei5d3dfa92017-03-22 00:31:13 +08001407 arch_timer_of_configure_rate(rate, np);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001408
Fu Weic389d702017-04-01 01:51:00 +08001409 ret = arch_timer_mem_frame_register(frame);
1410 if (!ret && !arch_timer_needs_of_probing())
Fu Weica0e1b52017-03-22 00:31:15 +08001411 ret = arch_timer_common_init();
Robin Murphye392d602016-02-01 12:00:48 +00001412out:
Fu Weic389d702017-04-01 01:51:00 +08001413 kfree(timer_mem);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001414 return ret;
Stephen Boyd22006992013-07-18 16:59:32 -07001415}
Daniel Lezcano17273392017-05-26 16:56:11 +02001416TIMER_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
Fu Weic389d702017-04-01 01:51:00 +08001417 arch_timer_mem_of_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001418
Fu Weif79d2092017-04-01 01:51:02 +08001419#ifdef CONFIG_ACPI_GTDT
Fu Weic2743a32017-04-01 01:51:04 +08001420static int __init
1421arch_timer_mem_verify_cntfrq(struct arch_timer_mem *timer_mem)
1422{
1423 struct arch_timer_mem_frame *frame;
1424 u32 rate;
1425 int i;
1426
1427 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1428 frame = &timer_mem->frame[i];
1429
1430 if (!frame->valid)
1431 continue;
1432
1433 rate = arch_timer_mem_frame_get_cntfrq(frame);
1434 if (rate == arch_timer_rate)
1435 continue;
1436
1437 pr_err(FW_BUG "CNTFRQ mismatch: frame @ %pa: (0x%08lx), CPU: (0x%08lx)\n",
1438 &frame->cntbase,
1439 (unsigned long)rate, (unsigned long)arch_timer_rate);
1440
1441 return -EINVAL;
1442 }
1443
1444 return 0;
1445}
1446
1447static int __init arch_timer_mem_acpi_init(int platform_timer_count)
1448{
1449 struct arch_timer_mem *timers, *timer;
1450 struct arch_timer_mem_frame *frame;
1451 int timer_count, i, ret = 0;
1452
1453 timers = kcalloc(platform_timer_count, sizeof(*timers),
1454 GFP_KERNEL);
1455 if (!timers)
1456 return -ENOMEM;
1457
1458 ret = acpi_arch_timer_mem_init(timers, &timer_count);
1459 if (ret || !timer_count)
1460 goto out;
1461
1462 for (i = 0; i < timer_count; i++) {
1463 ret = arch_timer_mem_verify_cntfrq(&timers[i]);
1464 if (ret) {
1465 pr_err("Disabling MMIO timers due to CNTFRQ mismatch\n");
1466 goto out;
1467 }
1468 }
1469
1470 /*
1471 * While unlikely, it's theoretically possible that none of the frames
1472 * in a timer expose the combination of feature we want.
1473 */
Matthias Kaehlcked197f792017-07-31 11:37:28 -07001474 for (i = 0; i < timer_count; i++) {
Fu Weic2743a32017-04-01 01:51:04 +08001475 timer = &timers[i];
1476
1477 frame = arch_timer_mem_find_best_frame(timer);
1478 if (frame)
1479 break;
1480 }
1481
1482 if (frame)
1483 ret = arch_timer_mem_frame_register(frame);
1484out:
1485 kfree(timers);
1486 return ret;
1487}
1488
1489/* Initialize per-processor generic timer and memory-mapped timer(if present) */
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001490static int __init arch_timer_acpi_init(struct acpi_table_header *table)
1491{
Fu Weic2743a32017-04-01 01:51:04 +08001492 int ret, platform_timer_count;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001493
Fu Wei8a5c21d2017-01-18 21:25:26 +08001494 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001495 pr_warn("already initialized, skipping\n");
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001496 return -EINVAL;
1497 }
1498
Fu Wei8a5c21d2017-01-18 21:25:26 +08001499 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001500
Fu Weic2743a32017-04-01 01:51:04 +08001501 ret = acpi_gtdt_init(table, &platform_timer_count);
Fu Weif79d2092017-04-01 01:51:02 +08001502 if (ret) {
1503 pr_err("Failed to init GTDT table.\n");
1504 return ret;
1505 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001506
Fu Weiee34f1e2017-01-18 21:25:27 +08001507 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001508 acpi_gtdt_map_ppi(ARCH_TIMER_PHYS_NONSECURE_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001509
Fu Weiee34f1e2017-01-18 21:25:27 +08001510 arch_timer_ppi[ARCH_TIMER_VIRT_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001511 acpi_gtdt_map_ppi(ARCH_TIMER_VIRT_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001512
Fu Weiee34f1e2017-01-18 21:25:27 +08001513 arch_timer_ppi[ARCH_TIMER_HYP_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001514 acpi_gtdt_map_ppi(ARCH_TIMER_HYP_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001515
Fu Weica0e1b52017-03-22 00:31:15 +08001516 arch_timer_kvm_info.virtual_irq = arch_timer_ppi[ARCH_TIMER_VIRT_PPI];
1517
Fu Wei5d3dfa92017-03-22 00:31:13 +08001518 /*
1519 * When probing via ACPI, we have no mechanism to override the sysreg
1520 * CNTFRQ value. This *must* be correct.
1521 */
1522 arch_timer_rate = arch_timer_get_cntfrq();
1523 if (!arch_timer_rate) {
1524 pr_err(FW_BUG "frequency not available.\n");
1525 return -EINVAL;
1526 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001527
Fu Wei4502b6b2017-01-18 21:25:30 +08001528 arch_timer_uses_ppi = arch_timer_select_ppi();
1529 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1530 pr_err("No interrupt available, giving up\n");
1531 return -EINVAL;
1532 }
1533
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001534 /* Always-on capability */
Fu Weif79d2092017-04-01 01:51:02 +08001535 arch_timer_c3stop = acpi_gtdt_c3stop(arch_timer_uses_ppi);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001536
Marc Zyngier5a38bca2017-02-21 14:37:30 +00001537 /* Check for globally applicable workarounds */
1538 arch_timer_check_ool_workaround(ate_match_acpi_oem_info, table);
1539
Fu Weica0e1b52017-03-22 00:31:15 +08001540 ret = arch_timer_register();
1541 if (ret)
1542 return ret;
1543
Fu Weic2743a32017-04-01 01:51:04 +08001544 if (platform_timer_count &&
1545 arch_timer_mem_acpi_init(platform_timer_count))
1546 pr_err("Failed to initialize memory-mapped timer.\n");
1547
Fu Weica0e1b52017-03-22 00:31:15 +08001548 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001549}
Daniel Lezcano77d62f52017-05-26 17:42:25 +02001550TIMER_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001551#endif