blob: df23e020133645469d5774812c7d16b3c15549d3 [file] [log] [blame]
Yong Wu0df4fab2016-02-23 01:20:50 +08001/*
2 * Copyright (c) 2015-2016 MediaTek Inc.
3 * Author: Yong Wu <yong.wu@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
Yong Wu01e23c92016-03-14 06:01:11 +080014#include <linux/bootmem.h>
Yong Wu0df4fab2016-02-23 01:20:50 +080015#include <linux/bug.h>
16#include <linux/clk.h>
17#include <linux/component.h>
18#include <linux/device.h>
19#include <linux/dma-iommu.h>
20#include <linux/err.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/iommu.h>
24#include <linux/iopoll.h>
25#include <linux/list.h>
26#include <linux/of_address.h>
27#include <linux/of_iommu.h>
28#include <linux/of_irq.h>
29#include <linux/of_platform.h>
30#include <linux/platform_device.h>
31#include <linux/slab.h>
32#include <linux/spinlock.h>
33#include <asm/barrier.h>
Yong Wu0df4fab2016-02-23 01:20:50 +080034#include <soc/mediatek/smi.h>
35
Honghui Zhang9ca340c2016-06-08 17:50:58 +080036#include "mtk_iommu.h"
Yong Wu0df4fab2016-02-23 01:20:50 +080037
38#define REG_MMU_PT_BASE_ADDR 0x000
39
40#define REG_MMU_INVALIDATE 0x020
41#define F_ALL_INVLD 0x2
42#define F_MMU_INV_RANGE 0x1
43
44#define REG_MMU_INVLD_START_A 0x024
45#define REG_MMU_INVLD_END_A 0x028
46
47#define REG_MMU_INV_SEL 0x038
48#define F_INVLD_EN0 BIT(0)
49#define F_INVLD_EN1 BIT(1)
50
51#define REG_MMU_STANDARD_AXI_MODE 0x048
52#define REG_MMU_DCM_DIS 0x050
53
54#define REG_MMU_CTRL_REG 0x110
55#define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4)
Yong Wue6dec922017-08-21 19:00:16 +080056#define F_MMU_TF_PROTECT_SEL_SHIFT(data) \
57 ((data)->m4u_plat == M4U_MT2712 ? 4 : 5)
58/* It's named by F_MMU_TF_PROT_SEL in mt2712. */
59#define F_MMU_TF_PROTECT_SEL(prot, data) \
60 (((prot) & 0x3) << F_MMU_TF_PROTECT_SEL_SHIFT(data))
Yong Wu0df4fab2016-02-23 01:20:50 +080061
62#define REG_MMU_IVRP_PADDR 0x114
Yong Wu01e23c92016-03-14 06:01:11 +080063#define F_MMU_IVRP_PA_SET(pa, ext) (((pa) >> 1) | ((!!(ext)) << 31))
Yong Wu0df4fab2016-02-23 01:20:50 +080064
65#define REG_MMU_INT_CONTROL0 0x120
66#define F_L2_MULIT_HIT_EN BIT(0)
67#define F_TABLE_WALK_FAULT_INT_EN BIT(1)
68#define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2)
69#define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3)
70#define F_PREFETCH_FIFO_ERR_INT_EN BIT(5)
71#define F_MISS_FIFO_ERR_INT_EN BIT(6)
72#define F_INT_CLR_BIT BIT(12)
73
74#define REG_MMU_INT_MAIN_CONTROL 0x124
75#define F_INT_TRANSLATION_FAULT BIT(0)
76#define F_INT_MAIN_MULTI_HIT_FAULT BIT(1)
77#define F_INT_INVALID_PA_FAULT BIT(2)
78#define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3)
79#define F_INT_TLB_MISS_FAULT BIT(4)
80#define F_INT_MISS_TRANSACTION_FIFO_FAULT BIT(5)
81#define F_INT_PRETETCH_TRANSATION_FIFO_FAULT BIT(6)
82
83#define REG_MMU_CPE_DONE 0x12C
84
85#define REG_MMU_FAULT_ST1 0x134
86
87#define REG_MMU_FAULT_VA 0x13c
88#define F_MMU_FAULT_VA_MSK 0xfffff000
89#define F_MMU_FAULT_VA_WRITE_BIT BIT(1)
90#define F_MMU_FAULT_VA_LAYER_BIT BIT(0)
91
92#define REG_MMU_INVLD_PA 0x140
93#define REG_MMU_INT_ID 0x150
94#define F_MMU0_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7)
95#define F_MMU0_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f)
96
97#define MTK_PROTECT_PA_ALIGN 128
98
Yong Wua9467d92017-08-21 19:00:15 +080099/*
100 * Get the local arbiter ID and the portid within the larb arbiter
101 * from mtk_m4u_id which is defined by MTK_M4U_ID.
102 */
Yong Wue6dec922017-08-21 19:00:16 +0800103#define MTK_M4U_TO_LARB(id) (((id) >> 5) & 0xf)
Yong Wua9467d92017-08-21 19:00:15 +0800104#define MTK_M4U_TO_PORT(id) ((id) & 0x1f)
105
Yong Wu0df4fab2016-02-23 01:20:50 +0800106struct mtk_iommu_domain {
107 spinlock_t pgtlock; /* lock for page table */
108
109 struct io_pgtable_cfg cfg;
110 struct io_pgtable_ops *iop;
111
112 struct iommu_domain domain;
113};
114
Yong Wu0df4fab2016-02-23 01:20:50 +0800115static struct iommu_ops mtk_iommu_ops;
116
117static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
118{
119 return container_of(dom, struct mtk_iommu_domain, domain);
120}
121
122static void mtk_iommu_tlb_flush_all(void *cookie)
123{
124 struct mtk_iommu_data *data = cookie;
125
126 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, data->base + REG_MMU_INV_SEL);
127 writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
128 wmb(); /* Make sure the tlb flush all done */
129}
130
131static void mtk_iommu_tlb_add_flush_nosync(unsigned long iova, size_t size,
132 size_t granule, bool leaf,
133 void *cookie)
134{
135 struct mtk_iommu_data *data = cookie;
136
137 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, data->base + REG_MMU_INV_SEL);
138
139 writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
140 writel_relaxed(iova + size - 1, data->base + REG_MMU_INVLD_END_A);
141 writel_relaxed(F_MMU_INV_RANGE, data->base + REG_MMU_INVALIDATE);
Robin Murphy98a8f632017-07-06 17:55:30 +0100142 data->tlb_flush_active = true;
Yong Wu0df4fab2016-02-23 01:20:50 +0800143}
144
145static void mtk_iommu_tlb_sync(void *cookie)
146{
147 struct mtk_iommu_data *data = cookie;
148 int ret;
149 u32 tmp;
150
Robin Murphy98a8f632017-07-06 17:55:30 +0100151 /* Avoid timing out if there's nothing to wait for */
152 if (!data->tlb_flush_active)
153 return;
154
Yong Wu0df4fab2016-02-23 01:20:50 +0800155 ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE, tmp,
156 tmp != 0, 10, 100000);
157 if (ret) {
158 dev_warn(data->dev,
159 "Partial TLB flush timed out, falling back to full flush\n");
160 mtk_iommu_tlb_flush_all(cookie);
161 }
162 /* Clear the CPE status */
163 writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
Robin Murphy98a8f632017-07-06 17:55:30 +0100164 data->tlb_flush_active = false;
Yong Wu0df4fab2016-02-23 01:20:50 +0800165}
166
167static const struct iommu_gather_ops mtk_iommu_gather_ops = {
168 .tlb_flush_all = mtk_iommu_tlb_flush_all,
169 .tlb_add_flush = mtk_iommu_tlb_add_flush_nosync,
170 .tlb_sync = mtk_iommu_tlb_sync,
171};
172
173static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
174{
175 struct mtk_iommu_data *data = dev_id;
176 struct mtk_iommu_domain *dom = data->m4u_dom;
177 u32 int_state, regval, fault_iova, fault_pa;
178 unsigned int fault_larb, fault_port;
179 bool layer, write;
180
181 /* Read error info from registers */
182 int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
183 fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA);
184 layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
185 write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
186 fault_iova &= F_MMU_FAULT_VA_MSK;
187 fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA);
188 regval = readl_relaxed(data->base + REG_MMU_INT_ID);
189 fault_larb = F_MMU0_INT_ID_LARB_ID(regval);
190 fault_port = F_MMU0_INT_ID_PORT_ID(regval);
191
192 if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
193 write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
194 dev_err_ratelimited(
195 data->dev,
196 "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n",
197 int_state, fault_iova, fault_pa, fault_larb, fault_port,
198 layer, write ? "write" : "read");
199 }
200
201 /* Interrupt clear */
202 regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
203 regval |= F_INT_CLR_BIT;
204 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
205
206 mtk_iommu_tlb_flush_all(data);
207
208 return IRQ_HANDLED;
209}
210
211static void mtk_iommu_config(struct mtk_iommu_data *data,
212 struct device *dev, bool enable)
213{
Yong Wu0df4fab2016-02-23 01:20:50 +0800214 struct mtk_smi_larb_iommu *larb_mmu;
215 unsigned int larbid, portid;
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100216 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
217 int i;
Yong Wu0df4fab2016-02-23 01:20:50 +0800218
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100219 for (i = 0; i < fwspec->num_ids; ++i) {
220 larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
221 portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
Yong Wu0df4fab2016-02-23 01:20:50 +0800222 larb_mmu = &data->smi_imu.larb_imu[larbid];
223
224 dev_dbg(dev, "%s iommu port: %d\n",
225 enable ? "enable" : "disable", portid);
226
227 if (enable)
228 larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
229 else
230 larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
231 }
232}
233
234static int mtk_iommu_domain_finalise(struct mtk_iommu_data *data)
235{
236 struct mtk_iommu_domain *dom = data->m4u_dom;
237
238 spin_lock_init(&dom->pgtlock);
239
240 dom->cfg = (struct io_pgtable_cfg) {
241 .quirks = IO_PGTABLE_QUIRK_ARM_NS |
242 IO_PGTABLE_QUIRK_NO_PERMS |
243 IO_PGTABLE_QUIRK_TLBI_ON_MAP,
244 .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
245 .ias = 32,
246 .oas = 32,
247 .tlb = &mtk_iommu_gather_ops,
248 .iommu_dev = data->dev,
249 };
250
Yong Wu01e23c92016-03-14 06:01:11 +0800251 if (data->enable_4GB)
252 dom->cfg.quirks |= IO_PGTABLE_QUIRK_ARM_MTK_4GB;
253
Yong Wu0df4fab2016-02-23 01:20:50 +0800254 dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
255 if (!dom->iop) {
256 dev_err(data->dev, "Failed to alloc io pgtable\n");
257 return -EINVAL;
258 }
259
260 /* Update our support page sizes bitmap */
Robin Murphyd16e0fa2016-04-07 18:42:06 +0100261 dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
Yong Wu0df4fab2016-02-23 01:20:50 +0800262
263 writel(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0],
264 data->base + REG_MMU_PT_BASE_ADDR);
265 return 0;
266}
267
268static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
269{
270 struct mtk_iommu_domain *dom;
271
272 if (type != IOMMU_DOMAIN_DMA)
273 return NULL;
274
275 dom = kzalloc(sizeof(*dom), GFP_KERNEL);
276 if (!dom)
277 return NULL;
278
279 if (iommu_get_dma_cookie(&dom->domain)) {
280 kfree(dom);
281 return NULL;
282 }
283
284 dom->domain.geometry.aperture_start = 0;
285 dom->domain.geometry.aperture_end = DMA_BIT_MASK(32);
286 dom->domain.geometry.force_aperture = true;
287
288 return &dom->domain;
289}
290
291static void mtk_iommu_domain_free(struct iommu_domain *domain)
292{
293 iommu_put_dma_cookie(domain);
294 kfree(to_mtk_domain(domain));
295}
296
297static int mtk_iommu_attach_device(struct iommu_domain *domain,
298 struct device *dev)
299{
300 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100301 struct mtk_iommu_data *data = dev->iommu_fwspec->iommu_priv;
Yong Wu0df4fab2016-02-23 01:20:50 +0800302 int ret;
303
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100304 if (!data)
Yong Wu0df4fab2016-02-23 01:20:50 +0800305 return -ENODEV;
306
Yong Wu0df4fab2016-02-23 01:20:50 +0800307 if (!data->m4u_dom) {
308 data->m4u_dom = dom;
309 ret = mtk_iommu_domain_finalise(data);
310 if (ret) {
311 data->m4u_dom = NULL;
312 return ret;
313 }
Yong Wu0df4fab2016-02-23 01:20:50 +0800314 }
315
316 mtk_iommu_config(data, dev, true);
317 return 0;
318}
319
320static void mtk_iommu_detach_device(struct iommu_domain *domain,
321 struct device *dev)
322{
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100323 struct mtk_iommu_data *data = dev->iommu_fwspec->iommu_priv;
Yong Wu0df4fab2016-02-23 01:20:50 +0800324
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100325 if (!data)
Yong Wu0df4fab2016-02-23 01:20:50 +0800326 return;
327
Yong Wu0df4fab2016-02-23 01:20:50 +0800328 mtk_iommu_config(data, dev, false);
329}
330
331static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
332 phys_addr_t paddr, size_t size, int prot)
333{
334 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
335 unsigned long flags;
336 int ret;
337
338 spin_lock_irqsave(&dom->pgtlock, flags);
339 ret = dom->iop->map(dom->iop, iova, paddr, size, prot);
340 spin_unlock_irqrestore(&dom->pgtlock, flags);
341
342 return ret;
343}
344
345static size_t mtk_iommu_unmap(struct iommu_domain *domain,
346 unsigned long iova, size_t size)
347{
348 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
349 unsigned long flags;
350 size_t unmapsz;
351
352 spin_lock_irqsave(&dom->pgtlock, flags);
353 unmapsz = dom->iop->unmap(dom->iop, iova, size);
354 spin_unlock_irqrestore(&dom->pgtlock, flags);
355
356 return unmapsz;
357}
358
359static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
360 dma_addr_t iova)
361{
362 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
363 unsigned long flags;
364 phys_addr_t pa;
365
366 spin_lock_irqsave(&dom->pgtlock, flags);
367 pa = dom->iop->iova_to_phys(dom->iop, iova);
368 spin_unlock_irqrestore(&dom->pgtlock, flags);
369
370 return pa;
371}
372
373static int mtk_iommu_add_device(struct device *dev)
374{
Joerg Roedelb16c0172017-02-03 12:57:32 +0100375 struct mtk_iommu_data *data;
Yong Wu0df4fab2016-02-23 01:20:50 +0800376 struct iommu_group *group;
377
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100378 if (!dev->iommu_fwspec || dev->iommu_fwspec->ops != &mtk_iommu_ops)
379 return -ENODEV; /* Not a iommu client device */
Yong Wu0df4fab2016-02-23 01:20:50 +0800380
Joerg Roedelb16c0172017-02-03 12:57:32 +0100381 data = dev->iommu_fwspec->iommu_priv;
382 iommu_device_link(&data->iommu, dev);
383
Yong Wu0df4fab2016-02-23 01:20:50 +0800384 group = iommu_group_get_for_dev(dev);
385 if (IS_ERR(group))
386 return PTR_ERR(group);
387
388 iommu_group_put(group);
389 return 0;
390}
391
392static void mtk_iommu_remove_device(struct device *dev)
393{
Joerg Roedelb16c0172017-02-03 12:57:32 +0100394 struct mtk_iommu_data *data;
395
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100396 if (!dev->iommu_fwspec || dev->iommu_fwspec->ops != &mtk_iommu_ops)
Yong Wu0df4fab2016-02-23 01:20:50 +0800397 return;
398
Joerg Roedelb16c0172017-02-03 12:57:32 +0100399 data = dev->iommu_fwspec->iommu_priv;
400 iommu_device_unlink(&data->iommu, dev);
401
Yong Wu0df4fab2016-02-23 01:20:50 +0800402 iommu_group_remove_device(dev);
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100403 iommu_fwspec_free(dev);
Yong Wu0df4fab2016-02-23 01:20:50 +0800404}
405
406static struct iommu_group *mtk_iommu_device_group(struct device *dev)
407{
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100408 struct mtk_iommu_data *data = dev->iommu_fwspec->iommu_priv;
Yong Wu0df4fab2016-02-23 01:20:50 +0800409
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100410 if (!data)
Yong Wu0df4fab2016-02-23 01:20:50 +0800411 return ERR_PTR(-ENODEV);
412
413 /* All the client devices are in the same m4u iommu-group */
Yong Wu0df4fab2016-02-23 01:20:50 +0800414 if (!data->m4u_group) {
415 data->m4u_group = iommu_group_alloc();
416 if (IS_ERR(data->m4u_group))
417 dev_err(dev, "Failed to allocate M4U IOMMU group\n");
Robin Murphy3a8d40b2016-11-11 17:59:24 +0000418 } else {
419 iommu_group_ref_get(data->m4u_group);
Yong Wu0df4fab2016-02-23 01:20:50 +0800420 }
421 return data->m4u_group;
422}
423
424static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
425{
Yong Wu0df4fab2016-02-23 01:20:50 +0800426 struct platform_device *m4updev;
427
428 if (args->args_count != 1) {
429 dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
430 args->args_count);
431 return -EINVAL;
432 }
433
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100434 if (!dev->iommu_fwspec->iommu_priv) {
Yong Wu0df4fab2016-02-23 01:20:50 +0800435 /* Get the m4u device */
436 m4updev = of_find_device_by_node(args->np);
Yong Wu0df4fab2016-02-23 01:20:50 +0800437 if (WARN_ON(!m4updev))
438 return -EINVAL;
439
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100440 dev->iommu_fwspec->iommu_priv = platform_get_drvdata(m4updev);
Yong Wu0df4fab2016-02-23 01:20:50 +0800441 }
442
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100443 return iommu_fwspec_add_ids(dev, args->args, 1);
Yong Wu0df4fab2016-02-23 01:20:50 +0800444}
445
446static struct iommu_ops mtk_iommu_ops = {
447 .domain_alloc = mtk_iommu_domain_alloc,
448 .domain_free = mtk_iommu_domain_free,
449 .attach_dev = mtk_iommu_attach_device,
450 .detach_dev = mtk_iommu_detach_device,
451 .map = mtk_iommu_map,
452 .unmap = mtk_iommu_unmap,
453 .map_sg = default_iommu_map_sg,
454 .iova_to_phys = mtk_iommu_iova_to_phys,
455 .add_device = mtk_iommu_add_device,
456 .remove_device = mtk_iommu_remove_device,
457 .device_group = mtk_iommu_device_group,
458 .of_xlate = mtk_iommu_of_xlate,
459 .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
460};
461
462static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
463{
464 u32 regval;
465 int ret;
466
467 ret = clk_prepare_enable(data->bclk);
468 if (ret) {
469 dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
470 return ret;
471 }
472
Yong Wue6dec922017-08-21 19:00:16 +0800473 regval = F_MMU_TF_PROTECT_SEL(2, data);
474 if (data->m4u_plat == M4U_MT8173)
475 regval |= F_MMU_PREFETCH_RT_REPLACE_MOD;
Yong Wu0df4fab2016-02-23 01:20:50 +0800476 writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
477
478 regval = F_L2_MULIT_HIT_EN |
479 F_TABLE_WALK_FAULT_INT_EN |
480 F_PREETCH_FIFO_OVERFLOW_INT_EN |
481 F_MISS_FIFO_OVERFLOW_INT_EN |
482 F_PREFETCH_FIFO_ERR_INT_EN |
483 F_MISS_FIFO_ERR_INT_EN;
484 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
485
486 regval = F_INT_TRANSLATION_FAULT |
487 F_INT_MAIN_MULTI_HIT_FAULT |
488 F_INT_INVALID_PA_FAULT |
489 F_INT_ENTRY_REPLACEMENT_FAULT |
490 F_INT_TLB_MISS_FAULT |
491 F_INT_MISS_TRANSACTION_FIFO_FAULT |
492 F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
493 writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);
494
Yong Wu01e23c92016-03-14 06:01:11 +0800495 writel_relaxed(F_MMU_IVRP_PA_SET(data->protect_base, data->enable_4GB),
Yong Wu0df4fab2016-02-23 01:20:50 +0800496 data->base + REG_MMU_IVRP_PADDR);
Yong Wu0df4fab2016-02-23 01:20:50 +0800497 writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
Yong Wue6dec922017-08-21 19:00:16 +0800498
499 /* It's MISC control register whose default value is ok except mt8173.*/
500 if (data->m4u_plat == M4U_MT8173)
501 writel_relaxed(0, data->base + REG_MMU_STANDARD_AXI_MODE);
Yong Wu0df4fab2016-02-23 01:20:50 +0800502
503 if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
504 dev_name(data->dev), (void *)data)) {
505 writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
506 clk_disable_unprepare(data->bclk);
507 dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
508 return -ENODEV;
509 }
510
511 return 0;
512}
513
Yong Wu0df4fab2016-02-23 01:20:50 +0800514static const struct component_master_ops mtk_iommu_com_ops = {
515 .bind = mtk_iommu_bind,
516 .unbind = mtk_iommu_unbind,
517};
518
519static int mtk_iommu_probe(struct platform_device *pdev)
520{
521 struct mtk_iommu_data *data;
522 struct device *dev = &pdev->dev;
523 struct resource *res;
Joerg Roedelb16c0172017-02-03 12:57:32 +0100524 resource_size_t ioaddr;
Yong Wu0df4fab2016-02-23 01:20:50 +0800525 struct component_match *match = NULL;
526 void *protect;
Andrzej Hajda0b6c0ad2016-03-01 10:36:23 +0100527 int i, larb_nr, ret;
Yong Wu0df4fab2016-02-23 01:20:50 +0800528
529 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
530 if (!data)
531 return -ENOMEM;
532 data->dev = dev;
Yong Wue6dec922017-08-21 19:00:16 +0800533 data->m4u_plat = (enum mtk_iommu_plat)of_device_get_match_data(dev);
Yong Wu0df4fab2016-02-23 01:20:50 +0800534
535 /* Protect memory. HW will access here while translation fault.*/
536 protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
537 if (!protect)
538 return -ENOMEM;
539 data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
540
Yong Wu01e23c92016-03-14 06:01:11 +0800541 /* Whether the current dram is over 4GB */
542 data->enable_4GB = !!(max_pfn > (0xffffffffUL >> PAGE_SHIFT));
543
Yong Wu0df4fab2016-02-23 01:20:50 +0800544 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
545 data->base = devm_ioremap_resource(dev, res);
546 if (IS_ERR(data->base))
547 return PTR_ERR(data->base);
Joerg Roedelb16c0172017-02-03 12:57:32 +0100548 ioaddr = res->start;
Yong Wu0df4fab2016-02-23 01:20:50 +0800549
550 data->irq = platform_get_irq(pdev, 0);
551 if (data->irq < 0)
552 return data->irq;
553
554 data->bclk = devm_clk_get(dev, "bclk");
555 if (IS_ERR(data->bclk))
556 return PTR_ERR(data->bclk);
557
558 larb_nr = of_count_phandle_with_args(dev->of_node,
559 "mediatek,larbs", NULL);
560 if (larb_nr < 0)
561 return larb_nr;
562 data->smi_imu.larb_nr = larb_nr;
563
564 for (i = 0; i < larb_nr; i++) {
565 struct device_node *larbnode;
566 struct platform_device *plarbdev;
Yong Wue6dec922017-08-21 19:00:16 +0800567 u32 id;
Yong Wu0df4fab2016-02-23 01:20:50 +0800568
569 larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
570 if (!larbnode)
571 return -EINVAL;
572
573 if (!of_device_is_available(larbnode))
574 continue;
575
Yong Wue6dec922017-08-21 19:00:16 +0800576 ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
577 if (ret)/* The id is consecutive if there is no this property */
578 id = i;
579
Yong Wu0df4fab2016-02-23 01:20:50 +0800580 plarbdev = of_find_device_by_node(larbnode);
Yong Wue6dec922017-08-21 19:00:16 +0800581 if (!plarbdev)
582 return -EPROBE_DEFER;
583 data->smi_imu.larb_imu[id].dev = &plarbdev->dev;
Yong Wu0df4fab2016-02-23 01:20:50 +0800584
Russell King00c7c812016-10-19 11:30:34 +0100585 component_match_add_release(dev, &match, release_of,
586 compare_of, larbnode);
Yong Wu0df4fab2016-02-23 01:20:50 +0800587 }
588
589 platform_set_drvdata(pdev, data);
590
591 ret = mtk_iommu_hw_init(data);
592 if (ret)
593 return ret;
594
Joerg Roedelb16c0172017-02-03 12:57:32 +0100595 ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
596 "mtk-iommu.%pa", &ioaddr);
597 if (ret)
598 return ret;
599
600 iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
601 iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode);
602
603 ret = iommu_device_register(&data->iommu);
604 if (ret)
605 return ret;
606
Yong Wu0df4fab2016-02-23 01:20:50 +0800607 if (!iommu_present(&platform_bus_type))
608 bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
609
610 return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
611}
612
613static int mtk_iommu_remove(struct platform_device *pdev)
614{
615 struct mtk_iommu_data *data = platform_get_drvdata(pdev);
616
Joerg Roedelb16c0172017-02-03 12:57:32 +0100617 iommu_device_sysfs_remove(&data->iommu);
618 iommu_device_unregister(&data->iommu);
619
Yong Wu0df4fab2016-02-23 01:20:50 +0800620 if (iommu_present(&platform_bus_type))
621 bus_set_iommu(&platform_bus_type, NULL);
622
623 free_io_pgtable_ops(data->m4u_dom->iop);
624 clk_disable_unprepare(data->bclk);
625 devm_free_irq(&pdev->dev, data->irq, data);
626 component_master_del(&pdev->dev, &mtk_iommu_com_ops);
627 return 0;
628}
629
Arnd Bergmannfd99f792016-02-29 10:19:07 +0100630static int __maybe_unused mtk_iommu_suspend(struct device *dev)
Yong Wu0df4fab2016-02-23 01:20:50 +0800631{
632 struct mtk_iommu_data *data = dev_get_drvdata(dev);
633 struct mtk_iommu_suspend_reg *reg = &data->reg;
634 void __iomem *base = data->base;
635
636 reg->standard_axi_mode = readl_relaxed(base +
637 REG_MMU_STANDARD_AXI_MODE);
638 reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
639 reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
640 reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
641 reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
642 return 0;
643}
644
Arnd Bergmannfd99f792016-02-29 10:19:07 +0100645static int __maybe_unused mtk_iommu_resume(struct device *dev)
Yong Wu0df4fab2016-02-23 01:20:50 +0800646{
647 struct mtk_iommu_data *data = dev_get_drvdata(dev);
648 struct mtk_iommu_suspend_reg *reg = &data->reg;
649 void __iomem *base = data->base;
650
Yong Wu0df4fab2016-02-23 01:20:50 +0800651 writel_relaxed(reg->standard_axi_mode,
652 base + REG_MMU_STANDARD_AXI_MODE);
653 writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
654 writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
655 writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
656 writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
Yong Wu01e23c92016-03-14 06:01:11 +0800657 writel_relaxed(F_MMU_IVRP_PA_SET(data->protect_base, data->enable_4GB),
Yong Wu0df4fab2016-02-23 01:20:50 +0800658 base + REG_MMU_IVRP_PADDR);
Yong Wue6dec922017-08-21 19:00:16 +0800659 if (data->m4u_dom)
660 writel(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0],
661 base + REG_MMU_PT_BASE_ADDR);
Yong Wu0df4fab2016-02-23 01:20:50 +0800662 return 0;
663}
664
Yong Wue6dec922017-08-21 19:00:16 +0800665static const struct dev_pm_ops mtk_iommu_pm_ops = {
Yong Wu0df4fab2016-02-23 01:20:50 +0800666 SET_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
667};
668
669static const struct of_device_id mtk_iommu_of_ids[] = {
Yong Wue6dec922017-08-21 19:00:16 +0800670 { .compatible = "mediatek,mt2712-m4u", .data = (void *)M4U_MT2712},
671 { .compatible = "mediatek,mt8173-m4u", .data = (void *)M4U_MT8173},
Yong Wu0df4fab2016-02-23 01:20:50 +0800672 {}
673};
674
675static struct platform_driver mtk_iommu_driver = {
676 .probe = mtk_iommu_probe,
677 .remove = mtk_iommu_remove,
678 .driver = {
679 .name = "mtk-iommu",
Yong Wue6dec922017-08-21 19:00:16 +0800680 .of_match_table = of_match_ptr(mtk_iommu_of_ids),
Yong Wu0df4fab2016-02-23 01:20:50 +0800681 .pm = &mtk_iommu_pm_ops,
682 }
683};
684
Yong Wue6dec922017-08-21 19:00:16 +0800685static int __init mtk_iommu_init(void)
Yong Wu0df4fab2016-02-23 01:20:50 +0800686{
687 int ret;
Yong Wu0df4fab2016-02-23 01:20:50 +0800688
689 ret = platform_driver_register(&mtk_iommu_driver);
Yong Wue6dec922017-08-21 19:00:16 +0800690 if (ret != 0)
691 pr_err("Failed to register MTK IOMMU driver\n");
Yong Wu0df4fab2016-02-23 01:20:50 +0800692
Yong Wue6dec922017-08-21 19:00:16 +0800693 return ret;
Yong Wu0df4fab2016-02-23 01:20:50 +0800694}
695
Yong Wue6dec922017-08-21 19:00:16 +0800696subsys_initcall(mtk_iommu_init)