blob: 101ed79deec4cb4a43433b99ebcf44705392dba7 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/entry-macro.S
3 *
4 * Low-level IRQ helper macros for OMAP-based platforms
5 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07006 * Copyright (C) 2009 Texas Instruments
7 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
8 *
Russell Kinga09e64f2008-08-05 16:14:15 +01009 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13#include <mach/hardware.h>
14#include <mach/io.h>
15#include <mach/irqs.h>
Santosh Shilimkar44169072009-05-28 14:16:04 -070016#include <asm/hardware/gic.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010017
Tony Lindgrence491cf2009-10-20 09:40:47 -070018#include <plat/omap24xx.h>
19#include <plat/omap34xx.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070020#include <plat/omap44xx.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021
Tony Lindgren95d2b4e2010-02-15 09:27:24 -080022#define OMAP2_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE)
23#define OMAP3_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE)
24#define OMAP4_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP44XX_GIC_CPU_BASE)
25#define INTCPS_SIR_IRQ_OFFSET 0x0040 /* omap2/3 active interrupt offset */
26#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
27
Russell Kinga09e64f2008-08-05 16:14:15 +010028 .macro disable_fiq
29 .endm
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031 .macro arch_ret_to_user, tmp1, tmp2
32 .endm
33
Tony Lindgren95561752010-02-15 09:26:51 -080034#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
35
Tony Lindgren95561752010-02-15 09:26:51 -080036 .pushsection .data
37omap_irq_base: .word 0
38 .popsection
39
40#if defined(CONFIG_ARCH_OMAP2) && defined(CONFIG_ARCH_OMAP3)
41 /* Configure the interrupt base on the first interrupt */
42 .macro get_irqnr_preamble, base, tmp
439:
44 ldr \base, =omap_irq_base @ irq base address
45 ldr \base, [\base, #0] @ irq base value
46 cmp \base, #0 @ already configured?
47 bne 9998f @ nothing to do
48
49 mrc p15, 0, \tmp, c0, c0, 0 @ get processor revision
50 and \tmp, \tmp, #0x000f0000 @ only check architecture
51 cmp \tmp, #0x00060000 @ is v6?
52 beq 2400f @ found v6 so it's omap24xx
53 cmp \tmp, #0x000f0000 @ is cortex?
54 beq 3400f @ found v7 so it's omap34xx
552400: ldr \base, =OMAP2_IRQ_BASE
56 ldr \tmp, =omap_irq_base
57 str \base, [\tmp, #0]
58 b 9b
593400: ldr \base, =OMAP3_IRQ_BASE
60 ldr \tmp, =omap_irq_base
61 str \base, [\tmp, #0]
62 b 9b
639998:
64 .endm
65#else
66 .macro get_irqnr_preamble, base, tmp
67#ifdef CONFIG_ARCH_OMAP2
68 ldr \base, =OMAP2_IRQ_BASE
69#else
70 ldr \base, =OMAP3_IRQ_BASE
71#endif
72 .endm
73#endif
74 /* Check the pending interrupts. Note that base already set */
Russell Kinga09e64f2008-08-05 16:14:15 +010075 .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
Russell Kinga09e64f2008-08-05 16:14:15 +010076 ldr \irqnr, [\base, #0x98] /* IRQ pending reg 1 */
77 cmp \irqnr, #0x0
Tony Lindgren95561752010-02-15 09:26:51 -080078 bne 9999f
Russell Kinga09e64f2008-08-05 16:14:15 +010079 ldr \irqnr, [\base, #0xb8] /* IRQ pending reg 2 */
80 cmp \irqnr, #0x0
Tony Lindgren95561752010-02-15 09:26:51 -080081 bne 9999f
Russell Kinga09e64f2008-08-05 16:14:15 +010082 ldr \irqnr, [\base, #0xd8] /* IRQ pending reg 3 */
83 cmp \irqnr, #0x0
Tony Lindgren95561752010-02-15 09:26:51 -0800849999:
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030085 ldrne \irqnr, [\base, #INTCPS_SIR_IRQ_OFFSET]
Tony Lindgren52414732008-11-04 13:35:07 -080086 and \irqnr, \irqnr, #ACTIVEIRQ_MASK /* Clear spurious bits */
Russell Kinga09e64f2008-08-05 16:14:15 +010087
88 .endm
Tony Lindgren95561752010-02-15 09:26:51 -080089#endif
90
91
92#ifdef CONFIG_ARCH_OMAP4
93
Tony Lindgren95561752010-02-15 09:26:51 -080094 .macro get_irqnr_preamble, base, tmp
Tony Lindgrenbe8f3172010-02-15 09:27:25 -080095 ldr \base, =OMAP4_IRQ_BASE
Tony Lindgren95561752010-02-15 09:26:51 -080096 .endm
97
Santosh Shilimkar44169072009-05-28 14:16:04 -070098 /*
99 * The interrupt numbering scheme is defined in the
100 * interrupt controller spec. To wit:
101 *
102 * Interrupts 0-15 are IPI
103 * 16-28 are reserved
104 * 29-31 are local. We allow 30 to be used for the watchdog.
105 * 32-1020 are global
106 * 1021-1022 are reserved
107 * 1023 is "spurious" (no interrupt)
108 *
109 * For now, we ignore all local interrupts so only return an
110 * interrupt if it's between 30 and 1020. The test_for_ipi
111 * routine below will pick up on IPIs.
112 * A simple read from the controller will tell us the number
113 * of the highest priority enabled interrupt.
114 * We then just need to check whether it is in the
115 * valid range for an IRQ (30-1020 inclusive).
116 */
117 .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
Santosh Shilimkar44169072009-05-28 14:16:04 -0700118 ldr \irqstat, [\base, #GIC_CPU_INTACK]
119
120 ldr \tmp, =1021
121
122 bic \irqnr, \irqstat, #0x1c00
123
124 cmp \irqnr, #29
125 cmpcc \irqnr, \irqnr
126 cmpne \irqnr, \tmp
127 cmpcs \irqnr, \irqnr
128 .endm
Santosh Shilimkar39e1d4c2009-04-28 20:52:00 +0530129
130 /* We assume that irqstat (the raw value of the IRQ acknowledge
131 * register) is preserved from the macro above.
132 * If there is an IPI, we immediately signal end of interrupt
133 * on the controller, since this requires the original irqstat
134 * value which we won't easily be able to recreate later.
135 */
136
137 .macro test_for_ipi, irqnr, irqstat, base, tmp
138 bic \irqnr, \irqstat, #0x1c00
139 cmp \irqnr, #16
140 it cc
141 strcc \irqstat, [\base, #GIC_CPU_EOI]
142 it cs
143 cmpcs \irqnr, \irqnr
144 .endm
145
146 /* As above, this assumes that irqstat and base are preserved */
147
148 .macro test_for_ltirq, irqnr, irqstat, base, tmp
149 bic \irqnr, \irqstat, #0x1c00
150 mov \tmp, #0
151 cmp \irqnr, #29
152 itt eq
153 moveq \tmp, #1
154 streq \irqstat, [\base, #GIC_CPU_EOI]
155 cmp \tmp, #0
156 .endm
Santosh Shilimkar44169072009-05-28 14:16:04 -0700157#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100158
159 .macro irq_prio_table
160 .endm