blob: 743e4c6b4529b5d60af4cb83a4d462ace057fdbf [file] [log] [blame]
Glauber Costac048fdf2008-03-03 14:12:54 -03001#include <linux/init.h>
2
3#include <linux/mm.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03004#include <linux/spinlock.h>
5#include <linux/smp.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03006#include <linux/interrupt.h>
Paul Gortmaker4b599fe2016-07-13 20:18:55 -04007#include <linux/export.h>
Shaohua Li93296722010-10-20 11:07:03 +08008#include <linux/cpu.h>
Glauber Costac048fdf2008-03-03 14:12:54 -03009
Glauber Costac048fdf2008-03-03 14:12:54 -030010#include <asm/tlbflush.h>
Glauber Costac048fdf2008-03-03 14:12:54 -030011#include <asm/mmu_context.h>
Jan Beulich350f8f52009-11-13 11:54:40 +000012#include <asm/cache.h>
Tejun Heo6dd01be2009-01-21 17:26:06 +090013#include <asm/apic.h>
Tejun Heobdbcdd42009-01-21 17:26:06 +090014#include <asm/uv/uv.h>
Alex Shi3df32122012-06-28 09:02:20 +080015#include <linux/debugfs.h>
Glauber Costa5af55732008-03-25 13:28:56 -030016
Glauber Costac048fdf2008-03-03 14:12:54 -030017/*
18 * Smarter SMP flushing macros.
19 * c/o Linus Torvalds.
20 *
21 * These mean you can really definitely utterly forget about
22 * writing to user space from interrupts. (Its not allowed anyway).
23 *
24 * Optimizations Manfred Spraul <manfred@colorfullife.com>
25 *
26 * More scalable flush, from Andi Kleen
27 *
Alex Shi52aec332012-06-28 09:02:23 +080028 * Implement flush IPI by CALL_FUNCTION_VECTOR, Alex Shi
Glauber Costac048fdf2008-03-03 14:12:54 -030029 */
30
Andy Lutomirskie1074882016-04-26 09:39:07 -070031#ifdef CONFIG_SMP
32
Alex Shi52aec332012-06-28 09:02:23 +080033struct flush_tlb_info {
34 struct mm_struct *flush_mm;
35 unsigned long flush_start;
36 unsigned long flush_end;
37};
Shaohua Li93296722010-10-20 11:07:03 +080038
Glauber Costac048fdf2008-03-03 14:12:54 -030039/*
40 * We cannot call mmdrop() because we are in interrupt context,
41 * instead update mm->cpu_vm_mask.
42 */
43void leave_mm(int cpu)
44{
Linus Torvalds02171b42012-05-23 11:06:59 -070045 struct mm_struct *active_mm = this_cpu_read(cpu_tlbstate.active_mm);
Alex Shic6ae41e2012-05-11 15:35:27 +080046 if (this_cpu_read(cpu_tlbstate.state) == TLBSTATE_OK)
Glauber Costac048fdf2008-03-03 14:12:54 -030047 BUG();
Suresh Siddhaa6fca402012-03-22 17:01:25 -070048 if (cpumask_test_cpu(cpu, mm_cpumask(active_mm))) {
49 cpumask_clear_cpu(cpu, mm_cpumask(active_mm));
50 load_cr3(swapper_pg_dir);
Dave Hansen7c7f1542014-08-07 10:58:41 -070051 /*
52 * This gets called in the idle path where RCU
53 * functions differently. Tracing normally
54 * uses RCU, so we have to call the tracepoint
55 * specially here.
56 */
57 trace_tlb_flush_rcuidle(TLB_FLUSH_ON_TASK_SWITCH, TLB_FLUSH_ALL);
Suresh Siddhaa6fca402012-03-22 17:01:25 -070058 }
Glauber Costac048fdf2008-03-03 14:12:54 -030059}
60EXPORT_SYMBOL_GPL(leave_mm);
61
Andy Lutomirski69c03192016-04-26 09:39:08 -070062#endif /* CONFIG_SMP */
63
64void switch_mm(struct mm_struct *prev, struct mm_struct *next,
65 struct task_struct *tsk)
66{
Andy Lutomirski078194f2016-04-26 09:39:09 -070067 unsigned long flags;
68
69 local_irq_save(flags);
70 switch_mm_irqs_off(prev, next, tsk);
71 local_irq_restore(flags);
72}
73
74void switch_mm_irqs_off(struct mm_struct *prev, struct mm_struct *next,
75 struct task_struct *tsk)
76{
Andy Lutomirski69c03192016-04-26 09:39:08 -070077 unsigned cpu = smp_processor_id();
78
79 if (likely(prev != next)) {
Andy Lutomirskie37e43a2016-08-11 02:35:23 -070080 if (IS_ENABLED(CONFIG_VMAP_STACK)) {
81 /*
82 * If our current stack is in vmalloc space and isn't
83 * mapped in the new pgd, we'll double-fault. Forcibly
84 * map it.
85 */
86 unsigned int stack_pgd_index = pgd_index(current_stack_pointer());
87
88 pgd_t *pgd = next->pgd + stack_pgd_index;
89
90 if (unlikely(pgd_none(*pgd)))
91 set_pgd(pgd, init_mm.pgd[stack_pgd_index]);
92 }
93
Andy Lutomirski69c03192016-04-26 09:39:08 -070094#ifdef CONFIG_SMP
95 this_cpu_write(cpu_tlbstate.state, TLBSTATE_OK);
96 this_cpu_write(cpu_tlbstate.active_mm, next);
97#endif
Andy Lutomirskie37e43a2016-08-11 02:35:23 -070098
Andy Lutomirski69c03192016-04-26 09:39:08 -070099 cpumask_set_cpu(cpu, mm_cpumask(next));
100
101 /*
102 * Re-load page tables.
103 *
104 * This logic has an ordering constraint:
105 *
106 * CPU 0: Write to a PTE for 'next'
107 * CPU 0: load bit 1 in mm_cpumask. if nonzero, send IPI.
108 * CPU 1: set bit 1 in next's mm_cpumask
109 * CPU 1: load from the PTE that CPU 0 writes (implicit)
110 *
111 * We need to prevent an outcome in which CPU 1 observes
112 * the new PTE value and CPU 0 observes bit 1 clear in
113 * mm_cpumask. (If that occurs, then the IPI will never
114 * be sent, and CPU 0's TLB will contain a stale entry.)
115 *
116 * The bad outcome can occur if either CPU's load is
117 * reordered before that CPU's store, so both CPUs must
118 * execute full barriers to prevent this from happening.
119 *
120 * Thus, switch_mm needs a full barrier between the
121 * store to mm_cpumask and any operation that could load
122 * from next->pgd. TLB fills are special and can happen
123 * due to instruction fetches or for no reason at all,
124 * and neither LOCK nor MFENCE orders them.
125 * Fortunately, load_cr3() is serializing and gives the
126 * ordering guarantee we need.
127 *
128 */
129 load_cr3(next->pgd);
130
131 trace_tlb_flush(TLB_FLUSH_ON_TASK_SWITCH, TLB_FLUSH_ALL);
132
133 /* Stop flush ipis for the previous mm */
134 cpumask_clear_cpu(cpu, mm_cpumask(prev));
135
136 /* Load per-mm CR4 state */
137 load_mm_cr4(next);
138
139#ifdef CONFIG_MODIFY_LDT_SYSCALL
140 /*
141 * Load the LDT, if the LDT is different.
142 *
143 * It's possible that prev->context.ldt doesn't match
144 * the LDT register. This can happen if leave_mm(prev)
145 * was called and then modify_ldt changed
146 * prev->context.ldt but suppressed an IPI to this CPU.
147 * In this case, prev->context.ldt != NULL, because we
148 * never set context.ldt to NULL while the mm still
149 * exists. That means that next->context.ldt !=
150 * prev->context.ldt, because mms never share an LDT.
151 */
152 if (unlikely(prev->context.ldt != next->context.ldt))
153 load_mm_ldt(next);
154#endif
155 }
156#ifdef CONFIG_SMP
157 else {
158 this_cpu_write(cpu_tlbstate.state, TLBSTATE_OK);
159 BUG_ON(this_cpu_read(cpu_tlbstate.active_mm) != next);
160
161 if (!cpumask_test_cpu(cpu, mm_cpumask(next))) {
162 /*
163 * On established mms, the mm_cpumask is only changed
164 * from irq context, from ptep_clear_flush() while in
165 * lazy tlb mode, and here. Irqs are blocked during
166 * schedule, protecting us from simultaneous changes.
167 */
168 cpumask_set_cpu(cpu, mm_cpumask(next));
169
170 /*
171 * We were in lazy tlb mode and leave_mm disabled
172 * tlb flush IPI delivery. We must reload CR3
173 * to make sure to use no freed page tables.
174 *
175 * As above, load_cr3() is serializing and orders TLB
176 * fills with respect to the mm_cpumask write.
177 */
178 load_cr3(next->pgd);
179 trace_tlb_flush(TLB_FLUSH_ON_TASK_SWITCH, TLB_FLUSH_ALL);
180 load_mm_cr4(next);
181 load_mm_ldt(next);
182 }
183 }
184#endif
185}
186
187#ifdef CONFIG_SMP
188
Glauber Costac048fdf2008-03-03 14:12:54 -0300189/*
Glauber Costac048fdf2008-03-03 14:12:54 -0300190 * The flush IPI assumes that a thread switch happens in this order:
191 * [cpu0: the cpu that switches]
192 * 1) switch_mm() either 1a) or 1b)
193 * 1a) thread switch to a different mm
Alex Shi52aec332012-06-28 09:02:23 +0800194 * 1a1) set cpu_tlbstate to TLBSTATE_OK
195 * Now the tlb flush NMI handler flush_tlb_func won't call leave_mm
196 * if cpu0 was in lazy tlb mode.
197 * 1a2) update cpu active_mm
Glauber Costac048fdf2008-03-03 14:12:54 -0300198 * Now cpu0 accepts tlb flushes for the new mm.
Alex Shi52aec332012-06-28 09:02:23 +0800199 * 1a3) cpu_set(cpu, new_mm->cpu_vm_mask);
Glauber Costac048fdf2008-03-03 14:12:54 -0300200 * Now the other cpus will send tlb flush ipis.
201 * 1a4) change cr3.
Alex Shi52aec332012-06-28 09:02:23 +0800202 * 1a5) cpu_clear(cpu, old_mm->cpu_vm_mask);
203 * Stop ipi delivery for the old mm. This is not synchronized with
204 * the other cpus, but flush_tlb_func ignore flush ipis for the wrong
205 * mm, and in the worst case we perform a superfluous tlb flush.
Glauber Costac048fdf2008-03-03 14:12:54 -0300206 * 1b) thread switch without mm change
Alex Shi52aec332012-06-28 09:02:23 +0800207 * cpu active_mm is correct, cpu0 already handles flush ipis.
208 * 1b1) set cpu_tlbstate to TLBSTATE_OK
Glauber Costac048fdf2008-03-03 14:12:54 -0300209 * 1b2) test_and_set the cpu bit in cpu_vm_mask.
210 * Atomically set the bit [other cpus will start sending flush ipis],
211 * and test the bit.
212 * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
213 * 2) switch %%esp, ie current
214 *
215 * The interrupt must handle 2 special cases:
216 * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
217 * - the cpu performs speculative tlb reads, i.e. even if the cpu only
218 * runs in kernel space, the cpu could load tlb entries for user space
219 * pages.
220 *
Alex Shi52aec332012-06-28 09:02:23 +0800221 * The good news is that cpu_tlbstate is local to each cpu, no
Glauber Costac048fdf2008-03-03 14:12:54 -0300222 * write/read ordering problems.
223 */
224
225/*
Alex Shi52aec332012-06-28 09:02:23 +0800226 * TLB flush funcation:
Glauber Costac048fdf2008-03-03 14:12:54 -0300227 * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
228 * 2) Leave the mm if we are in the lazy tlb mode.
Glauber Costac048fdf2008-03-03 14:12:54 -0300229 */
Alex Shi52aec332012-06-28 09:02:23 +0800230static void flush_tlb_func(void *info)
Glauber Costac048fdf2008-03-03 14:12:54 -0300231{
Alex Shi52aec332012-06-28 09:02:23 +0800232 struct flush_tlb_info *f = info;
Glauber Costac048fdf2008-03-03 14:12:54 -0300233
Tomoki Sekiyamafd0f5862012-09-26 11:11:28 +0900234 inc_irq_stat(irq_tlb_count);
235
Nadav Amit858eaaa72016-04-01 14:31:26 -0700236 if (f->flush_mm && f->flush_mm != this_cpu_read(cpu_tlbstate.active_mm))
Alex Shi52aec332012-06-28 09:02:23 +0800237 return;
Glauber Costac048fdf2008-03-03 14:12:54 -0300238
Mel Gormanec659932014-01-21 14:33:16 -0800239 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH_RECEIVED);
Glauber Costac048fdf2008-03-03 14:12:54 -0300240
Andy Lutomirskib3b90e52017-05-22 15:30:02 -0700241 if (this_cpu_read(cpu_tlbstate.state) != TLBSTATE_OK) {
242 leave_mm(smp_processor_id());
243 return;
244 }
245
246 if (f->flush_end == TLB_FLUSH_ALL) {
247 local_flush_tlb();
248 trace_tlb_flush(TLB_REMOTE_SHOOTDOWN, TLB_FLUSH_ALL);
249 } else {
250 unsigned long addr;
251 unsigned long nr_pages =
252 (f->flush_end - f->flush_start) / PAGE_SIZE;
253 addr = f->flush_start;
254 while (addr < f->flush_end) {
255 __flush_tlb_single(addr);
256 addr += PAGE_SIZE;
257 }
258 trace_tlb_flush(TLB_REMOTE_SHOOTDOWN, nr_pages);
259 }
Glauber Costac048fdf2008-03-03 14:12:54 -0300260}
261
Rusty Russell4595f962009-01-10 21:58:09 -0800262void native_flush_tlb_others(const struct cpumask *cpumask,
Alex Shie7b52ff2012-06-28 09:02:17 +0800263 struct mm_struct *mm, unsigned long start,
264 unsigned long end)
Rusty Russell4595f962009-01-10 21:58:09 -0800265{
Alex Shi52aec332012-06-28 09:02:23 +0800266 struct flush_tlb_info info;
Nadav Amit18c98242016-04-01 14:31:23 -0700267
Alex Shi52aec332012-06-28 09:02:23 +0800268 info.flush_mm = mm;
269 info.flush_start = start;
270 info.flush_end = end;
271
Mel Gormanec659932014-01-21 14:33:16 -0800272 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH);
Nadav Amit18c98242016-04-01 14:31:23 -0700273 if (end == TLB_FLUSH_ALL)
274 trace_tlb_flush(TLB_REMOTE_SEND_IPI, TLB_FLUSH_ALL);
275 else
276 trace_tlb_flush(TLB_REMOTE_SEND_IPI,
277 (end - start) >> PAGE_SHIFT);
278
Rusty Russell4595f962009-01-10 21:58:09 -0800279 if (is_uv_system()) {
Tejun Heobdbcdd42009-01-21 17:26:06 +0900280 unsigned int cpu;
Rusty Russell4595f962009-01-10 21:58:09 -0800281
Xiao Guangrong25542c62011-03-15 09:57:37 +0800282 cpu = smp_processor_id();
Alex Shie7b52ff2012-06-28 09:02:17 +0800283 cpumask = uv_flush_tlb_others(cpumask, mm, start, end, cpu);
Tejun Heobdbcdd42009-01-21 17:26:06 +0900284 if (cpumask)
Alex Shi52aec332012-06-28 09:02:23 +0800285 smp_call_function_many(cpumask, flush_tlb_func,
286 &info, 1);
Mike Travis0e219902009-01-10 21:58:10 -0800287 return;
Rusty Russell4595f962009-01-10 21:58:09 -0800288 }
Alex Shi52aec332012-06-28 09:02:23 +0800289 smp_call_function_many(cpumask, flush_tlb_func, &info, 1);
Rusty Russell4595f962009-01-10 21:58:09 -0800290}
291
Dave Hansena5102472014-07-31 08:41:03 -0700292/*
293 * See Documentation/x86/tlb.txt for details. We choose 33
294 * because it is large enough to cover the vast majority (at
295 * least 95%) of allocations, and is small enough that we are
296 * confident it will not cause too much overhead. Each single
297 * flush is about 100 ns, so this caps the maximum overhead at
298 * _about_ 3,000 ns.
299 *
300 * This is in units of pages.
301 */
Jeremiah Mahler86426852014-08-09 00:38:33 -0700302static unsigned long tlb_single_page_flush_ceiling __read_mostly = 33;
Dave Hansene9f4e0a2014-07-31 08:40:55 -0700303
Alex Shi611ae8e2012-06-28 09:02:22 +0800304void flush_tlb_mm_range(struct mm_struct *mm, unsigned long start,
305 unsigned long end, unsigned long vmflag)
306{
307 unsigned long addr;
Dave Hansen9dfa6de2014-07-31 08:40:56 -0700308 /* do a global flush by default */
309 unsigned long base_pages_to_flush = TLB_FLUSH_ALL;
Alex Shi611ae8e2012-06-28 09:02:22 +0800310
311 preempt_disable();
Andy Lutomirskice273742017-04-22 00:01:21 -0700312
313 if ((end != TLB_FLUSH_ALL) && !(vmflag & VM_HUGETLB))
314 base_pages_to_flush = (end - start) >> PAGE_SHIFT;
315 if (base_pages_to_flush > tlb_single_page_flush_ceiling)
316 base_pages_to_flush = TLB_FLUSH_ALL;
317
Andy Lutomirski71b3c122016-01-06 12:21:01 -0800318 if (current->active_mm != mm) {
319 /* Synchronize with switch_mm. */
320 smp_mb();
321
Dave Hansen4995ab92014-07-31 08:40:54 -0700322 goto out;
Andy Lutomirski71b3c122016-01-06 12:21:01 -0800323 }
Alex Shi611ae8e2012-06-28 09:02:22 +0800324
325 if (!current->mm) {
326 leave_mm(smp_processor_id());
Andy Lutomirski71b3c122016-01-06 12:21:01 -0800327
328 /* Synchronize with switch_mm. */
329 smp_mb();
330
Dave Hansen4995ab92014-07-31 08:40:54 -0700331 goto out;
Alex Shi611ae8e2012-06-28 09:02:22 +0800332 }
333
Andy Lutomirski71b3c122016-01-06 12:21:01 -0800334 /*
335 * Both branches below are implicit full barriers (MOV to CR or
336 * INVLPG) that synchronize with switch_mm.
337 */
Andy Lutomirskice273742017-04-22 00:01:21 -0700338 if (base_pages_to_flush == TLB_FLUSH_ALL) {
Mel Gormanec659932014-01-21 14:33:16 -0800339 count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL);
Alex Shi611ae8e2012-06-28 09:02:22 +0800340 local_flush_tlb();
Dave Hansen9824cf92013-09-11 14:20:23 -0700341 } else {
Alex Shi611ae8e2012-06-28 09:02:22 +0800342 /* flush range by one by one 'invlpg' */
Dave Hansen9824cf92013-09-11 14:20:23 -0700343 for (addr = start; addr < end; addr += PAGE_SIZE) {
Mel Gormanec659932014-01-21 14:33:16 -0800344 count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ONE);
Alex Shi611ae8e2012-06-28 09:02:22 +0800345 __flush_tlb_single(addr);
Dave Hansen9824cf92013-09-11 14:20:23 -0700346 }
Alex Shie7b52ff2012-06-28 09:02:17 +0800347 }
Dave Hansend17d8f92014-07-31 08:40:59 -0700348 trace_tlb_flush(TLB_LOCAL_MM_SHOOTDOWN, base_pages_to_flush);
Dave Hansen4995ab92014-07-31 08:40:54 -0700349out:
Dave Hansen9dfa6de2014-07-31 08:40:56 -0700350 if (base_pages_to_flush == TLB_FLUSH_ALL) {
Dave Hansen4995ab92014-07-31 08:40:54 -0700351 start = 0UL;
352 end = TLB_FLUSH_ALL;
353 }
Alex Shie7b52ff2012-06-28 09:02:17 +0800354 if (cpumask_any_but(mm_cpumask(mm), smp_processor_id()) < nr_cpu_ids)
Dave Hansen4995ab92014-07-31 08:40:54 -0700355 flush_tlb_others(mm_cpumask(mm), mm, start, end);
Alex Shie7b52ff2012-06-28 09:02:17 +0800356 preempt_enable();
357}
358
Glauber Costac048fdf2008-03-03 14:12:54 -0300359static void do_flush_tlb_all(void *info)
360{
Mel Gormanec659932014-01-21 14:33:16 -0800361 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH_RECEIVED);
Glauber Costac048fdf2008-03-03 14:12:54 -0300362 __flush_tlb_all();
Alex Shic6ae41e2012-05-11 15:35:27 +0800363 if (this_cpu_read(cpu_tlbstate.state) == TLBSTATE_LAZY)
Borislav Petkov3f8afb72010-07-21 14:47:05 +0200364 leave_mm(smp_processor_id());
Glauber Costac048fdf2008-03-03 14:12:54 -0300365}
366
367void flush_tlb_all(void)
368{
Mel Gormanec659932014-01-21 14:33:16 -0800369 count_vm_tlb_event(NR_TLB_REMOTE_FLUSH);
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200370 on_each_cpu(do_flush_tlb_all, NULL, 1);
Glauber Costac048fdf2008-03-03 14:12:54 -0300371}
Alex Shi3df32122012-06-28 09:02:20 +0800372
Alex Shieffee4b2012-06-28 09:02:24 +0800373static void do_kernel_range_flush(void *info)
374{
375 struct flush_tlb_info *f = info;
376 unsigned long addr;
377
378 /* flush range by one by one 'invlpg' */
Dave Hansen6df46862013-09-11 14:20:24 -0700379 for (addr = f->flush_start; addr < f->flush_end; addr += PAGE_SIZE)
Alex Shieffee4b2012-06-28 09:02:24 +0800380 __flush_tlb_single(addr);
381}
382
383void flush_tlb_kernel_range(unsigned long start, unsigned long end)
384{
Alex Shieffee4b2012-06-28 09:02:24 +0800385
386 /* Balance as user space task's flush, a bit conservative */
Dave Hansene9f4e0a2014-07-31 08:40:55 -0700387 if (end == TLB_FLUSH_ALL ||
388 (end - start) > tlb_single_page_flush_ceiling * PAGE_SIZE) {
Alex Shieffee4b2012-06-28 09:02:24 +0800389 on_each_cpu(do_flush_tlb_all, NULL, 1);
Dave Hansene9f4e0a2014-07-31 08:40:55 -0700390 } else {
391 struct flush_tlb_info info;
Alex Shieffee4b2012-06-28 09:02:24 +0800392 info.flush_start = start;
393 info.flush_end = end;
394 on_each_cpu(do_kernel_range_flush, &info, 1);
395 }
396}
Dave Hansen2d040a12014-07-31 08:41:01 -0700397
Andy Lutomirskie73ad5f2017-05-22 15:30:03 -0700398void arch_tlbbatch_flush(struct arch_tlbflush_unmap_batch *batch)
399{
400 int cpu = get_cpu();
401
402 if (cpumask_test_cpu(cpu, &batch->cpumask)) {
403 count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL);
404 local_flush_tlb();
405 trace_tlb_flush(TLB_LOCAL_SHOOTDOWN, TLB_FLUSH_ALL);
406 }
407
408 if (cpumask_any_but(&batch->cpumask, cpu) < nr_cpu_ids)
409 flush_tlb_others(&batch->cpumask, NULL, 0, TLB_FLUSH_ALL);
410 cpumask_clear(&batch->cpumask);
411
412 put_cpu();
413}
414
Dave Hansen2d040a12014-07-31 08:41:01 -0700415static ssize_t tlbflush_read_file(struct file *file, char __user *user_buf,
416 size_t count, loff_t *ppos)
417{
418 char buf[32];
419 unsigned int len;
420
421 len = sprintf(buf, "%ld\n", tlb_single_page_flush_ceiling);
422 return simple_read_from_buffer(user_buf, count, ppos, buf, len);
423}
424
425static ssize_t tlbflush_write_file(struct file *file,
426 const char __user *user_buf, size_t count, loff_t *ppos)
427{
428 char buf[32];
429 ssize_t len;
430 int ceiling;
431
432 len = min(count, sizeof(buf) - 1);
433 if (copy_from_user(buf, user_buf, len))
434 return -EFAULT;
435
436 buf[len] = '\0';
437 if (kstrtoint(buf, 0, &ceiling))
438 return -EINVAL;
439
440 if (ceiling < 0)
441 return -EINVAL;
442
443 tlb_single_page_flush_ceiling = ceiling;
444 return count;
445}
446
447static const struct file_operations fops_tlbflush = {
448 .read = tlbflush_read_file,
449 .write = tlbflush_write_file,
450 .llseek = default_llseek,
451};
452
453static int __init create_tlb_single_page_flush_ceiling(void)
454{
455 debugfs_create_file("tlb_single_page_flush_ceiling", S_IRUSR | S_IWUSR,
456 arch_debugfs_dir, NULL, &fops_tlbflush);
457 return 0;
458}
459late_initcall(create_tlb_single_page_flush_ceiling);
Andy Lutomirskie1074882016-04-26 09:39:07 -0700460
461#endif /* CONFIG_SMP */