John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2004-2016 Synopsys, Inc. |
| 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions |
| 6 | * are met: |
| 7 | * 1. Redistributions of source code must retain the above copyright |
| 8 | * notice, this list of conditions, and the following disclaimer, |
| 9 | * without modification. |
| 10 | * 2. Redistributions in binary form must reproduce the above copyright |
| 11 | * notice, this list of conditions and the following disclaimer in the |
| 12 | * documentation and/or other materials provided with the distribution. |
| 13 | * 3. The names of the above-listed copyright holders may not be used |
| 14 | * to endorse or promote products derived from this software without |
| 15 | * specific prior written permission. |
| 16 | * |
| 17 | * ALTERNATIVELY, this software may be distributed under the terms of the |
| 18 | * GNU General Public License ("GPL") as published by the Free Software |
| 19 | * Foundation; either version 2 of the License, or (at your option) any |
| 20 | * later version. |
| 21 | * |
| 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS |
| 23 | * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, |
| 24 | * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR |
| 25 | * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR |
| 26 | * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, |
| 27 | * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, |
| 28 | * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR |
| 29 | * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF |
| 30 | * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING |
| 31 | * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS |
| 32 | * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 33 | */ |
| 34 | |
| 35 | #include <linux/kernel.h> |
| 36 | #include <linux/module.h> |
| 37 | #include <linux/of_device.h> |
| 38 | |
| 39 | #include "core.h" |
| 40 | |
| 41 | static const struct dwc2_core_params params_hi6220 = { |
| 42 | .otg_cap = 2, /* No HNP/SRP capable */ |
| 43 | .otg_ver = 0, /* 1.3 */ |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 44 | .host_dma = 1, |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 45 | .dma_desc_enable = 0, |
| 46 | .dma_desc_fs_enable = 0, |
| 47 | .speed = 0, /* High Speed */ |
| 48 | .enable_dynamic_fifo = 1, |
| 49 | .en_multiple_tx_fifo = 1, |
| 50 | .host_rx_fifo_size = 512, |
| 51 | .host_nperio_tx_fifo_size = 512, |
| 52 | .host_perio_tx_fifo_size = 512, |
| 53 | .max_transfer_size = 65535, |
| 54 | .max_packet_count = 511, |
| 55 | .host_channels = 16, |
| 56 | .phy_type = 1, /* UTMI */ |
| 57 | .phy_utmi_width = 8, |
| 58 | .phy_ulpi_ddr = 0, /* Single */ |
| 59 | .phy_ulpi_ext_vbus = 0, |
| 60 | .i2c_enable = 0, |
| 61 | .ulpi_fs_ls = 0, |
| 62 | .host_support_fs_ls_low_power = 0, |
| 63 | .host_ls_low_power_phy_clk = 0, /* 48 MHz */ |
| 64 | .ts_dline = 0, |
| 65 | .reload_ctl = 0, |
| 66 | .ahbcfg = GAHBCFG_HBSTLEN_INCR16 << |
| 67 | GAHBCFG_HBSTLEN_SHIFT, |
| 68 | .uframe_sched = 0, |
| 69 | .external_id_pin_ctl = -1, |
| 70 | .hibernation = -1, |
| 71 | }; |
| 72 | |
| 73 | static const struct dwc2_core_params params_bcm2835 = { |
| 74 | .otg_cap = 0, /* HNP/SRP capable */ |
| 75 | .otg_ver = 0, /* 1.3 */ |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 76 | .host_dma = 1, |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 77 | .dma_desc_enable = 0, |
| 78 | .dma_desc_fs_enable = 0, |
| 79 | .speed = 0, /* High Speed */ |
| 80 | .enable_dynamic_fifo = 1, |
| 81 | .en_multiple_tx_fifo = 1, |
| 82 | .host_rx_fifo_size = 774, /* 774 DWORDs */ |
| 83 | .host_nperio_tx_fifo_size = 256, /* 256 DWORDs */ |
| 84 | .host_perio_tx_fifo_size = 512, /* 512 DWORDs */ |
| 85 | .max_transfer_size = 65535, |
| 86 | .max_packet_count = 511, |
| 87 | .host_channels = 8, |
| 88 | .phy_type = 1, /* UTMI */ |
| 89 | .phy_utmi_width = 8, /* 8 bits */ |
| 90 | .phy_ulpi_ddr = 0, /* Single */ |
| 91 | .phy_ulpi_ext_vbus = 0, |
| 92 | .i2c_enable = 0, |
| 93 | .ulpi_fs_ls = 0, |
| 94 | .host_support_fs_ls_low_power = 0, |
| 95 | .host_ls_low_power_phy_clk = 0, /* 48 MHz */ |
| 96 | .ts_dline = 0, |
| 97 | .reload_ctl = 0, |
| 98 | .ahbcfg = 0x10, |
| 99 | .uframe_sched = 0, |
| 100 | .external_id_pin_ctl = -1, |
| 101 | .hibernation = -1, |
| 102 | }; |
| 103 | |
| 104 | static const struct dwc2_core_params params_rk3066 = { |
| 105 | .otg_cap = 2, /* non-HNP/non-SRP */ |
| 106 | .otg_ver = -1, |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 107 | .host_dma = -1, |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 108 | .dma_desc_enable = 0, |
| 109 | .dma_desc_fs_enable = 0, |
| 110 | .speed = -1, |
| 111 | .enable_dynamic_fifo = 1, |
| 112 | .en_multiple_tx_fifo = -1, |
| 113 | .host_rx_fifo_size = 525, /* 525 DWORDs */ |
| 114 | .host_nperio_tx_fifo_size = 128, /* 128 DWORDs */ |
| 115 | .host_perio_tx_fifo_size = 256, /* 256 DWORDs */ |
| 116 | .max_transfer_size = -1, |
| 117 | .max_packet_count = -1, |
| 118 | .host_channels = -1, |
| 119 | .phy_type = -1, |
| 120 | .phy_utmi_width = -1, |
| 121 | .phy_ulpi_ddr = -1, |
| 122 | .phy_ulpi_ext_vbus = -1, |
| 123 | .i2c_enable = -1, |
| 124 | .ulpi_fs_ls = -1, |
| 125 | .host_support_fs_ls_low_power = -1, |
| 126 | .host_ls_low_power_phy_clk = -1, |
| 127 | .ts_dline = -1, |
| 128 | .reload_ctl = -1, |
| 129 | .ahbcfg = GAHBCFG_HBSTLEN_INCR16 << |
| 130 | GAHBCFG_HBSTLEN_SHIFT, |
| 131 | .uframe_sched = -1, |
| 132 | .external_id_pin_ctl = -1, |
| 133 | .hibernation = -1, |
| 134 | }; |
| 135 | |
| 136 | static const struct dwc2_core_params params_ltq = { |
| 137 | .otg_cap = 2, /* non-HNP/non-SRP */ |
| 138 | .otg_ver = -1, |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 139 | .host_dma = -1, |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 140 | .dma_desc_enable = -1, |
| 141 | .dma_desc_fs_enable = -1, |
| 142 | .speed = -1, |
| 143 | .enable_dynamic_fifo = -1, |
| 144 | .en_multiple_tx_fifo = -1, |
| 145 | .host_rx_fifo_size = 288, /* 288 DWORDs */ |
| 146 | .host_nperio_tx_fifo_size = 128, /* 128 DWORDs */ |
| 147 | .host_perio_tx_fifo_size = 96, /* 96 DWORDs */ |
| 148 | .max_transfer_size = 65535, |
| 149 | .max_packet_count = 511, |
| 150 | .host_channels = -1, |
| 151 | .phy_type = -1, |
| 152 | .phy_utmi_width = -1, |
| 153 | .phy_ulpi_ddr = -1, |
| 154 | .phy_ulpi_ext_vbus = -1, |
| 155 | .i2c_enable = -1, |
| 156 | .ulpi_fs_ls = -1, |
| 157 | .host_support_fs_ls_low_power = -1, |
| 158 | .host_ls_low_power_phy_clk = -1, |
| 159 | .ts_dline = -1, |
| 160 | .reload_ctl = -1, |
| 161 | .ahbcfg = GAHBCFG_HBSTLEN_INCR16 << |
| 162 | GAHBCFG_HBSTLEN_SHIFT, |
| 163 | .uframe_sched = -1, |
| 164 | .external_id_pin_ctl = -1, |
| 165 | .hibernation = -1, |
| 166 | }; |
| 167 | |
| 168 | static const struct dwc2_core_params params_amlogic = { |
| 169 | .otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE, |
| 170 | .otg_ver = -1, |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 171 | .host_dma = 1, |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 172 | .dma_desc_enable = 0, |
| 173 | .dma_desc_fs_enable = 0, |
| 174 | .speed = DWC2_SPEED_PARAM_HIGH, |
| 175 | .enable_dynamic_fifo = 1, |
| 176 | .en_multiple_tx_fifo = -1, |
| 177 | .host_rx_fifo_size = 512, |
| 178 | .host_nperio_tx_fifo_size = 500, |
| 179 | .host_perio_tx_fifo_size = 500, |
| 180 | .max_transfer_size = -1, |
| 181 | .max_packet_count = -1, |
| 182 | .host_channels = 16, |
| 183 | .phy_type = DWC2_PHY_TYPE_PARAM_UTMI, |
| 184 | .phy_utmi_width = -1, |
| 185 | .phy_ulpi_ddr = -1, |
| 186 | .phy_ulpi_ext_vbus = -1, |
| 187 | .i2c_enable = -1, |
| 188 | .ulpi_fs_ls = -1, |
| 189 | .host_support_fs_ls_low_power = -1, |
| 190 | .host_ls_low_power_phy_clk = -1, |
| 191 | .ts_dline = -1, |
| 192 | .reload_ctl = 1, |
| 193 | .ahbcfg = GAHBCFG_HBSTLEN_INCR8 << |
| 194 | GAHBCFG_HBSTLEN_SHIFT, |
| 195 | .uframe_sched = 0, |
| 196 | .external_id_pin_ctl = -1, |
| 197 | .hibernation = -1, |
| 198 | }; |
| 199 | |
John Youn | 0a7d0d7 | 2016-11-03 17:55:57 -0700 | [diff] [blame] | 200 | static const struct dwc2_core_params params_default = { |
| 201 | .otg_cap = -1, |
| 202 | .otg_ver = -1, |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 203 | .host_dma = -1, |
John Youn | 0a7d0d7 | 2016-11-03 17:55:57 -0700 | [diff] [blame] | 204 | |
| 205 | /* |
| 206 | * Disable descriptor dma mode by default as the HW can support |
| 207 | * it, but does not support it for SPLIT transactions. |
| 208 | * Disable it for FS devices as well. |
| 209 | */ |
| 210 | .dma_desc_enable = 0, |
| 211 | .dma_desc_fs_enable = 0, |
| 212 | |
| 213 | .speed = -1, |
| 214 | .enable_dynamic_fifo = -1, |
| 215 | .en_multiple_tx_fifo = -1, |
| 216 | .host_rx_fifo_size = -1, |
| 217 | .host_nperio_tx_fifo_size = -1, |
| 218 | .host_perio_tx_fifo_size = -1, |
| 219 | .max_transfer_size = -1, |
| 220 | .max_packet_count = -1, |
| 221 | .host_channels = -1, |
| 222 | .phy_type = -1, |
| 223 | .phy_utmi_width = -1, |
| 224 | .phy_ulpi_ddr = -1, |
| 225 | .phy_ulpi_ext_vbus = -1, |
| 226 | .i2c_enable = -1, |
| 227 | .ulpi_fs_ls = -1, |
| 228 | .host_support_fs_ls_low_power = -1, |
| 229 | .host_ls_low_power_phy_clk = -1, |
| 230 | .ts_dline = -1, |
| 231 | .reload_ctl = -1, |
| 232 | .ahbcfg = -1, |
| 233 | .uframe_sched = -1, |
| 234 | .external_id_pin_ctl = -1, |
| 235 | .hibernation = -1, |
| 236 | }; |
| 237 | |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 238 | const struct of_device_id dwc2_of_match_table[] = { |
| 239 | { .compatible = "brcm,bcm2835-usb", .data = ¶ms_bcm2835 }, |
| 240 | { .compatible = "hisilicon,hi6220-usb", .data = ¶ms_hi6220 }, |
| 241 | { .compatible = "rockchip,rk3066-usb", .data = ¶ms_rk3066 }, |
| 242 | { .compatible = "lantiq,arx100-usb", .data = ¶ms_ltq }, |
| 243 | { .compatible = "lantiq,xrx200-usb", .data = ¶ms_ltq }, |
| 244 | { .compatible = "snps,dwc2", .data = NULL }, |
| 245 | { .compatible = "samsung,s3c6400-hsotg", .data = NULL}, |
| 246 | { .compatible = "amlogic,meson8b-usb", .data = ¶ms_amlogic }, |
| 247 | { .compatible = "amlogic,meson-gxbb-usb", .data = ¶ms_amlogic }, |
| 248 | {}, |
| 249 | }; |
| 250 | MODULE_DEVICE_TABLE(of, dwc2_of_match_table); |
| 251 | |
John Youn | 05ee799 | 2016-11-03 17:56:05 -0700 | [diff] [blame] | 252 | static void dwc2_get_device_property(struct dwc2_hsotg *hsotg, |
| 253 | char *property, u8 size, u64 *value) |
| 254 | { |
| 255 | u8 val8; |
| 256 | u16 val16; |
| 257 | u32 val32; |
| 258 | |
| 259 | switch (size) { |
| 260 | case 0: |
| 261 | *value = device_property_read_bool(hsotg->dev, property); |
| 262 | break; |
| 263 | case 1: |
| 264 | if (device_property_read_u8(hsotg->dev, property, &val8)) |
| 265 | return; |
| 266 | |
| 267 | *value = val8; |
| 268 | break; |
| 269 | case 2: |
| 270 | if (device_property_read_u16(hsotg->dev, property, &val16)) |
| 271 | return; |
| 272 | |
| 273 | *value = val16; |
| 274 | break; |
| 275 | case 4: |
| 276 | if (device_property_read_u32(hsotg->dev, property, &val32)) |
| 277 | return; |
| 278 | |
| 279 | *value = val32; |
| 280 | break; |
| 281 | case 8: |
| 282 | if (device_property_read_u64(hsotg->dev, property, value)) |
| 283 | return; |
| 284 | |
| 285 | break; |
| 286 | default: |
| 287 | /* |
| 288 | * The size is checked by the only function that calls |
| 289 | * this so this should never happen. |
| 290 | */ |
| 291 | WARN_ON(1); |
| 292 | return; |
| 293 | } |
| 294 | } |
| 295 | |
| 296 | static void dwc2_set_core_param(void *param, u8 size, u64 value) |
| 297 | { |
| 298 | switch (size) { |
| 299 | case 0: |
| 300 | *((bool *)param) = !!value; |
| 301 | break; |
| 302 | case 1: |
| 303 | *((u8 *)param) = (u8)value; |
| 304 | break; |
| 305 | case 2: |
| 306 | *((u16 *)param) = (u16)value; |
| 307 | break; |
| 308 | case 4: |
| 309 | *((u32 *)param) = (u32)value; |
| 310 | break; |
| 311 | case 8: |
| 312 | *((u64 *)param) = (u64)value; |
| 313 | break; |
| 314 | default: |
| 315 | /* |
| 316 | * The size is checked by the only function that calls |
| 317 | * this so this should never happen. |
| 318 | */ |
| 319 | WARN_ON(1); |
| 320 | return; |
| 321 | } |
| 322 | } |
| 323 | |
| 324 | /** |
| 325 | * dwc2_set_param() - Set a core parameter |
| 326 | * |
| 327 | * @hsotg: Programming view of the DWC_otg controller |
| 328 | * @param: Pointer to the parameter to set |
| 329 | * @lookup: True if the property should be looked up |
| 330 | * @property: The device property to read |
| 331 | * @legacy: The param value to set if @property is not available. This |
| 332 | * will typically be the legacy value set in the static |
| 333 | * params structure. |
| 334 | * @def: The default value |
| 335 | * @min: The minimum value |
| 336 | * @max: The maximum value |
| 337 | * @size: The size of the core parameter in bytes, or 0 for bool. |
| 338 | * |
| 339 | * This function looks up @property and sets the @param to that value. |
| 340 | * If the property doesn't exist it uses the passed-in @value. It will |
| 341 | * verify that the value falls between @min and @max. If it doesn't, |
| 342 | * it will output an error and set the parameter to either @def or, |
| 343 | * failing that, to @min. |
| 344 | * |
| 345 | * The @size is used to write to @param and to query the device |
| 346 | * properties so that this same function can be used with different |
| 347 | * types of parameters. |
| 348 | */ |
| 349 | static void dwc2_set_param(struct dwc2_hsotg *hsotg, void *param, |
| 350 | bool lookup, char *property, u64 legacy, |
| 351 | u64 def, u64 min, u64 max, u8 size) |
| 352 | { |
| 353 | u64 sizemax; |
| 354 | u64 value; |
| 355 | |
| 356 | if (WARN_ON(!hsotg || !param || !property)) |
| 357 | return; |
| 358 | |
| 359 | if (WARN((size > 8) || ((size & (size - 1)) != 0), |
| 360 | "Invalid size %d for %s\n", size, property)) |
| 361 | return; |
| 362 | |
| 363 | dev_vdbg(hsotg->dev, "%s: Setting %s: legacy=%llu, def=%llu, min=%llu, max=%llu, size=%d\n", |
| 364 | __func__, property, legacy, def, min, max, size); |
| 365 | |
| 366 | sizemax = (1ULL << (size * 8)) - 1; |
| 367 | value = legacy; |
| 368 | |
| 369 | /* Override legacy settings. */ |
| 370 | if (lookup) |
| 371 | dwc2_get_device_property(hsotg, property, size, &value); |
| 372 | |
| 373 | /* |
| 374 | * While the value is not valid, try setting it to the default |
| 375 | * value, and failing that, set it to the minimum. |
| 376 | */ |
| 377 | while ((value < min) || (value > max)) { |
| 378 | /* Print an error unless the value is set to auto. */ |
| 379 | if (value != sizemax) |
| 380 | dev_err(hsotg->dev, "Invalid value %llu for param %s\n", |
| 381 | value, property); |
| 382 | |
| 383 | /* |
| 384 | * If we are already the default, just set it to the |
| 385 | * minimum. |
| 386 | */ |
| 387 | if (value == def) { |
| 388 | dev_vdbg(hsotg->dev, "%s: setting value to min=%llu\n", |
| 389 | __func__, min); |
| 390 | value = min; |
| 391 | break; |
| 392 | } |
| 393 | |
| 394 | /* Try the default value */ |
| 395 | dev_vdbg(hsotg->dev, "%s: setting value to default=%llu\n", |
| 396 | __func__, def); |
| 397 | value = def; |
| 398 | } |
| 399 | |
| 400 | dev_dbg(hsotg->dev, "Setting %s to %llu\n", property, value); |
| 401 | dwc2_set_core_param(param, size, value); |
| 402 | } |
| 403 | |
| 404 | /** |
| 405 | * dwc2_set_param_u16() - Set a u16 parameter |
| 406 | * |
| 407 | * See dwc2_set_param(). |
| 408 | */ |
| 409 | static void dwc2_set_param_u16(struct dwc2_hsotg *hsotg, u16 *param, |
| 410 | bool lookup, char *property, u16 legacy, |
| 411 | u16 def, u16 min, u16 max) |
| 412 | { |
| 413 | dwc2_set_param(hsotg, param, lookup, property, |
| 414 | legacy, def, min, max, 2); |
| 415 | } |
| 416 | |
| 417 | /** |
| 418 | * dwc2_set_param_bool() - Set a bool parameter |
| 419 | * |
| 420 | * See dwc2_set_param(). |
| 421 | * |
| 422 | * Note: there is no 'legacy' argument here because there is no legacy |
| 423 | * source of bool params. |
| 424 | */ |
| 425 | static void dwc2_set_param_bool(struct dwc2_hsotg *hsotg, bool *param, |
| 426 | bool lookup, char *property, |
| 427 | bool def, bool min, bool max) |
| 428 | { |
| 429 | dwc2_set_param(hsotg, param, lookup, property, |
| 430 | def, def, min, max, 0); |
| 431 | } |
| 432 | |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 433 | #define DWC2_OUT_OF_BOUNDS(a, b, c) ((a) < (b) || (a) > (c)) |
| 434 | |
| 435 | /* Parameter access functions */ |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 436 | static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 437 | { |
| 438 | int valid = 1; |
| 439 | |
| 440 | switch (val) { |
| 441 | case DWC2_CAP_PARAM_HNP_SRP_CAPABLE: |
| 442 | if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE) |
| 443 | valid = 0; |
| 444 | break; |
| 445 | case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE: |
| 446 | switch (hsotg->hw_params.op_mode) { |
| 447 | case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: |
| 448 | case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: |
| 449 | case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: |
| 450 | case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: |
| 451 | break; |
| 452 | default: |
| 453 | valid = 0; |
| 454 | break; |
| 455 | } |
| 456 | break; |
| 457 | case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE: |
| 458 | /* always valid */ |
| 459 | break; |
| 460 | default: |
| 461 | valid = 0; |
| 462 | break; |
| 463 | } |
| 464 | |
| 465 | if (!valid) { |
| 466 | if (val >= 0) |
| 467 | dev_err(hsotg->dev, |
| 468 | "%d invalid for otg_cap parameter. Check HW configuration.\n", |
| 469 | val); |
| 470 | switch (hsotg->hw_params.op_mode) { |
| 471 | case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE: |
| 472 | val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE; |
| 473 | break; |
| 474 | case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE: |
| 475 | case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE: |
| 476 | case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST: |
| 477 | val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE; |
| 478 | break; |
| 479 | default: |
| 480 | val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE; |
| 481 | break; |
| 482 | } |
| 483 | dev_dbg(hsotg->dev, "Setting otg_cap to %d\n", val); |
| 484 | } |
| 485 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 486 | hsotg->params.otg_cap = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 487 | } |
| 488 | |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 489 | static void dwc2_set_param_host_dma(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 490 | { |
| 491 | int valid = 1; |
| 492 | |
| 493 | if (val > 0 && hsotg->hw_params.arch == GHWCFG2_SLAVE_ONLY_ARCH) |
| 494 | valid = 0; |
| 495 | if (val < 0) |
| 496 | valid = 0; |
| 497 | |
| 498 | if (!valid) { |
| 499 | if (val >= 0) |
| 500 | dev_err(hsotg->dev, |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 501 | "%d invalid for host_dma parameter. Check HW configuration.\n", |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 502 | val); |
| 503 | val = hsotg->hw_params.arch != GHWCFG2_SLAVE_ONLY_ARCH; |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 504 | dev_dbg(hsotg->dev, "Setting host_dma to %d\n", val); |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 505 | } |
| 506 | |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 507 | hsotg->params.host_dma = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 508 | } |
| 509 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 510 | static void dwc2_set_param_dma_desc_enable(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 511 | { |
| 512 | int valid = 1; |
| 513 | |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 514 | if (val > 0 && (hsotg->params.host_dma <= 0 || |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 515 | !hsotg->hw_params.dma_desc_enable)) |
| 516 | valid = 0; |
| 517 | if (val < 0) |
| 518 | valid = 0; |
| 519 | |
| 520 | if (!valid) { |
| 521 | if (val >= 0) |
| 522 | dev_err(hsotg->dev, |
| 523 | "%d invalid for dma_desc_enable parameter. Check HW configuration.\n", |
| 524 | val); |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 525 | val = (hsotg->params.host_dma > 0 && |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 526 | hsotg->hw_params.dma_desc_enable); |
| 527 | dev_dbg(hsotg->dev, "Setting dma_desc_enable to %d\n", val); |
| 528 | } |
| 529 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 530 | hsotg->params.dma_desc_enable = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 531 | } |
| 532 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 533 | static void dwc2_set_param_dma_desc_fs_enable(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 534 | { |
| 535 | int valid = 1; |
| 536 | |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 537 | if (val > 0 && (hsotg->params.host_dma <= 0 || |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 538 | !hsotg->hw_params.dma_desc_enable)) |
| 539 | valid = 0; |
| 540 | if (val < 0) |
| 541 | valid = 0; |
| 542 | |
| 543 | if (!valid) { |
| 544 | if (val >= 0) |
| 545 | dev_err(hsotg->dev, |
| 546 | "%d invalid for dma_desc_fs_enable parameter. Check HW configuration.\n", |
| 547 | val); |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 548 | val = (hsotg->params.host_dma > 0 && |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 549 | hsotg->hw_params.dma_desc_enable); |
| 550 | } |
| 551 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 552 | hsotg->params.dma_desc_fs_enable = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 553 | dev_dbg(hsotg->dev, "Setting dma_desc_fs_enable to %d\n", val); |
| 554 | } |
| 555 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 556 | static void |
| 557 | dwc2_set_param_host_support_fs_ls_low_power(struct dwc2_hsotg *hsotg, |
| 558 | int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 559 | { |
| 560 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 561 | if (val >= 0) { |
| 562 | dev_err(hsotg->dev, |
| 563 | "Wrong value for host_support_fs_low_power\n"); |
| 564 | dev_err(hsotg->dev, |
| 565 | "host_support_fs_low_power must be 0 or 1\n"); |
| 566 | } |
| 567 | val = 0; |
| 568 | dev_dbg(hsotg->dev, |
| 569 | "Setting host_support_fs_low_power to %d\n", val); |
| 570 | } |
| 571 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 572 | hsotg->params.host_support_fs_ls_low_power = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 573 | } |
| 574 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 575 | static void dwc2_set_param_enable_dynamic_fifo(struct dwc2_hsotg *hsotg, |
| 576 | int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 577 | { |
| 578 | int valid = 1; |
| 579 | |
| 580 | if (val > 0 && !hsotg->hw_params.enable_dynamic_fifo) |
| 581 | valid = 0; |
| 582 | if (val < 0) |
| 583 | valid = 0; |
| 584 | |
| 585 | if (!valid) { |
| 586 | if (val >= 0) |
| 587 | dev_err(hsotg->dev, |
| 588 | "%d invalid for enable_dynamic_fifo parameter. Check HW configuration.\n", |
| 589 | val); |
| 590 | val = hsotg->hw_params.enable_dynamic_fifo; |
| 591 | dev_dbg(hsotg->dev, "Setting enable_dynamic_fifo to %d\n", val); |
| 592 | } |
| 593 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 594 | hsotg->params.enable_dynamic_fifo = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 595 | } |
| 596 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 597 | static void dwc2_set_param_host_rx_fifo_size(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 598 | { |
| 599 | int valid = 1; |
| 600 | |
John Youn | d153131 | 2016-11-03 17:56:02 -0700 | [diff] [blame] | 601 | if (val < 16 || val > hsotg->hw_params.rx_fifo_size) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 602 | valid = 0; |
| 603 | |
| 604 | if (!valid) { |
| 605 | if (val >= 0) |
| 606 | dev_err(hsotg->dev, |
| 607 | "%d invalid for host_rx_fifo_size. Check HW configuration.\n", |
| 608 | val); |
John Youn | d153131 | 2016-11-03 17:56:02 -0700 | [diff] [blame] | 609 | val = hsotg->hw_params.rx_fifo_size; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 610 | dev_dbg(hsotg->dev, "Setting host_rx_fifo_size to %d\n", val); |
| 611 | } |
| 612 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 613 | hsotg->params.host_rx_fifo_size = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 614 | } |
| 615 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 616 | static void dwc2_set_param_host_nperio_tx_fifo_size(struct dwc2_hsotg *hsotg, |
| 617 | int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 618 | { |
| 619 | int valid = 1; |
| 620 | |
| 621 | if (val < 16 || val > hsotg->hw_params.host_nperio_tx_fifo_size) |
| 622 | valid = 0; |
| 623 | |
| 624 | if (!valid) { |
| 625 | if (val >= 0) |
| 626 | dev_err(hsotg->dev, |
| 627 | "%d invalid for host_nperio_tx_fifo_size. Check HW configuration.\n", |
| 628 | val); |
| 629 | val = hsotg->hw_params.host_nperio_tx_fifo_size; |
| 630 | dev_dbg(hsotg->dev, "Setting host_nperio_tx_fifo_size to %d\n", |
| 631 | val); |
| 632 | } |
| 633 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 634 | hsotg->params.host_nperio_tx_fifo_size = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 635 | } |
| 636 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 637 | static void dwc2_set_param_host_perio_tx_fifo_size(struct dwc2_hsotg *hsotg, |
| 638 | int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 639 | { |
| 640 | int valid = 1; |
| 641 | |
| 642 | if (val < 16 || val > hsotg->hw_params.host_perio_tx_fifo_size) |
| 643 | valid = 0; |
| 644 | |
| 645 | if (!valid) { |
| 646 | if (val >= 0) |
| 647 | dev_err(hsotg->dev, |
| 648 | "%d invalid for host_perio_tx_fifo_size. Check HW configuration.\n", |
| 649 | val); |
| 650 | val = hsotg->hw_params.host_perio_tx_fifo_size; |
| 651 | dev_dbg(hsotg->dev, "Setting host_perio_tx_fifo_size to %d\n", |
| 652 | val); |
| 653 | } |
| 654 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 655 | hsotg->params.host_perio_tx_fifo_size = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 656 | } |
| 657 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 658 | static void dwc2_set_param_max_transfer_size(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 659 | { |
| 660 | int valid = 1; |
| 661 | |
| 662 | if (val < 2047 || val > hsotg->hw_params.max_transfer_size) |
| 663 | valid = 0; |
| 664 | |
| 665 | if (!valid) { |
| 666 | if (val >= 0) |
| 667 | dev_err(hsotg->dev, |
| 668 | "%d invalid for max_transfer_size. Check HW configuration.\n", |
| 669 | val); |
| 670 | val = hsotg->hw_params.max_transfer_size; |
| 671 | dev_dbg(hsotg->dev, "Setting max_transfer_size to %d\n", val); |
| 672 | } |
| 673 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 674 | hsotg->params.max_transfer_size = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 675 | } |
| 676 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 677 | static void dwc2_set_param_max_packet_count(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 678 | { |
| 679 | int valid = 1; |
| 680 | |
| 681 | if (val < 15 || val > hsotg->hw_params.max_packet_count) |
| 682 | valid = 0; |
| 683 | |
| 684 | if (!valid) { |
| 685 | if (val >= 0) |
| 686 | dev_err(hsotg->dev, |
| 687 | "%d invalid for max_packet_count. Check HW configuration.\n", |
| 688 | val); |
| 689 | val = hsotg->hw_params.max_packet_count; |
| 690 | dev_dbg(hsotg->dev, "Setting max_packet_count to %d\n", val); |
| 691 | } |
| 692 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 693 | hsotg->params.max_packet_count = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 694 | } |
| 695 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 696 | static void dwc2_set_param_host_channels(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 697 | { |
| 698 | int valid = 1; |
| 699 | |
| 700 | if (val < 1 || val > hsotg->hw_params.host_channels) |
| 701 | valid = 0; |
| 702 | |
| 703 | if (!valid) { |
| 704 | if (val >= 0) |
| 705 | dev_err(hsotg->dev, |
| 706 | "%d invalid for host_channels. Check HW configuration.\n", |
| 707 | val); |
| 708 | val = hsotg->hw_params.host_channels; |
| 709 | dev_dbg(hsotg->dev, "Setting host_channels to %d\n", val); |
| 710 | } |
| 711 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 712 | hsotg->params.host_channels = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 713 | } |
| 714 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 715 | static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 716 | { |
| 717 | int valid = 0; |
| 718 | u32 hs_phy_type, fs_phy_type; |
| 719 | |
| 720 | if (DWC2_OUT_OF_BOUNDS(val, DWC2_PHY_TYPE_PARAM_FS, |
| 721 | DWC2_PHY_TYPE_PARAM_ULPI)) { |
| 722 | if (val >= 0) { |
| 723 | dev_err(hsotg->dev, "Wrong value for phy_type\n"); |
| 724 | dev_err(hsotg->dev, "phy_type must be 0, 1 or 2\n"); |
| 725 | } |
| 726 | |
| 727 | valid = 0; |
| 728 | } |
| 729 | |
| 730 | hs_phy_type = hsotg->hw_params.hs_phy_type; |
| 731 | fs_phy_type = hsotg->hw_params.fs_phy_type; |
| 732 | if (val == DWC2_PHY_TYPE_PARAM_UTMI && |
| 733 | (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || |
| 734 | hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) |
| 735 | valid = 1; |
| 736 | else if (val == DWC2_PHY_TYPE_PARAM_ULPI && |
| 737 | (hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI || |
| 738 | hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)) |
| 739 | valid = 1; |
| 740 | else if (val == DWC2_PHY_TYPE_PARAM_FS && |
| 741 | fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) |
| 742 | valid = 1; |
| 743 | |
| 744 | if (!valid) { |
| 745 | if (val >= 0) |
| 746 | dev_err(hsotg->dev, |
| 747 | "%d invalid for phy_type. Check HW configuration.\n", |
| 748 | val); |
| 749 | val = DWC2_PHY_TYPE_PARAM_FS; |
| 750 | if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) { |
| 751 | if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI || |
| 752 | hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI) |
| 753 | val = DWC2_PHY_TYPE_PARAM_UTMI; |
| 754 | else |
| 755 | val = DWC2_PHY_TYPE_PARAM_ULPI; |
| 756 | } |
| 757 | dev_dbg(hsotg->dev, "Setting phy_type to %d\n", val); |
| 758 | } |
| 759 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 760 | hsotg->params.phy_type = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 761 | } |
| 762 | |
| 763 | static int dwc2_get_param_phy_type(struct dwc2_hsotg *hsotg) |
| 764 | { |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 765 | return hsotg->params.phy_type; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 766 | } |
| 767 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 768 | static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 769 | { |
| 770 | int valid = 1; |
| 771 | |
| 772 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 773 | if (val >= 0) { |
| 774 | dev_err(hsotg->dev, "Wrong value for speed parameter\n"); |
| 775 | dev_err(hsotg->dev, "max_speed parameter must be 0 or 1\n"); |
| 776 | } |
| 777 | valid = 0; |
| 778 | } |
| 779 | |
| 780 | if (val == DWC2_SPEED_PARAM_HIGH && |
| 781 | dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS) |
| 782 | valid = 0; |
| 783 | |
| 784 | if (!valid) { |
| 785 | if (val >= 0) |
| 786 | dev_err(hsotg->dev, |
| 787 | "%d invalid for speed parameter. Check HW configuration.\n", |
| 788 | val); |
| 789 | val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS ? |
| 790 | DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH; |
| 791 | dev_dbg(hsotg->dev, "Setting speed to %d\n", val); |
| 792 | } |
| 793 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 794 | hsotg->params.speed = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 795 | } |
| 796 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 797 | static void dwc2_set_param_host_ls_low_power_phy_clk(struct dwc2_hsotg *hsotg, |
| 798 | int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 799 | { |
| 800 | int valid = 1; |
| 801 | |
| 802 | if (DWC2_OUT_OF_BOUNDS(val, DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ, |
| 803 | DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ)) { |
| 804 | if (val >= 0) { |
| 805 | dev_err(hsotg->dev, |
| 806 | "Wrong value for host_ls_low_power_phy_clk parameter\n"); |
| 807 | dev_err(hsotg->dev, |
| 808 | "host_ls_low_power_phy_clk must be 0 or 1\n"); |
| 809 | } |
| 810 | valid = 0; |
| 811 | } |
| 812 | |
| 813 | if (val == DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ && |
| 814 | dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS) |
| 815 | valid = 0; |
| 816 | |
| 817 | if (!valid) { |
| 818 | if (val >= 0) |
| 819 | dev_err(hsotg->dev, |
| 820 | "%d invalid for host_ls_low_power_phy_clk. Check HW configuration.\n", |
| 821 | val); |
| 822 | val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS |
| 823 | ? DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ |
| 824 | : DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ; |
| 825 | dev_dbg(hsotg->dev, "Setting host_ls_low_power_phy_clk to %d\n", |
| 826 | val); |
| 827 | } |
| 828 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 829 | hsotg->params.host_ls_low_power_phy_clk = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 830 | } |
| 831 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 832 | static void dwc2_set_param_phy_ulpi_ddr(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 833 | { |
| 834 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 835 | if (val >= 0) { |
| 836 | dev_err(hsotg->dev, "Wrong value for phy_ulpi_ddr\n"); |
| 837 | dev_err(hsotg->dev, "phy_upli_ddr must be 0 or 1\n"); |
| 838 | } |
| 839 | val = 0; |
| 840 | dev_dbg(hsotg->dev, "Setting phy_upli_ddr to %d\n", val); |
| 841 | } |
| 842 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 843 | hsotg->params.phy_ulpi_ddr = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 844 | } |
| 845 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 846 | static void dwc2_set_param_phy_ulpi_ext_vbus(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 847 | { |
| 848 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 849 | if (val >= 0) { |
| 850 | dev_err(hsotg->dev, |
| 851 | "Wrong value for phy_ulpi_ext_vbus\n"); |
| 852 | dev_err(hsotg->dev, |
| 853 | "phy_ulpi_ext_vbus must be 0 or 1\n"); |
| 854 | } |
| 855 | val = 0; |
| 856 | dev_dbg(hsotg->dev, "Setting phy_ulpi_ext_vbus to %d\n", val); |
| 857 | } |
| 858 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 859 | hsotg->params.phy_ulpi_ext_vbus = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 860 | } |
| 861 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 862 | static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 863 | { |
| 864 | int valid = 0; |
| 865 | |
| 866 | switch (hsotg->hw_params.utmi_phy_data_width) { |
| 867 | case GHWCFG4_UTMI_PHY_DATA_WIDTH_8: |
| 868 | valid = (val == 8); |
| 869 | break; |
| 870 | case GHWCFG4_UTMI_PHY_DATA_WIDTH_16: |
| 871 | valid = (val == 16); |
| 872 | break; |
| 873 | case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16: |
| 874 | valid = (val == 8 || val == 16); |
| 875 | break; |
| 876 | } |
| 877 | |
| 878 | if (!valid) { |
| 879 | if (val >= 0) { |
| 880 | dev_err(hsotg->dev, |
| 881 | "%d invalid for phy_utmi_width. Check HW configuration.\n", |
| 882 | val); |
| 883 | } |
| 884 | val = (hsotg->hw_params.utmi_phy_data_width == |
| 885 | GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16; |
| 886 | dev_dbg(hsotg->dev, "Setting phy_utmi_width to %d\n", val); |
| 887 | } |
| 888 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 889 | hsotg->params.phy_utmi_width = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 890 | } |
| 891 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 892 | static void dwc2_set_param_ulpi_fs_ls(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 893 | { |
| 894 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 895 | if (val >= 0) { |
| 896 | dev_err(hsotg->dev, "Wrong value for ulpi_fs_ls\n"); |
| 897 | dev_err(hsotg->dev, "ulpi_fs_ls must be 0 or 1\n"); |
| 898 | } |
| 899 | val = 0; |
| 900 | dev_dbg(hsotg->dev, "Setting ulpi_fs_ls to %d\n", val); |
| 901 | } |
| 902 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 903 | hsotg->params.ulpi_fs_ls = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 904 | } |
| 905 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 906 | static void dwc2_set_param_ts_dline(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 907 | { |
| 908 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 909 | if (val >= 0) { |
| 910 | dev_err(hsotg->dev, "Wrong value for ts_dline\n"); |
| 911 | dev_err(hsotg->dev, "ts_dline must be 0 or 1\n"); |
| 912 | } |
| 913 | val = 0; |
| 914 | dev_dbg(hsotg->dev, "Setting ts_dline to %d\n", val); |
| 915 | } |
| 916 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 917 | hsotg->params.ts_dline = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 918 | } |
| 919 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 920 | static void dwc2_set_param_i2c_enable(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 921 | { |
| 922 | int valid = 1; |
| 923 | |
| 924 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 925 | if (val >= 0) { |
| 926 | dev_err(hsotg->dev, "Wrong value for i2c_enable\n"); |
| 927 | dev_err(hsotg->dev, "i2c_enable must be 0 or 1\n"); |
| 928 | } |
| 929 | |
| 930 | valid = 0; |
| 931 | } |
| 932 | |
| 933 | if (val == 1 && !(hsotg->hw_params.i2c_enable)) |
| 934 | valid = 0; |
| 935 | |
| 936 | if (!valid) { |
| 937 | if (val >= 0) |
| 938 | dev_err(hsotg->dev, |
| 939 | "%d invalid for i2c_enable. Check HW configuration.\n", |
| 940 | val); |
| 941 | val = hsotg->hw_params.i2c_enable; |
| 942 | dev_dbg(hsotg->dev, "Setting i2c_enable to %d\n", val); |
| 943 | } |
| 944 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 945 | hsotg->params.i2c_enable = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 946 | } |
| 947 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 948 | static void dwc2_set_param_en_multiple_tx_fifo(struct dwc2_hsotg *hsotg, |
| 949 | int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 950 | { |
| 951 | int valid = 1; |
| 952 | |
| 953 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 954 | if (val >= 0) { |
| 955 | dev_err(hsotg->dev, |
| 956 | "Wrong value for en_multiple_tx_fifo,\n"); |
| 957 | dev_err(hsotg->dev, |
| 958 | "en_multiple_tx_fifo must be 0 or 1\n"); |
| 959 | } |
| 960 | valid = 0; |
| 961 | } |
| 962 | |
| 963 | if (val == 1 && !hsotg->hw_params.en_multiple_tx_fifo) |
| 964 | valid = 0; |
| 965 | |
| 966 | if (!valid) { |
| 967 | if (val >= 0) |
| 968 | dev_err(hsotg->dev, |
| 969 | "%d invalid for parameter en_multiple_tx_fifo. Check HW configuration.\n", |
| 970 | val); |
| 971 | val = hsotg->hw_params.en_multiple_tx_fifo; |
| 972 | dev_dbg(hsotg->dev, "Setting en_multiple_tx_fifo to %d\n", val); |
| 973 | } |
| 974 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 975 | hsotg->params.en_multiple_tx_fifo = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 976 | } |
| 977 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 978 | static void dwc2_set_param_reload_ctl(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 979 | { |
| 980 | int valid = 1; |
| 981 | |
| 982 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 983 | if (val >= 0) { |
| 984 | dev_err(hsotg->dev, |
| 985 | "'%d' invalid for parameter reload_ctl\n", val); |
| 986 | dev_err(hsotg->dev, "reload_ctl must be 0 or 1\n"); |
| 987 | } |
| 988 | valid = 0; |
| 989 | } |
| 990 | |
| 991 | if (val == 1 && hsotg->hw_params.snpsid < DWC2_CORE_REV_2_92a) |
| 992 | valid = 0; |
| 993 | |
| 994 | if (!valid) { |
| 995 | if (val >= 0) |
| 996 | dev_err(hsotg->dev, |
| 997 | "%d invalid for parameter reload_ctl. Check HW configuration.\n", |
| 998 | val); |
| 999 | val = hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_92a; |
| 1000 | dev_dbg(hsotg->dev, "Setting reload_ctl to %d\n", val); |
| 1001 | } |
| 1002 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 1003 | hsotg->params.reload_ctl = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1004 | } |
| 1005 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 1006 | static void dwc2_set_param_ahbcfg(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1007 | { |
| 1008 | if (val != -1) |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 1009 | hsotg->params.ahbcfg = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1010 | else |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 1011 | hsotg->params.ahbcfg = GAHBCFG_HBSTLEN_INCR4 << |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1012 | GAHBCFG_HBSTLEN_SHIFT; |
| 1013 | } |
| 1014 | |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 1015 | static void dwc2_set_param_otg_ver(struct dwc2_hsotg *hsotg, int val) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1016 | { |
| 1017 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 1018 | if (val >= 0) { |
| 1019 | dev_err(hsotg->dev, |
| 1020 | "'%d' invalid for parameter otg_ver\n", val); |
| 1021 | dev_err(hsotg->dev, |
| 1022 | "otg_ver must be 0 (for OTG 1.3 support) or 1 (for OTG 2.0 support)\n"); |
| 1023 | } |
| 1024 | val = 0; |
| 1025 | dev_dbg(hsotg->dev, "Setting otg_ver to %d\n", val); |
| 1026 | } |
| 1027 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 1028 | hsotg->params.otg_ver = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1029 | } |
| 1030 | |
| 1031 | static void dwc2_set_param_uframe_sched(struct dwc2_hsotg *hsotg, int val) |
| 1032 | { |
| 1033 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 1034 | if (val >= 0) { |
| 1035 | dev_err(hsotg->dev, |
| 1036 | "'%d' invalid for parameter uframe_sched\n", |
| 1037 | val); |
| 1038 | dev_err(hsotg->dev, "uframe_sched must be 0 or 1\n"); |
| 1039 | } |
| 1040 | val = 1; |
| 1041 | dev_dbg(hsotg->dev, "Setting uframe_sched to %d\n", val); |
| 1042 | } |
| 1043 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 1044 | hsotg->params.uframe_sched = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1045 | } |
| 1046 | |
| 1047 | static void dwc2_set_param_external_id_pin_ctl(struct dwc2_hsotg *hsotg, |
| 1048 | int val) |
| 1049 | { |
| 1050 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 1051 | if (val >= 0) { |
| 1052 | dev_err(hsotg->dev, |
| 1053 | "'%d' invalid for parameter external_id_pin_ctl\n", |
| 1054 | val); |
| 1055 | dev_err(hsotg->dev, "external_id_pin_ctl must be 0 or 1\n"); |
| 1056 | } |
| 1057 | val = 0; |
| 1058 | dev_dbg(hsotg->dev, "Setting external_id_pin_ctl to %d\n", val); |
| 1059 | } |
| 1060 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 1061 | hsotg->params.external_id_pin_ctl = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1062 | } |
| 1063 | |
| 1064 | static void dwc2_set_param_hibernation(struct dwc2_hsotg *hsotg, |
| 1065 | int val) |
| 1066 | { |
| 1067 | if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) { |
| 1068 | if (val >= 0) { |
| 1069 | dev_err(hsotg->dev, |
| 1070 | "'%d' invalid for parameter hibernation\n", |
| 1071 | val); |
| 1072 | dev_err(hsotg->dev, "hibernation must be 0 or 1\n"); |
| 1073 | } |
| 1074 | val = 0; |
| 1075 | dev_dbg(hsotg->dev, "Setting hibernation to %d\n", val); |
| 1076 | } |
| 1077 | |
John Youn | bea8e86 | 2016-11-03 17:55:53 -0700 | [diff] [blame] | 1078 | hsotg->params.hibernation = val; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1079 | } |
| 1080 | |
John Youn | 05ee799 | 2016-11-03 17:56:05 -0700 | [diff] [blame] | 1081 | static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg) |
| 1082 | { |
| 1083 | int i; |
| 1084 | int num; |
| 1085 | char *property = "g-tx-fifo-size"; |
| 1086 | struct dwc2_core_params *p = &hsotg->params; |
| 1087 | |
| 1088 | memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size)); |
| 1089 | |
| 1090 | /* Read tx fifo sizes */ |
| 1091 | num = device_property_read_u32_array(hsotg->dev, property, NULL, 0); |
| 1092 | |
| 1093 | if (num > 0) { |
| 1094 | device_property_read_u32_array(hsotg->dev, property, |
| 1095 | &p->g_tx_fifo_size[1], |
| 1096 | num); |
| 1097 | } else { |
| 1098 | u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE; |
| 1099 | |
| 1100 | memcpy(&p->g_tx_fifo_size[1], |
| 1101 | p_tx_fifo, |
| 1102 | sizeof(p_tx_fifo)); |
| 1103 | |
| 1104 | num = ARRAY_SIZE(p_tx_fifo); |
| 1105 | } |
| 1106 | |
| 1107 | for (i = 0; i < num; i++) { |
| 1108 | if ((i + 1) >= ARRAY_SIZE(p->g_tx_fifo_size)) |
| 1109 | break; |
| 1110 | |
| 1111 | dev_dbg(hsotg->dev, "Setting %s[%d] to %d\n", |
| 1112 | property, i + 1, p->g_tx_fifo_size[i + 1]); |
| 1113 | } |
| 1114 | } |
| 1115 | |
| 1116 | /** |
| 1117 | * dwc2_set_parameters() - Set all core parameters. |
| 1118 | * |
| 1119 | * @hsotg: Programming view of the DWC_otg controller |
| 1120 | * @params: The parameters to set |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1121 | */ |
John Youn | c1d286c | 2016-11-03 17:56:00 -0700 | [diff] [blame] | 1122 | static void dwc2_set_parameters(struct dwc2_hsotg *hsotg, |
| 1123 | const struct dwc2_core_params *params) |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1124 | { |
John Youn | 05ee799 | 2016-11-03 17:56:05 -0700 | [diff] [blame] | 1125 | struct dwc2_hw_params *hw = &hsotg->hw_params; |
| 1126 | struct dwc2_core_params *p = &hsotg->params; |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1127 | |
| 1128 | dwc2_set_param_otg_cap(hsotg, params->otg_cap); |
John Youn | e7839f9 | 2016-11-03 17:56:07 -0700 | [diff] [blame^] | 1129 | dwc2_set_param_host_dma(hsotg, params->host_dma); |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1130 | dwc2_set_param_dma_desc_enable(hsotg, params->dma_desc_enable); |
| 1131 | dwc2_set_param_dma_desc_fs_enable(hsotg, params->dma_desc_fs_enable); |
| 1132 | dwc2_set_param_host_support_fs_ls_low_power(hsotg, |
| 1133 | params->host_support_fs_ls_low_power); |
| 1134 | dwc2_set_param_enable_dynamic_fifo(hsotg, |
| 1135 | params->enable_dynamic_fifo); |
| 1136 | dwc2_set_param_host_rx_fifo_size(hsotg, |
| 1137 | params->host_rx_fifo_size); |
| 1138 | dwc2_set_param_host_nperio_tx_fifo_size(hsotg, |
| 1139 | params->host_nperio_tx_fifo_size); |
| 1140 | dwc2_set_param_host_perio_tx_fifo_size(hsotg, |
| 1141 | params->host_perio_tx_fifo_size); |
| 1142 | dwc2_set_param_max_transfer_size(hsotg, |
| 1143 | params->max_transfer_size); |
| 1144 | dwc2_set_param_max_packet_count(hsotg, |
| 1145 | params->max_packet_count); |
| 1146 | dwc2_set_param_host_channels(hsotg, params->host_channels); |
| 1147 | dwc2_set_param_phy_type(hsotg, params->phy_type); |
| 1148 | dwc2_set_param_speed(hsotg, params->speed); |
| 1149 | dwc2_set_param_host_ls_low_power_phy_clk(hsotg, |
| 1150 | params->host_ls_low_power_phy_clk); |
| 1151 | dwc2_set_param_phy_ulpi_ddr(hsotg, params->phy_ulpi_ddr); |
| 1152 | dwc2_set_param_phy_ulpi_ext_vbus(hsotg, |
| 1153 | params->phy_ulpi_ext_vbus); |
| 1154 | dwc2_set_param_phy_utmi_width(hsotg, params->phy_utmi_width); |
| 1155 | dwc2_set_param_ulpi_fs_ls(hsotg, params->ulpi_fs_ls); |
| 1156 | dwc2_set_param_ts_dline(hsotg, params->ts_dline); |
| 1157 | dwc2_set_param_i2c_enable(hsotg, params->i2c_enable); |
| 1158 | dwc2_set_param_en_multiple_tx_fifo(hsotg, |
| 1159 | params->en_multiple_tx_fifo); |
| 1160 | dwc2_set_param_reload_ctl(hsotg, params->reload_ctl); |
| 1161 | dwc2_set_param_ahbcfg(hsotg, params->ahbcfg); |
| 1162 | dwc2_set_param_otg_ver(hsotg, params->otg_ver); |
| 1163 | dwc2_set_param_uframe_sched(hsotg, params->uframe_sched); |
| 1164 | dwc2_set_param_external_id_pin_ctl(hsotg, params->external_id_pin_ctl); |
| 1165 | dwc2_set_param_hibernation(hsotg, params->hibernation); |
John Youn | 05ee799 | 2016-11-03 17:56:05 -0700 | [diff] [blame] | 1166 | |
| 1167 | /* |
| 1168 | * Set devicetree-only parameters. These parameters do not |
| 1169 | * take any values from @params. |
| 1170 | */ |
| 1171 | if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) || |
| 1172 | (hsotg->dr_mode == USB_DR_MODE_OTG)) { |
| 1173 | dev_dbg(hsotg->dev, "Setting peripheral device properties\n"); |
| 1174 | |
| 1175 | dwc2_set_param_bool(hsotg, &p->g_dma, true, "g-use-dma", |
| 1176 | false, false, |
| 1177 | hsotg->hw_params.arch != |
| 1178 | GHWCFG2_SLAVE_ONLY_ARCH); |
| 1179 | |
| 1180 | /* |
| 1181 | * The values for g_rx_fifo_size (2048) and |
| 1182 | * g_np_tx_fifo_size (1024) come from the legacy s3c |
| 1183 | * gadget driver. These defaults have been hard-coded |
| 1184 | * for some time so many platforms depend on these |
| 1185 | * values. Leave them as defaults for now and only |
| 1186 | * auto-detect if the hardware does not support the |
| 1187 | * default. |
| 1188 | */ |
| 1189 | dwc2_set_param_u16(hsotg, &p->g_rx_fifo_size, |
| 1190 | true, "g-rx-fifo-size", 2048, |
| 1191 | hw->rx_fifo_size, |
| 1192 | 16, hw->rx_fifo_size); |
| 1193 | |
| 1194 | dwc2_set_param_u16(hsotg, &p->g_np_tx_fifo_size, |
| 1195 | true, "g-np-tx-fifo-size", 1024, |
| 1196 | hw->dev_nperio_tx_fifo_size, |
| 1197 | 16, hw->dev_nperio_tx_fifo_size); |
| 1198 | |
| 1199 | dwc2_set_param_tx_fifo_sizes(hsotg); |
| 1200 | } |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1201 | } |
| 1202 | |
| 1203 | /* |
| 1204 | * Gets host hardware parameters. Forces host mode if not currently in |
| 1205 | * host mode. Should be called immediately after a core soft reset in |
| 1206 | * order to get the reset values. |
| 1207 | */ |
| 1208 | static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg) |
| 1209 | { |
| 1210 | struct dwc2_hw_params *hw = &hsotg->hw_params; |
| 1211 | u32 gnptxfsiz; |
| 1212 | u32 hptxfsiz; |
| 1213 | bool forced; |
| 1214 | |
| 1215 | if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) |
| 1216 | return; |
| 1217 | |
| 1218 | forced = dwc2_force_mode_if_needed(hsotg, true); |
| 1219 | |
| 1220 | gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); |
| 1221 | hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ); |
| 1222 | dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz); |
| 1223 | dev_dbg(hsotg->dev, "hptxfsiz=%08x\n", hptxfsiz); |
| 1224 | |
| 1225 | if (forced) |
| 1226 | dwc2_clear_force_mode(hsotg); |
| 1227 | |
| 1228 | hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> |
| 1229 | FIFOSIZE_DEPTH_SHIFT; |
| 1230 | hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >> |
| 1231 | FIFOSIZE_DEPTH_SHIFT; |
| 1232 | } |
| 1233 | |
| 1234 | /* |
| 1235 | * Gets device hardware parameters. Forces device mode if not |
| 1236 | * currently in device mode. Should be called immediately after a core |
| 1237 | * soft reset in order to get the reset values. |
| 1238 | */ |
| 1239 | static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg) |
| 1240 | { |
| 1241 | struct dwc2_hw_params *hw = &hsotg->hw_params; |
| 1242 | bool forced; |
| 1243 | u32 gnptxfsiz; |
| 1244 | |
| 1245 | if (hsotg->dr_mode == USB_DR_MODE_HOST) |
| 1246 | return; |
| 1247 | |
| 1248 | forced = dwc2_force_mode_if_needed(hsotg, false); |
| 1249 | |
| 1250 | gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ); |
| 1251 | dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz); |
| 1252 | |
| 1253 | if (forced) |
| 1254 | dwc2_clear_force_mode(hsotg); |
| 1255 | |
| 1256 | hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >> |
| 1257 | FIFOSIZE_DEPTH_SHIFT; |
| 1258 | } |
| 1259 | |
| 1260 | /** |
| 1261 | * During device initialization, read various hardware configuration |
| 1262 | * registers and interpret the contents. |
| 1263 | */ |
| 1264 | int dwc2_get_hwparams(struct dwc2_hsotg *hsotg) |
| 1265 | { |
| 1266 | struct dwc2_hw_params *hw = &hsotg->hw_params; |
| 1267 | unsigned int width; |
| 1268 | u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4; |
| 1269 | u32 grxfsiz; |
| 1270 | |
| 1271 | /* |
| 1272 | * Attempt to ensure this device is really a DWC_otg Controller. |
| 1273 | * Read and verify the GSNPSID register contents. The value should be |
| 1274 | * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3", |
| 1275 | * as in "OTG version 2.xx" or "OTG version 3.xx". |
| 1276 | */ |
| 1277 | hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID); |
| 1278 | if ((hw->snpsid & 0xfffff000) != 0x4f542000 && |
| 1279 | (hw->snpsid & 0xfffff000) != 0x4f543000) { |
| 1280 | dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n", |
| 1281 | hw->snpsid); |
| 1282 | return -ENODEV; |
| 1283 | } |
| 1284 | |
| 1285 | dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n", |
| 1286 | hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf, |
| 1287 | hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid); |
| 1288 | |
| 1289 | hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1); |
| 1290 | hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2); |
| 1291 | hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3); |
| 1292 | hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4); |
| 1293 | grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ); |
| 1294 | |
| 1295 | dev_dbg(hsotg->dev, "hwcfg1=%08x\n", hwcfg1); |
| 1296 | dev_dbg(hsotg->dev, "hwcfg2=%08x\n", hwcfg2); |
| 1297 | dev_dbg(hsotg->dev, "hwcfg3=%08x\n", hwcfg3); |
| 1298 | dev_dbg(hsotg->dev, "hwcfg4=%08x\n", hwcfg4); |
| 1299 | dev_dbg(hsotg->dev, "grxfsiz=%08x\n", grxfsiz); |
| 1300 | |
| 1301 | /* |
| 1302 | * Host specific hardware parameters. Reading these parameters |
| 1303 | * requires the controller to be in host mode. The mode will |
| 1304 | * be forced, if necessary, to read these values. |
| 1305 | */ |
| 1306 | dwc2_get_host_hwparams(hsotg); |
| 1307 | dwc2_get_dev_hwparams(hsotg); |
| 1308 | |
| 1309 | /* hwcfg1 */ |
| 1310 | hw->dev_ep_dirs = hwcfg1; |
| 1311 | |
| 1312 | /* hwcfg2 */ |
| 1313 | hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >> |
| 1314 | GHWCFG2_OP_MODE_SHIFT; |
| 1315 | hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >> |
| 1316 | GHWCFG2_ARCHITECTURE_SHIFT; |
| 1317 | hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO); |
| 1318 | hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >> |
| 1319 | GHWCFG2_NUM_HOST_CHAN_SHIFT); |
| 1320 | hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >> |
| 1321 | GHWCFG2_HS_PHY_TYPE_SHIFT; |
| 1322 | hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >> |
| 1323 | GHWCFG2_FS_PHY_TYPE_SHIFT; |
| 1324 | hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >> |
| 1325 | GHWCFG2_NUM_DEV_EP_SHIFT; |
| 1326 | hw->nperio_tx_q_depth = |
| 1327 | (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >> |
| 1328 | GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1; |
| 1329 | hw->host_perio_tx_q_depth = |
| 1330 | (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >> |
| 1331 | GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1; |
| 1332 | hw->dev_token_q_depth = |
| 1333 | (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >> |
| 1334 | GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT; |
| 1335 | |
| 1336 | /* hwcfg3 */ |
| 1337 | width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >> |
| 1338 | GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT; |
| 1339 | hw->max_transfer_size = (1 << (width + 11)) - 1; |
| 1340 | width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >> |
| 1341 | GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT; |
| 1342 | hw->max_packet_count = (1 << (width + 4)) - 1; |
| 1343 | hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C); |
| 1344 | hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >> |
| 1345 | GHWCFG3_DFIFO_DEPTH_SHIFT; |
| 1346 | |
| 1347 | /* hwcfg4 */ |
| 1348 | hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN); |
| 1349 | hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >> |
| 1350 | GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT; |
| 1351 | hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA); |
| 1352 | hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ); |
| 1353 | hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >> |
| 1354 | GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT; |
| 1355 | |
| 1356 | /* fifo sizes */ |
John Youn | d153131 | 2016-11-03 17:56:02 -0700 | [diff] [blame] | 1357 | hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >> |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1358 | GRXFSIZ_DEPTH_SHIFT; |
| 1359 | |
| 1360 | dev_dbg(hsotg->dev, "Detected values from hardware:\n"); |
| 1361 | dev_dbg(hsotg->dev, " op_mode=%d\n", |
| 1362 | hw->op_mode); |
| 1363 | dev_dbg(hsotg->dev, " arch=%d\n", |
| 1364 | hw->arch); |
| 1365 | dev_dbg(hsotg->dev, " dma_desc_enable=%d\n", |
| 1366 | hw->dma_desc_enable); |
| 1367 | dev_dbg(hsotg->dev, " power_optimized=%d\n", |
| 1368 | hw->power_optimized); |
| 1369 | dev_dbg(hsotg->dev, " i2c_enable=%d\n", |
| 1370 | hw->i2c_enable); |
| 1371 | dev_dbg(hsotg->dev, " hs_phy_type=%d\n", |
| 1372 | hw->hs_phy_type); |
| 1373 | dev_dbg(hsotg->dev, " fs_phy_type=%d\n", |
| 1374 | hw->fs_phy_type); |
| 1375 | dev_dbg(hsotg->dev, " utmi_phy_data_width=%d\n", |
| 1376 | hw->utmi_phy_data_width); |
| 1377 | dev_dbg(hsotg->dev, " num_dev_ep=%d\n", |
| 1378 | hw->num_dev_ep); |
| 1379 | dev_dbg(hsotg->dev, " num_dev_perio_in_ep=%d\n", |
| 1380 | hw->num_dev_perio_in_ep); |
| 1381 | dev_dbg(hsotg->dev, " host_channels=%d\n", |
| 1382 | hw->host_channels); |
| 1383 | dev_dbg(hsotg->dev, " max_transfer_size=%d\n", |
| 1384 | hw->max_transfer_size); |
| 1385 | dev_dbg(hsotg->dev, " max_packet_count=%d\n", |
| 1386 | hw->max_packet_count); |
| 1387 | dev_dbg(hsotg->dev, " nperio_tx_q_depth=0x%0x\n", |
| 1388 | hw->nperio_tx_q_depth); |
| 1389 | dev_dbg(hsotg->dev, " host_perio_tx_q_depth=0x%0x\n", |
| 1390 | hw->host_perio_tx_q_depth); |
| 1391 | dev_dbg(hsotg->dev, " dev_token_q_depth=0x%0x\n", |
| 1392 | hw->dev_token_q_depth); |
| 1393 | dev_dbg(hsotg->dev, " enable_dynamic_fifo=%d\n", |
| 1394 | hw->enable_dynamic_fifo); |
| 1395 | dev_dbg(hsotg->dev, " en_multiple_tx_fifo=%d\n", |
| 1396 | hw->en_multiple_tx_fifo); |
| 1397 | dev_dbg(hsotg->dev, " total_fifo_size=%d\n", |
| 1398 | hw->total_fifo_size); |
John Youn | d153131 | 2016-11-03 17:56:02 -0700 | [diff] [blame] | 1399 | dev_dbg(hsotg->dev, " rx_fifo_size=%d\n", |
| 1400 | hw->rx_fifo_size); |
John Youn | 323230e | 2016-11-03 17:55:50 -0700 | [diff] [blame] | 1401 | dev_dbg(hsotg->dev, " host_nperio_tx_fifo_size=%d\n", |
| 1402 | hw->host_nperio_tx_fifo_size); |
| 1403 | dev_dbg(hsotg->dev, " host_perio_tx_fifo_size=%d\n", |
| 1404 | hw->host_perio_tx_fifo_size); |
| 1405 | dev_dbg(hsotg->dev, "\n"); |
| 1406 | |
| 1407 | return 0; |
| 1408 | } |
| 1409 | |
John Youn | 334bbd4 | 2016-11-03 17:55:55 -0700 | [diff] [blame] | 1410 | int dwc2_init_params(struct dwc2_hsotg *hsotg) |
| 1411 | { |
| 1412 | const struct of_device_id *match; |
John Youn | 0a7d0d7 | 2016-11-03 17:55:57 -0700 | [diff] [blame] | 1413 | struct dwc2_core_params params; |
John Youn | 334bbd4 | 2016-11-03 17:55:55 -0700 | [diff] [blame] | 1414 | |
| 1415 | match = of_match_device(dwc2_of_match_table, hsotg->dev); |
John Youn | 0a7d0d7 | 2016-11-03 17:55:57 -0700 | [diff] [blame] | 1416 | if (match && match->data) |
| 1417 | params = *((struct dwc2_core_params *)match->data); |
| 1418 | else |
| 1419 | params = params_default; |
John Youn | 334bbd4 | 2016-11-03 17:55:55 -0700 | [diff] [blame] | 1420 | |
John Youn | 0a7d0d7 | 2016-11-03 17:55:57 -0700 | [diff] [blame] | 1421 | dwc2_set_parameters(hsotg, ¶ms); |
John Youn | 334bbd4 | 2016-11-03 17:55:55 -0700 | [diff] [blame] | 1422 | |
| 1423 | return 0; |
| 1424 | } |