blob: e3c696c46a21ed19230d2aefa94112855ca08499 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
Laura Abbott7f80f512017-05-08 15:58:35 -070056#include <asm/set_memory.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
Takashi Iwaif87e7f22017-03-29 08:46:00 +020080 POS_FIX_SKL,
Takashi Iwaib6050ef2014-06-26 16:50:16 +020081};
82
Takashi Iwai9a34af42014-06-26 17:19:20 +020083/* Defines for ATI HD Audio support in SB450 south bridge */
84#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87/* Defines for Nvidia HDA support */
88#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90#define NVIDIA_HDA_ISTRM_COH 0x4d
91#define NVIDIA_HDA_OSTRM_COH 0x4c
92#define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080095#define INTEL_HDA_CGCTL 0x48
96#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020097#define INTEL_SCH_HDA_DEVC 0x78
98#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100/* Define IN stream 0 FIFO size offset in VIA controller */
101#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102/* Define VIA HD Audio Device ID*/
103#define VIA_HDAC_DEVICE_ID 0x3288
104
Takashi Iwai33124922014-06-26 17:28:06 +0200105/* max number of SDs */
106/* ICH, ATI and VIA have 4 playback and 4 capture */
107#define ICH6_NUM_CAPTURE 4
108#define ICH6_NUM_PLAYBACK 4
109
110/* ULI has 6 playback and 5 capture */
111#define ULI_NUM_CAPTURE 5
112#define ULI_NUM_PLAYBACK 6
113
114/* ATI HDMI may have up to 8 playbacks and 0 capture */
115#define ATIHDMI_NUM_CAPTURE 0
116#define ATIHDMI_NUM_PLAYBACK 8
117
118/* TERA has 4 playback and 3 capture */
119#define TERA_NUM_CAPTURE 3
120#define TERA_NUM_PLAYBACK 4
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100123static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030125static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100126static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200127static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200128static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100129static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100130static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200131static int jackpoll_ms[SNDRV_CARDS];
Takashi Iwai41438f12017-01-12 17:13:21 +0100132static int single_cmd = -1;
Takashi Iwai716238552009-09-28 13:14:04 +0200133static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200134#ifdef CONFIG_SND_HDA_PATCH_LOADER
135static char *patch[SNDRV_CARDS];
136#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100137#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200138static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100142module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100144module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100146module_param_array(enable, bool, NULL, 0444);
147MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100150module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200151MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200153module_param_array(bdl_pos_adj, int, NULL, 0644);
154MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100155module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100156MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100157module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100158MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200159module_param_array(jackpoll_ms, int, NULL, 0444);
160MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai41438f12017-01-12 17:13:21 +0100161module_param(single_cmd, bint, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200162MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100164module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100165MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200166#ifdef CONFIG_SND_HDA_PATCH_LOADER
167module_param_array(patch, charp, NULL, 0444);
168MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100170#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200171module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100172MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200173 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100174#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100175
Takashi Iwai83012a72012-08-24 18:38:08 +0200176#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200177static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930178static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200179 .set = param_set_xint,
180 .get = param_get_int,
181};
182#define param_check_xint param_check_int
183
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100184static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200185module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100186MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Takashi Iwaidee1b662007-08-13 16:10:30 +0200189/* reset the HD-audio controller in power save mode.
190 * this may give more power-saving, but will take longer time to
191 * wake up.
192 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200193static bool power_save_controller = 1;
194module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200195MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800196#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100197#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200198#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200199
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100200static int align_buffer_size = -1;
201module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500202MODULE_PARM_DESC(align_buffer_size,
203 "Force buffer and period sizes to be multiple of 128 bytes.");
204
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200205#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100206static int hda_snoop = -1;
207module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200208MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200209#else
210#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200211#endif
212
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214MODULE_LICENSE("GPL");
215MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
216 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700217 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200218 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100219 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100220 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100221 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700222 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800223 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700224 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800225 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700226 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800227 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700228 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500229 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800230 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700231 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100232 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200233 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200234 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200235 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200236 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200237 "{ATI, RS780},"
238 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100239 "{ATI, RV630},"
240 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100241 "{ATI, RV670},"
242 "{ATI, RV635},"
243 "{ATI, RV620},"
244 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200245 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200246 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200247 "{SiS, SIS966},"
248 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249MODULE_DESCRIPTION("Intel HDA driver");
250
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200251#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100252#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200253#define SUPPORT_VGA_SWITCHEROO
254#endif
255#endif
256
257
Takashi Iwaicb53c622007-08-10 17:21:45 +0200258/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200261/* driver types */
262enum {
263 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800264 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100265 AZX_DRIVER_SCH,
Takashi Iwaifab12852013-11-05 17:54:05 +0100266 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200268 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800269 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200270 AZX_DRIVER_VIA,
271 AZX_DRIVER_SIS,
272 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200273 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200274 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200275 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200276 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200277 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100278 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200279 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200280};
281
Takashi Iwai37e661e2014-11-25 11:28:07 +0100282#define azx_get_snoop_type(chip) \
283 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
284#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
285
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100286/* quirks for old Intel chipsets */
287#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100288 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100289
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100290/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100291#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100292 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100293 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100294
Takashi Iwai55913112015-12-10 13:03:29 +0100295/* PCH up to IVB; no runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100296#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai55913112015-12-10 13:03:29 +0100297 (AZX_DCAPS_INTEL_PCH_BASE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200298
Takashi Iwai55913112015-12-10 13:03:29 +0100299/* PCH for HSW/BDW; with runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100300#define AZX_DCAPS_INTEL_PCH \
301 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
302
303/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100304#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100305 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100306 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
307 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100308
Libin Yang54a04052014-06-09 15:28:59 +0800309/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
310#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100311 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100312 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
313 AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800314
Mengdong Lin40cc2392015-04-21 13:12:23 +0800315#define AZX_DCAPS_INTEL_BAYTRAIL \
316 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)
317
Libin Yang2d846c72015-04-07 20:32:20 +0800318#define AZX_DCAPS_INTEL_BRASWELL \
319 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)
320
Libin Yangd6795822014-12-19 08:44:31 +0800321#define AZX_DCAPS_INTEL_SKYLAKE \
Libin Yang2d846c72015-04-07 20:32:20 +0800322 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
323 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800324
Lu, Hanc87693d2015-11-19 23:25:12 +0800325#define AZX_DCAPS_INTEL_BROXTON \
326 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
327 AZX_DCAPS_I915_POWERWELL)
328
Takashi Iwai9477c582011-05-25 09:11:37 +0200329/* quirks for ATI SB / AMD Hudson */
330#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100331 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
332 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200333
334/* quirks for ATI/AMD HDMI */
335#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100336 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
337 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200338
Takashi Iwai37e661e2014-11-25 11:28:07 +0100339/* quirks for ATI HDMI with snoop off */
340#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
341 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
342
Takashi Iwai9477c582011-05-25 09:11:37 +0200343/* quirks for Nvidia */
344#define AZX_DCAPS_PRESET_NVIDIA \
Ard Biesheuvel3ab75112016-10-17 17:23:59 +0100345 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100346 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200347
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200348#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100349 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100350 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100351 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200352
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200353/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200354 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200355 */
356#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200357#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
358#else
359#define use_vga_switcheroo(chip) 0
360#endif
361
Libin Yang03b135c2015-06-03 09:30:15 +0800362#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
363 ((pci)->device == 0x0c0c) || \
364 ((pci)->device == 0x0d0c) || \
365 ((pci)->device == 0x160c))
366
Takashi Iwai7e31a012016-02-22 15:18:13 +0100367#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
368#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530369#define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171)
370#define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71)
Vinod Koul68581072016-06-29 10:27:52 +0530371#define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0)
Takashi Iwai7e31a012016-02-22 15:18:13 +0100372#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Subhransu S. Prusty12ee4022017-04-12 09:54:00 +0530373#define IS_GLK(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x3198)
Megha Deye79b0002017-06-14 09:51:56 +0530374#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530375#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci)) || \
Subhransu S. Prusty12ee4022017-04-12 09:54:00 +0530376 IS_KBL(pci) || IS_KBL_LP(pci) || IS_KBL_H(pci) || \
Megha Deye79b0002017-06-14 09:51:56 +0530377 IS_GLK(pci) || IS_CFL(pci)
Lu, Han7c23b7c2015-12-07 15:59:13 +0800378
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100379static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200380 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800381 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100382 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaifab12852013-11-05 17:54:05 +0100383 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200384 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200385 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800386 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200387 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
388 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200389 [AZX_DRIVER_ULI] = "HDA ULI M5461",
390 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200391 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200392 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200393 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200394 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100395 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200396};
397
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200398#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100399static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200400{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100401 int pages;
402
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200403 if (azx_snoop(chip))
404 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100405 if (!dmab || !dmab->area || !dmab->bytes)
406 return;
407
408#ifdef CONFIG_SND_DMA_SGBUF
409 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
410 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100411 if (chip->driver_type == AZX_DRIVER_CMEDIA)
412 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200413 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100414 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200415 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100416 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
417 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200418 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100419#endif
420
421 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
422 if (on)
423 set_memory_wc((unsigned long)dmab->area, pages);
424 else
425 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200426}
427
428static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
429 bool on)
430{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100431 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200432}
433static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100434 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200435{
436 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100437 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200438 azx_dev->wc_marked = on;
439 }
440}
441#else
442/* NOP for other archs */
443static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
444 bool on)
445{
446}
447static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100448 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200449{
450}
451#endif
452
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200453static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100454
Takashi Iwaicb53c622007-08-10 17:21:45 +0200455/*
456 * initialize the PCI registers
457 */
458/* update bits in a PCI register byte */
459static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
460 unsigned char mask, unsigned char val)
461{
462 unsigned char data;
463
464 pci_read_config_byte(pci, reg, &data);
465 data &= ~mask;
466 data |= (val & mask);
467 pci_write_config_byte(pci, reg, data);
468}
469
470static void azx_init_pci(struct azx *chip)
471{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100472 int snoop_type = azx_get_snoop_type(chip);
473
Takashi Iwaicb53c622007-08-10 17:21:45 +0200474 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
475 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
476 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100477 * codecs.
478 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200479 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700480 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100481 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200482 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200483 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200484
Takashi Iwai9477c582011-05-25 09:11:37 +0200485 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
486 * we need to enable snoop.
487 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100488 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100489 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
490 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200491 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200492 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
493 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200494 }
495
496 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100497 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100498 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
499 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200500 update_pci_byte(chip->pci,
501 NVIDIA_HDA_TRANSREG_ADDR,
502 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700503 update_pci_byte(chip->pci,
504 NVIDIA_HDA_ISTRM_COH,
505 0x01, NVIDIA_HDA_ENABLE_COHBIT);
506 update_pci_byte(chip->pci,
507 NVIDIA_HDA_OSTRM_COH,
508 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200509 }
510
511 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100512 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200513 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100514 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200515 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
516 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
517 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
518 if (!azx_snoop(chip))
519 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
520 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100521 pci_read_config_word(chip->pci,
522 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100523 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100524 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
525 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
526 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528}
529
Lu, Han7c23b7c2015-12-07 15:59:13 +0800530/*
531 * In BXT-P A0, HD-Audio DMA requests is later than expected,
532 * and makes an audio stream sensitive to system latencies when
533 * 24/32 bits are playing.
534 * Adjusting threshold of DMA fifo to force the DMA request
535 * sooner to improve latency tolerance at the expense of power.
536 */
537static void bxt_reduce_dma_latency(struct azx *chip)
538{
539 u32 val;
540
Takashi Iwai70eafad2017-03-29 08:39:19 +0200541 val = azx_readl(chip, VS_EM4L);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800542 val &= (0x3 << 20);
Takashi Iwai70eafad2017-03-29 08:39:19 +0200543 azx_writel(chip, VS_EM4L, val);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800544}
545
Libin Yang1f9d3d92017-04-06 19:18:21 +0800546/*
547 * ML_LCAP bits:
548 * bit 0: 6 MHz Supported
549 * bit 1: 12 MHz Supported
550 * bit 2: 24 MHz Supported
551 * bit 3: 48 MHz Supported
552 * bit 4: 96 MHz Supported
553 * bit 5: 192 MHz Supported
554 */
555static int intel_get_lctl_scf(struct azx *chip)
556{
557 struct hdac_bus *bus = azx_bus(chip);
558 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
559 u32 val, t;
560 int i;
561
562 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
563
564 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
565 t = preferred_bits[i];
566 if (val & (1 << t))
567 return t;
568 }
569
570 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
571 return 0;
572}
573
574static int intel_ml_lctl_set_power(struct azx *chip, int state)
575{
576 struct hdac_bus *bus = azx_bus(chip);
577 u32 val;
578 int timeout;
579
580 /*
581 * the codecs are sharing the first link setting by default
582 * If other links are enabled for stream, they need similar fix
583 */
584 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
585 val &= ~AZX_MLCTL_SPA;
586 val |= state << AZX_MLCTL_SPA_SHIFT;
587 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
588 /* wait for CPA */
589 timeout = 50;
590 while (timeout) {
591 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
592 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
593 return 0;
594 timeout--;
595 udelay(10);
596 }
597
598 return -1;
599}
600
601static void intel_init_lctl(struct azx *chip)
602{
603 struct hdac_bus *bus = azx_bus(chip);
604 u32 val;
605 int ret;
606
607 /* 0. check lctl register value is correct or not */
608 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
609 /* if SCF is already set, let's use it */
610 if ((val & ML_LCTL_SCF_MASK) != 0)
611 return;
612
613 /*
614 * Before operating on SPA, CPA must match SPA.
615 * Any deviation may result in undefined behavior.
616 */
617 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
618 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
619 return;
620
621 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
622 ret = intel_ml_lctl_set_power(chip, 0);
623 udelay(100);
624 if (ret)
625 goto set_spa;
626
627 /* 2. update SCF to select a properly audio clock*/
628 val &= ~ML_LCTL_SCF_MASK;
629 val |= intel_get_lctl_scf(chip);
630 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
631
632set_spa:
633 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
634 intel_ml_lctl_set_power(chip, 1);
635 udelay(100);
636}
637
Lu, Han0a673522015-05-05 09:05:48 +0800638static void hda_intel_init_chip(struct azx *chip, bool full_reset)
639{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800640 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800641 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800642 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800643
644 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800645 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100646 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800647 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
648 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
649 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
650 }
Lu, Han0a673522015-05-05 09:05:48 +0800651 azx_init_chip(chip, full_reset);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100652 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800653 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
654 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
655 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
656 }
Lu, Han0a673522015-05-05 09:05:48 +0800657 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800658 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800659
660 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100661 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800662 bxt_reduce_dma_latency(chip);
Libin Yang1f9d3d92017-04-06 19:18:21 +0800663
664 if (bus->mlcap != NULL)
665 intel_init_lctl(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800666}
667
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200668/* calculate runtime delay from LPIB */
669static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
670 unsigned int pos)
671{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200672 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200673 int stream = substream->stream;
674 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
675 int delay;
676
677 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
678 delay = pos - lpib_pos;
679 else
680 delay = lpib_pos - pos;
681 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200682 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200683 delay = 0;
684 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200685 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200686 }
687
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200688 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200689 dev_info(chip->card->dev,
690 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200691 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200692 delay = 0;
693 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
694 chip->get_delay[stream] = NULL;
695 }
696
697 return bytes_to_frames(substream->runtime, delay);
698}
699
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200700static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
701
Dylan Reid7ca954a2014-02-28 15:41:28 -0800702/* called from IRQ */
703static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
704{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200705 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800706 int ok;
707
708 ok = azx_position_ok(chip, azx_dev);
709 if (ok == 1) {
710 azx_dev->irq_pending = 0;
711 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100712 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800713 /* bogus IRQ, process it later */
714 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100715 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800716 }
717 return 0;
718}
719
Mengdong Lin17eccb22015-04-29 17:43:29 +0800720/* Enable/disable i915 display power for the link */
721static int azx_intel_link_power(struct azx *chip, bool enable)
722{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800723 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800724
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800725 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800726}
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200729 * Check whether the current DMA position is acceptable for updating
730 * periods. Returns non-zero if it's OK.
731 *
732 * Many HD-audio controllers appear pretty inaccurate about
733 * the update-IRQ timing. The IRQ is issued before actually the
734 * data is processed. So, we need to process it afterwords in a
735 * workqueue.
736 */
737static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
738{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200739 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200740 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200741 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200742 unsigned int pos;
743
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200744 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
745 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200746 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200747
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200748 if (chip->get_position[stream])
749 pos = chip->get_position[stream](chip, azx_dev);
750 else { /* use the position buffer as default */
751 pos = azx_get_pos_posbuf(chip, azx_dev);
752 if (!pos || pos == (u32)-1) {
753 dev_info(chip->card->dev,
754 "Invalid position buffer, using LPIB read method instead.\n");
755 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200756 if (chip->get_position[0] == azx_get_pos_lpib &&
757 chip->get_position[1] == azx_get_pos_lpib)
758 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200759 pos = azx_get_pos_lpib(chip, azx_dev);
760 chip->get_delay[stream] = NULL;
761 } else {
762 chip->get_position[stream] = azx_get_pos_posbuf;
763 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
764 chip->get_delay[stream] = azx_get_delay_from_lpib;
765 }
766 }
767
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200768 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200769 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200770
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200771 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100772 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200773 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200774 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
775 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200776 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100777 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200778 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200779 return 1; /* OK, it's fine */
780}
781
782/*
783 * The work for pending PCM period updates.
784 */
785static void azx_irq_pending_work(struct work_struct *work)
786{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200787 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
788 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200789 struct hdac_bus *bus = azx_bus(chip);
790 struct hdac_stream *s;
791 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200792
Takashi Iwai9a34af42014-06-26 17:19:20 +0200793 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100794 dev_info(chip->card->dev,
795 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
796 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200797 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200798 }
799
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200800 for (;;) {
801 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200802 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200803 list_for_each_entry(s, &bus->stream_list, list) {
804 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200805 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200806 !s->substream ||
807 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200808 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200809 ok = azx_position_ok(chip, azx_dev);
810 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200811 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200812 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200813 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200814 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200815 } else if (ok < 0) {
816 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200817 } else
818 pending++;
819 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200820 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200821 if (!pending)
822 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200823 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200824 }
825}
826
827/* clear irq_pending flags and assure no on-going workq */
828static void azx_clear_irq_pending(struct azx *chip)
829{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200830 struct hdac_bus *bus = azx_bus(chip);
831 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200832
Takashi Iwaia41d1222015-04-14 22:13:18 +0200833 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200834 list_for_each_entry(s, &bus->stream_list, list) {
835 struct azx_dev *azx_dev = stream_to_azx_dev(s);
836 azx_dev->irq_pending = 0;
837 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200838 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839}
840
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200841static int azx_acquire_irq(struct azx *chip, int do_disconnect)
842{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200843 struct hdac_bus *bus = azx_bus(chip);
844
Takashi Iwai437a5a42006-11-21 12:14:23 +0100845 if (request_irq(chip->pci->irq, azx_interrupt,
846 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100847 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100848 dev_err(chip->card->dev,
849 "unable to grab IRQ %d, disabling device\n",
850 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200851 if (do_disconnect)
852 snd_card_disconnect(chip->card);
853 return -1;
854 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200855 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100856 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200857 return 0;
858}
859
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200860/* get the current DMA position with correction on VIA chips */
861static unsigned int azx_via_get_position(struct azx *chip,
862 struct azx_dev *azx_dev)
863{
864 unsigned int link_pos, mini_pos, bound_pos;
865 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
866 unsigned int fifo_size;
867
Takashi Iwai1604eee2015-04-16 12:14:17 +0200868 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200869 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200870 /* Playback, no problem using link position */
871 return link_pos;
872 }
873
874 /* Capture */
875 /* For new chipset,
876 * use mod to get the DMA position just like old chipset
877 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200878 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
879 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200880
881 /* azx_dev->fifo_size can't get FIFO size of in stream.
882 * Get from base address + offset.
883 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200884 fifo_size = readw(azx_bus(chip)->remap_addr +
885 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200886
887 if (azx_dev->insufficient) {
888 /* Link position never gather than FIFO size */
889 if (link_pos <= fifo_size)
890 return 0;
891
892 azx_dev->insufficient = 0;
893 }
894
895 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200896 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200897 else
898 mini_pos = link_pos - fifo_size;
899
900 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200901 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
902 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200903 if (mod_link_pos >= fifo_size)
904 bound_pos = link_pos - mod_link_pos;
905 else if (mod_dma_pos >= mod_mini_pos)
906 bound_pos = mini_pos - mod_mini_pos;
907 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200908 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
909 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200910 bound_pos = 0;
911 }
912
913 /* Calculate real DMA position we want */
914 return bound_pos + mod_dma_pos;
915}
916
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200917static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
918 struct azx_dev *azx_dev)
919{
920 return _snd_hdac_chip_readl(azx_bus(chip),
921 AZX_REG_VS_SDXDPIB_XBASE +
922 (AZX_REG_VS_SDXDPIB_XINTERVAL *
923 azx_dev->core.index));
924}
925
926/* get the current DMA position with correction on SKL+ chips */
927static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
928{
929 /* DPIB register gives a more accurate position for playback */
930 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
931 return azx_skl_get_dpib_pos(chip, azx_dev);
932
933 /* For capture, we need to read posbuf, but it requires a delay
934 * for the possible boundary overlap; the read of DPIB fetches the
935 * actual posbuf
936 */
937 udelay(20);
938 azx_skl_get_dpib_pos(chip, azx_dev);
939 return azx_get_pos_posbuf(chip, azx_dev);
940}
941
Takashi Iwai83012a72012-08-24 18:38:08 +0200942#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200943static DEFINE_MUTEX(card_list_lock);
944static LIST_HEAD(card_list);
945
946static void azx_add_card_list(struct azx *chip)
947{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200948 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200949 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200950 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200951 mutex_unlock(&card_list_lock);
952}
953
954static void azx_del_card_list(struct azx *chip)
955{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200956 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200957 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200958 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200959 mutex_unlock(&card_list_lock);
960}
961
962/* trigger power-save check at writing parameter */
963static int param_set_xint(const char *val, const struct kernel_param *kp)
964{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200965 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200966 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200967 int prev = power_save;
968 int ret = param_set_int(val, kp);
969
970 if (ret || prev == power_save)
971 return ret;
972
973 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200974 list_for_each_entry(hda, &card_list, list) {
975 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200976 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200977 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200978 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200979 }
980 mutex_unlock(&card_list_lock);
981 return 0;
982}
983#else
984#define azx_add_card_list(chip) /* NOP */
985#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200986#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100987
Takashi Iwai7ccbde52012-08-14 18:10:09 +0200988#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100989/*
990 * power management
991 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200992static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200994 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200995 struct azx *chip;
996 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200997 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200999 if (!card)
1000 return 0;
1001
1002 chip = card->private_data;
1003 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001004 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001005 return 0;
1006
Takashi Iwaia41d1222015-04-14 22:13:18 +02001007 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +01001008 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001009 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001010 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04001011 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001012 if (bus->irq >= 0) {
1013 free_irq(bus->irq, chip);
1014 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +02001015 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001016
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001017 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001018 pci_disable_msi(chip->pci);
Mengdong Lin795614d2015-04-29 17:43:36 +08001019 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
1020 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001021 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +08001022
1023 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 return 0;
1025}
1026
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001027static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001029 struct pci_dev *pci = to_pci_dev(dev);
1030 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001031 struct azx *chip;
1032 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +02001033 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001035 if (!card)
1036 return 0;
1037
1038 chip = card->private_data;
1039 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001040 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001041 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001042 return 0;
1043
Takashi Iwaia52ff342016-08-04 22:38:36 +02001044 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1045 snd_hdac_display_power(bus, true);
1046 if (hda->need_i915_power)
1047 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001048 }
Takashi Iwaia52ff342016-08-04 22:38:36 +02001049
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001050 if (chip->msi)
1051 if (pci_enable_msi(pci) < 0)
1052 chip->msi = 0;
1053 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001054 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001055 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001056
Lu, Han0a673522015-05-05 09:05:48 +08001057 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001058
Takashi Iwaia52ff342016-08-04 22:38:36 +02001059 /* power down again for link-controlled chips */
1060 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1061 !hda->need_i915_power)
1062 snd_hdac_display_power(bus, false);
1063
Takashi Iwai421a1252005-11-17 16:11:09 +01001064 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +08001065
1066 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 return 0;
1068}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001069#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
1070
Xiong Zhang3e6db332015-12-18 13:29:18 +08001071#ifdef CONFIG_PM_SLEEP
1072/* put codec down to D3 at hibernation for Intel SKL+;
1073 * otherwise BIOS may still access the codec and screw up the driver
1074 */
Xiong Zhang3e6db332015-12-18 13:29:18 +08001075static int azx_freeze_noirq(struct device *dev)
1076{
1077 struct pci_dev *pci = to_pci_dev(dev);
1078
1079 if (IS_SKL_PLUS(pci))
1080 pci_set_power_state(pci, PCI_D3hot);
1081
1082 return 0;
1083}
1084
1085static int azx_thaw_noirq(struct device *dev)
1086{
1087 struct pci_dev *pci = to_pci_dev(dev);
1088
1089 if (IS_SKL_PLUS(pci))
1090 pci_set_power_state(pci, PCI_D0);
1091
1092 return 0;
1093}
1094#endif /* CONFIG_PM_SLEEP */
1095
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01001096#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001097static int azx_runtime_suspend(struct device *dev)
1098{
1099 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001100 struct azx *chip;
1101 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001102
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001103 if (!card)
1104 return 0;
1105
1106 chip = card->private_data;
1107 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001108 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001109 return 0;
1110
Takashi Iwai364aa712015-02-19 16:51:17 +01001111 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001112 return 0;
1113
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001114 /* enable controller wake up event */
1115 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1116 STATESTS_INT_MASK);
1117
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001118 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01001119 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001120 azx_clear_irq_pending(chip);
Mengdong Lin795614d2015-04-29 17:43:36 +08001121 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
1122 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001123 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001124
Libin Yang785d8c42015-05-12 09:43:22 +08001125 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001126 return 0;
1127}
1128
1129static int azx_runtime_resume(struct device *dev)
1130{
1131 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001132 struct azx *chip;
1133 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001134 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001135 struct hda_codec *codec;
1136 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001137
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001138 if (!card)
1139 return 0;
1140
1141 chip = card->private_data;
1142 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001143 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001144 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001145 return 0;
1146
Takashi Iwai364aa712015-02-19 16:51:17 +01001147 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001148 return 0;
1149
David Henningsson033ea342015-07-16 10:39:24 +02001150 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001151 snd_hdac_display_power(bus, true);
1152 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001153 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001154 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001155
1156 /* Read STATESTS before controller reset */
1157 status = azx_readw(chip, STATESTS);
1158
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001159 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001160 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001161
Takashi Iwaia41d1222015-04-14 22:13:18 +02001162 if (status) {
1163 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001164 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001165 schedule_delayed_work(&codec->jackpoll_work,
1166 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001167 }
1168
1169 /* disable controller Wake Up event*/
1170 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1171 ~STATESTS_INT_MASK);
1172
Takashi Iwaia52ff342016-08-04 22:38:36 +02001173 /* power down again for link-controlled chips */
1174 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1175 !hda->need_i915_power)
1176 snd_hdac_display_power(bus, false);
1177
Libin Yang785d8c42015-05-12 09:43:22 +08001178 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001179 return 0;
1180}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001181
1182static int azx_runtime_idle(struct device *dev)
1183{
1184 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001185 struct azx *chip;
1186 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001187
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001188 if (!card)
1189 return 0;
1190
1191 chip = card->private_data;
1192 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001193 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001194 return 0;
1195
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001196 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001197 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001198 return -EBUSY;
1199
1200 return 0;
1201}
1202
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001203static const struct dev_pm_ops azx_pm = {
1204 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001205#ifdef CONFIG_PM_SLEEP
1206 .freeze_noirq = azx_freeze_noirq,
1207 .thaw_noirq = azx_thaw_noirq,
1208#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001209 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001210};
1211
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001212#define AZX_PM_OPS &azx_pm
1213#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001214#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001215#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001218static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001219
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001220#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001221static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001222
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001223static void azx_vs_set_state(struct pci_dev *pci,
1224 enum vga_switcheroo_state state)
1225{
1226 struct snd_card *card = pci_get_drvdata(pci);
1227 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001228 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001229 bool disabled;
1230
Takashi Iwai9a34af42014-06-26 17:19:20 +02001231 wait_for_completion(&hda->probe_wait);
1232 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001233 return;
1234
1235 disabled = (state == VGA_SWITCHEROO_OFF);
1236 if (chip->disabled == disabled)
1237 return;
1238
Takashi Iwaia41d1222015-04-14 22:13:18 +02001239 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001240 chip->disabled = disabled;
1241 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001242 dev_info(chip->card->dev,
1243 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001244 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001245 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001246 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001247 }
1248 }
1249 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001250 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001251 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001252 if (disabled) {
Dylan Reid89287562014-02-28 15:41:15 -08001253 pm_runtime_put_sync_suspend(card->dev);
1254 azx_suspend(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001255 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001256 * however we have no ACPI handle, so pci/acpi can't put us there,
1257 * put ourselves there */
1258 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001259 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001260 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001261 dev_warn(chip->card->dev,
1262 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001263 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001264 snd_hda_unlock_devices(&chip->bus);
Dylan Reid89287562014-02-28 15:41:15 -08001265 pm_runtime_get_noresume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001266 chip->disabled = false;
Dylan Reid89287562014-02-28 15:41:15 -08001267 azx_resume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001268 }
1269 }
1270}
1271
1272static bool azx_vs_can_switch(struct pci_dev *pci)
1273{
1274 struct snd_card *card = pci_get_drvdata(pci);
1275 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001276 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001277
Takashi Iwai9a34af42014-06-26 17:19:20 +02001278 wait_for_completion(&hda->probe_wait);
1279 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001280 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001281 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001282 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001283 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001284 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001285 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001286 return true;
1287}
1288
Bill Pembertone23e7a12012-12-06 12:35:10 -05001289static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001290{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001291 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001292 struct pci_dev *p = get_bound_vga(chip->pci);
1293 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001294 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001295 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001296 hda->use_vga_switcheroo = 1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001297 pci_dev_put(p);
1298 }
1299}
1300
1301static const struct vga_switcheroo_client_ops azx_vs_ops = {
1302 .set_gpu_state = azx_vs_set_state,
1303 .can_switch = azx_vs_can_switch,
1304};
1305
Bill Pembertone23e7a12012-12-06 12:35:10 -05001306static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001307{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001308 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai128960a2012-10-12 17:28:18 +02001309 int err;
1310
Takashi Iwai9a34af42014-06-26 17:19:20 +02001311 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001312 return 0;
1313 /* FIXME: currently only handling DIS controller
1314 * is there any machine with two switchable HDMI audio controllers?
1315 */
Takashi Iwai128960a2012-10-12 17:28:18 +02001316 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Lukas Wunner21b45672015-08-27 16:43:43 +02001317 VGA_SWITCHEROO_DIS);
Takashi Iwai128960a2012-10-12 17:28:18 +02001318 if (err < 0)
1319 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001320 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001321
1322 /* register as an optimus hdmi audio power domain */
Dylan Reid89287562014-02-28 15:41:15 -08001323 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
Takashi Iwai9a34af42014-06-26 17:19:20 +02001324 &hda->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02001325 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001326}
1327#else
1328#define init_vga_switcheroo(chip) /* NOP */
1329#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001330#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001331#endif /* SUPPORT_VGA_SWITCHER */
1332
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001333/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 * destructor
1335 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001336static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001338 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001339 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001340 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001341
Takashi Iwai364aa712015-02-19 16:51:17 +01001342 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001343 pm_runtime_get_noresume(&pci->dev);
1344
Takashi Iwai65fcd412012-08-14 17:13:32 +02001345 azx_del_card_list(chip);
1346
Takashi Iwai9a34af42014-06-26 17:19:20 +02001347 hda->init_failed = 1; /* to be sure */
1348 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001349
Takashi Iwai9a34af42014-06-26 17:19:20 +02001350 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001351 if (chip->disabled && hda->probe_continued)
1352 snd_hda_unlock_devices(&chip->bus);
Peter Wuab58d8c2016-07-11 19:51:06 +02001353 if (hda->vga_switcheroo_registered) {
Takashi Iwai128960a2012-10-12 17:28:18 +02001354 vga_switcheroo_unregister_client(chip->pci);
Peter Wuab58d8c2016-07-11 19:51:06 +02001355 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1356 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001357 }
1358
Takashi Iwaia41d1222015-04-14 22:13:18 +02001359 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001360 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001361 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001362 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 }
1364
Takashi Iwaia41d1222015-04-14 22:13:18 +02001365 if (bus->irq >= 0)
1366 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001367 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001368 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001369 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370
Dylan Reid67908992014-02-28 15:41:23 -08001371 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001372 azx_free_streams(chip);
1373 snd_hdac_bus_exit(bus);
1374
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001375 if (chip->region_requested)
1376 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001377
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001379#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001380 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001381#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001382
Wang Xingchao99a20082013-05-30 22:07:10 +08001383 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001384 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001385 snd_hdac_display_power(bus, false);
1386 snd_hdac_i915_exit(bus);
Wang Xingchao99a20082013-05-30 22:07:10 +08001387 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001388 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
1390 return 0;
1391}
1392
Takashi Iwaia41d1222015-04-14 22:13:18 +02001393static int azx_dev_disconnect(struct snd_device *device)
1394{
1395 struct azx *chip = device->device_data;
1396
1397 chip->bus.shutdown = 1;
1398 return 0;
1399}
1400
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001401static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402{
1403 return azx_free(device->device_data);
1404}
1405
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001406#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001408 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001409 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001410static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001411{
1412 struct pci_dev *p;
1413
1414 /* check only discrete GPU */
1415 switch (pci->vendor) {
1416 case PCI_VENDOR_ID_ATI:
1417 case PCI_VENDOR_ID_AMD:
1418 case PCI_VENDOR_ID_NVIDIA:
1419 if (pci->devfn == 1) {
1420 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1421 pci->bus->number, 0);
1422 if (p) {
1423 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1424 return p;
1425 pci_dev_put(p);
1426 }
1427 }
1428 break;
1429 }
1430 return NULL;
1431}
1432
Bill Pembertone23e7a12012-12-06 12:35:10 -05001433static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001434{
1435 bool vga_inactive = false;
1436 struct pci_dev *p = get_bound_vga(pci);
1437
1438 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001439 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001440 vga_inactive = true;
1441 pci_dev_put(p);
1442 }
1443 return vga_inactive;
1444}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001445#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001446
1447/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001448 * white/black-listing for position_fix
1449 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001450static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001451 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1452 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001453 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001454 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001455 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001456 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001457 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001458 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001459 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001460 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001461 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001462 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001463 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001464 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001465 {}
1466};
1467
Bill Pembertone23e7a12012-12-06 12:35:10 -05001468static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001469{
1470 const struct snd_pci_quirk *q;
1471
Takashi Iwaic673ba12009-03-17 07:49:14 +01001472 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001473 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001474 case POS_FIX_LPIB:
1475 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001476 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001477 case POS_FIX_COMBO:
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001478 case POS_FIX_SKL:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001479 return fix;
1480 }
1481
Takashi Iwaic673ba12009-03-17 07:49:14 +01001482 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1483 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001484 dev_info(chip->card->dev,
1485 "position_fix set to %d for device %04x:%04x\n",
1486 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001487 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001488 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001489
1490 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001491 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001492 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001493 return POS_FIX_VIACOMBO;
1494 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001495 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001496 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001497 return POS_FIX_LPIB;
1498 }
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001499 if (IS_SKL_PLUS(chip->pci)) {
1500 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1501 return POS_FIX_SKL;
1502 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001503 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001504}
1505
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001506static void assign_position_fix(struct azx *chip, int fix)
1507{
1508 static azx_get_pos_callback_t callbacks[] = {
1509 [POS_FIX_AUTO] = NULL,
1510 [POS_FIX_LPIB] = azx_get_pos_lpib,
1511 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1512 [POS_FIX_VIACOMBO] = azx_via_get_position,
1513 [POS_FIX_COMBO] = azx_get_pos_lpib,
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001514 [POS_FIX_SKL] = azx_get_pos_skl,
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001515 };
1516
1517 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1518
1519 /* combo mode uses LPIB only for playback */
1520 if (fix == POS_FIX_COMBO)
1521 chip->get_position[1] = NULL;
1522
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001523 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001524 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1525 chip->get_delay[0] = chip->get_delay[1] =
1526 azx_get_delay_from_lpib;
1527 }
1528
1529}
1530
Takashi Iwai3372a152007-02-01 15:46:50 +01001531/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001532 * black-lists for probe_mask
1533 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001534static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001535 /* Thinkpad often breaks the controller communication when accessing
1536 * to the non-working (or non-existing) modem codec slot.
1537 */
1538 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1539 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1540 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001541 /* broken BIOS */
1542 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001543 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1544 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001545 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001546 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001547 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001548 /* WinFast VP200 H (Teradici) user reported broken communication */
1549 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001550 {}
1551};
1552
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001553#define AZX_FORCE_CODEC_MASK 0x100
1554
Bill Pembertone23e7a12012-12-06 12:35:10 -05001555static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001556{
1557 const struct snd_pci_quirk *q;
1558
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001559 chip->codec_probe_mask = probe_mask[dev];
1560 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001561 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1562 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001563 dev_info(chip->card->dev,
1564 "probe_mask set to 0x%x for device %04x:%04x\n",
1565 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001566 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001567 }
1568 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001569
1570 /* check forced option */
1571 if (chip->codec_probe_mask != -1 &&
1572 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001573 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001574 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001575 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001576 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001577}
1578
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001579/*
Takashi Iwai716238552009-09-28 13:14:04 +02001580 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001581 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001582static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001583 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1584 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1585 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1586 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001587 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001588 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001589 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001590 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001591 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001592 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001593 {}
1594};
1595
Bill Pembertone23e7a12012-12-06 12:35:10 -05001596static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001597{
1598 const struct snd_pci_quirk *q;
1599
Takashi Iwai716238552009-09-28 13:14:04 +02001600 if (enable_msi >= 0) {
1601 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001602 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001603 }
1604 chip->msi = 1; /* enable MSI as default */
1605 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001606 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001607 dev_info(chip->card->dev,
1608 "msi for device %04x:%04x set to %d\n",
1609 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001610 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001611 return;
1612 }
1613
1614 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001615 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001616 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001617 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001618 }
1619}
1620
Takashi Iwaia1585d72011-12-14 09:27:04 +01001621/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001622static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001623{
Takashi Iwai7c732012014-11-25 12:54:16 +01001624 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001625
Takashi Iwai7c732012014-11-25 12:54:16 +01001626 if (snoop >= 0) {
1627 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1628 snoop ? "snoop" : "non-snoop");
1629 chip->snoop = snoop;
1630 return;
1631 }
1632
1633 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001634 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1635 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001636 /* force to non-snoop mode for a new VIA controller
1637 * when BIOS is set
1638 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001639 u8 val;
1640 pci_read_config_byte(chip->pci, 0x42, &val);
1641 if (!(val & 0x80) && chip->pci->revision == 0x30)
1642 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001643 }
1644
Takashi Iwai37e661e2014-11-25 11:28:07 +01001645 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1646 snoop = false;
1647
Takashi Iwai7c732012014-11-25 12:54:16 +01001648 chip->snoop = snoop;
1649 if (!snoop)
1650 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001651}
Takashi Iwai669ba272007-08-17 09:17:36 +02001652
Wang Xingchao99a20082013-05-30 22:07:10 +08001653static void azx_probe_work(struct work_struct *work)
1654{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001655 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1656 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001657}
Wang Xingchao99a20082013-05-30 22:07:10 +08001658
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001659static int default_bdl_pos_adj(struct azx *chip)
1660{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001661 /* some exceptions: Atoms seem problematic with value 1 */
1662 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1663 switch (chip->pci->device) {
1664 case 0x0f04: /* Baytrail */
1665 case 0x2284: /* Braswell */
1666 return 32;
1667 }
1668 }
1669
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001670 switch (chip->driver_type) {
1671 case AZX_DRIVER_ICH:
1672 case AZX_DRIVER_PCH:
1673 return 1;
1674 default:
1675 return 32;
1676 }
1677}
1678
Takashi Iwai669ba272007-08-17 09:17:36 +02001679/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 * constructor
1681 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001682static const struct hdac_io_ops pci_hda_io_ops;
1683static const struct hda_controller_ops pci_hda_ops;
1684
Bill Pembertone23e7a12012-12-06 12:35:10 -05001685static int azx_create(struct snd_card *card, struct pci_dev *pci,
1686 int dev, unsigned int driver_caps,
1687 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001689 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001690 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 .dev_free = azx_dev_free,
1692 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001693 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001694 struct azx *chip;
1695 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
1697 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001698
Pavel Machek927fc862006-08-31 17:03:43 +02001699 err = pci_enable_device(pci);
1700 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 return err;
1702
Mengdong Lina07187c2014-06-26 18:45:16 +08001703 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1704 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 pci_disable_device(pci);
1706 return -ENOMEM;
1707 }
1708
Mengdong Lina07187c2014-06-26 18:45:16 +08001709 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001710 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 chip->card = card;
1712 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001713 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001714 chip->driver_caps = driver_caps;
1715 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001716 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001717 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001718 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001719 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001720 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1721 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001722 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001723 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001725 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001726
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001727 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001728
Takashi Iwai41438f12017-01-12 17:13:21 +01001729 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1730 chip->fallback_to_single_cmd = 1;
1731 else /* explicitly set to single_cmd or not */
1732 chip->single_cmd = single_cmd;
1733
Takashi Iwaia1585d72011-12-14 09:27:04 +01001734 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001735
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001736 if (bdl_pos_adj[dev] < 0)
1737 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1738 else
1739 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001740
Takashi Iwaia41d1222015-04-14 22:13:18 +02001741 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1742 if (err < 0) {
1743 kfree(hda);
1744 pci_disable_device(pci);
1745 return err;
1746 }
1747
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001748 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1749 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1750 chip->bus.needs_damn_long_delay = 1;
1751 }
1752
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001753 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1754 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001755 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001756 azx_free(chip);
1757 return err;
1758 }
1759
Wang Xingchao99a20082013-05-30 22:07:10 +08001760 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001761 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001762
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001763 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001764
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001765 return 0;
1766}
1767
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001768static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001769{
1770 int dev = chip->dev_index;
1771 struct pci_dev *pci = chip->pci;
1772 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001773 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001774 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001775 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001776 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001777
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001778#if BITS_PER_LONG != 64
1779 /* Fix up base address on ULI M5461 */
1780 if (chip->driver_type == AZX_DRIVER_ULI) {
1781 u16 tmp3;
1782 pci_read_config_word(pci, 0x40, &tmp3);
1783 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1784 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1785 }
1786#endif
1787
Pavel Machek927fc862006-08-31 17:03:43 +02001788 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001789 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001791 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
Takashi Iwaia41d1222015-04-14 22:13:18 +02001793 bus->addr = pci_resource_start(pci, 0);
1794 bus->remap_addr = pci_ioremap_bar(pci, 0);
1795 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001796 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001797 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 }
1799
Guneshwor Singh50279d92016-08-04 15:46:03 +05301800 if (IS_SKL_PLUS(pci))
1801 snd_hdac_bus_parse_capabilities(bus);
1802
1803 /*
1804 * Some Intel CPUs has always running timer (ART) feature and
1805 * controller may have Global time sync reporting capability, so
1806 * check both of these before declaring synchronized time reporting
1807 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1808 */
1809 chip->gts_present = false;
1810
1811#ifdef CONFIG_X86
1812 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1813 chip->gts_present = true;
1814#endif
1815
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001816 if (chip->msi) {
1817 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1818 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1819 pci->no_64bit_msi = true;
1820 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001821 if (pci_enable_msi(pci) < 0)
1822 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001823 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001824
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001825 if (azx_acquire_irq(chip, 0) < 0)
1826 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827
1828 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001829 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Tobin Davisbcd72002008-01-15 11:23:55 +01001831 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001832 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001833
Takashi Iwai413cbf42014-10-01 10:30:53 +02001834 /* AMD devices support 40 or 48bit DMA, take the safe one */
1835 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1836 dma_bits = 40;
1837
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001838 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001839 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001840 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001841 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001842 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1843 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1844 NULL);
1845 if (p_smbus) {
1846 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001847 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001848 pci_dev_put(p_smbus);
1849 }
1850 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001851
Ard Biesheuvel3ab75112016-10-17 17:23:59 +01001852 /* NVidia hardware normally only supports up to 40 bits of DMA */
1853 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1854 dma_bits = 40;
1855
Takashi Iwai9477c582011-05-25 09:11:37 +02001856 /* disable 64bit DMA address on some devices */
1857 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001858 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001859 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001860 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001861
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001862 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001863 if (align_buffer_size >= 0)
1864 chip->align_buffer_size = !!align_buffer_size;
1865 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001866 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001867 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001868 else
1869 chip->align_buffer_size = 1;
1870 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001871
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001872 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001873 if (!(gcap & AZX_GCAP_64OK))
1874 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001875 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1876 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001877 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001878 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1879 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001880 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001881
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001882 /* read number of streams from GCAP register instead of using
1883 * hardcoded value
1884 */
1885 chip->capture_streams = (gcap >> 8) & 0x0f;
1886 chip->playback_streams = (gcap >> 12) & 0x0f;
1887 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001888 /* gcap didn't give any info, switching to old method */
1889
1890 switch (chip->driver_type) {
1891 case AZX_DRIVER_ULI:
1892 chip->playback_streams = ULI_NUM_PLAYBACK;
1893 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001894 break;
1895 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001896 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001897 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1898 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001899 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001900 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001901 default:
1902 chip->playback_streams = ICH6_NUM_PLAYBACK;
1903 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001904 break;
1905 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001906 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001907 chip->capture_index_offset = 0;
1908 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001909 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001910
Jaroslav Kyseladf56c3d2017-02-15 17:09:43 +01001911 /* sanity check for the SDxCTL.STRM field overflow */
1912 if (chip->num_streams > 15 &&
1913 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1914 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1915 "forcing separate stream tags", chip->num_streams);
1916 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1917 }
1918
Takashi Iwaia41d1222015-04-14 22:13:18 +02001919 /* initialize streams */
1920 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001921 if (err < 0)
1922 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923
1924 err = azx_alloc_stream_pages(chip);
1925 if (err < 0)
1926 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001929 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001930
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001931 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1932 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001933
Lu, Han0a673522015-05-05 09:05:48 +08001934 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935
1936 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001937 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001938 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001939 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 }
1941
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001942 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001943 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1944 sizeof(card->shortname));
1945 snprintf(card->longname, sizeof(card->longname),
1946 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001947 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001948
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950}
1951
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001952#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001953/* callback from request_firmware_nowait() */
1954static void azx_firmware_cb(const struct firmware *fw, void *context)
1955{
1956 struct snd_card *card = context;
1957 struct azx *chip = card->private_data;
1958 struct pci_dev *pci = chip->pci;
1959
1960 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001961 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001962 goto error;
1963 }
1964
1965 chip->fw = fw;
1966 if (!chip->disabled) {
1967 /* continue probing */
1968 if (azx_probe_continue(chip))
1969 goto error;
1970 }
1971 return; /* OK */
1972
1973 error:
1974 snd_card_free(card);
1975 pci_set_drvdata(pci, NULL);
1976}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001977#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001978
Dylan Reid40830812014-02-28 15:41:13 -08001979/*
1980 * HDA controller ops.
1981 */
1982
1983/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001984static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001985{
1986 writel(value, addr);
1987}
1988
Dylan Reiddb291e32014-03-02 20:44:01 -08001989static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001990{
1991 return readl(addr);
1992}
1993
Dylan Reiddb291e32014-03-02 20:44:01 -08001994static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001995{
1996 writew(value, addr);
1997}
1998
Dylan Reiddb291e32014-03-02 20:44:01 -08001999static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002000{
2001 return readw(addr);
2002}
2003
Dylan Reiddb291e32014-03-02 20:44:01 -08002004static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002005{
2006 writeb(value, addr);
2007}
2008
Dylan Reiddb291e32014-03-02 20:44:01 -08002009static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002010{
2011 return readb(addr);
2012}
2013
Dylan Reidf46ea602014-02-28 15:41:16 -08002014static int disable_msi_reset_irq(struct azx *chip)
2015{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002016 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08002017 int err;
2018
Takashi Iwaia41d1222015-04-14 22:13:18 +02002019 free_irq(bus->irq, chip);
2020 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08002021 pci_disable_msi(chip->pci);
2022 chip->msi = 0;
2023 err = azx_acquire_irq(chip, 1);
2024 if (err < 0)
2025 return err;
2026
2027 return 0;
2028}
2029
Dylan Reidb419b352014-02-28 15:41:20 -08002030/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002031static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08002032 int type,
2033 size_t size,
2034 struct snd_dma_buffer *buf)
2035{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002036 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08002037 int err;
2038
2039 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002040 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08002041 size, buf);
2042 if (err < 0)
2043 return err;
2044 mark_pages_wc(chip, buf, true);
2045 return 0;
2046}
2047
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002048static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08002049{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002050 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002051
Dylan Reidb419b352014-02-28 15:41:20 -08002052 mark_pages_wc(chip, buf, false);
2053 snd_dma_free_pages(buf);
2054}
2055
2056static int substream_alloc_pages(struct azx *chip,
2057 struct snd_pcm_substream *substream,
2058 size_t size)
2059{
2060 struct azx_dev *azx_dev = get_azx_dev(substream);
2061 int ret;
2062
2063 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08002064 ret = snd_pcm_lib_malloc_pages(substream, size);
2065 if (ret < 0)
2066 return ret;
2067 mark_runtime_wc(chip, azx_dev, substream, true);
2068 return 0;
2069}
2070
2071static int substream_free_pages(struct azx *chip,
2072 struct snd_pcm_substream *substream)
2073{
2074 struct azx_dev *azx_dev = get_azx_dev(substream);
2075 mark_runtime_wc(chip, azx_dev, substream, false);
2076 return snd_pcm_lib_free_pages(substream);
2077}
2078
Dylan Reid8769b272014-02-28 15:41:21 -08002079static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2080 struct vm_area_struct *area)
2081{
2082#ifdef CONFIG_X86
2083 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2084 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01002085 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08002086 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2087#endif
2088}
2089
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002090static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08002091 .reg_writel = pci_azx_writel,
2092 .reg_readl = pci_azx_readl,
2093 .reg_writew = pci_azx_writew,
2094 .reg_readw = pci_azx_readw,
2095 .reg_writeb = pci_azx_writeb,
2096 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08002097 .dma_alloc_pages = dma_alloc_pages,
2098 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002099};
2100
2101static const struct hda_controller_ops pci_hda_ops = {
2102 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08002103 .substream_alloc_pages = substream_alloc_pages,
2104 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08002105 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08002106 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08002107 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08002108};
2109
Bill Pembertone23e7a12012-12-06 12:35:10 -05002110static int azx_probe(struct pci_dev *pci,
2111 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002113 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002114 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002115 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002116 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002117 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02002118 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002120 if (dev >= SNDRV_CARDS)
2121 return -ENODEV;
2122 if (!enable[dev]) {
2123 dev++;
2124 return -ENOENT;
2125 }
2126
Takashi Iwai60c57722014-01-29 14:20:19 +01002127 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2128 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002129 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002130 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002131 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 }
2133
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002134 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002135 if (err < 0)
2136 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002137 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002138 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002139
2140 pci_set_drvdata(pci, card);
2141
2142 err = register_vga_switcheroo(chip);
2143 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02002144 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002145 goto out_free;
2146 }
2147
2148 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002149 dev_info(card->dev, "VGA controller is disabled\n");
2150 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002151 chip->disabled = true;
2152 }
2153
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002154 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155
Takashi Iwai4918cda2012-08-09 12:33:28 +02002156#ifdef CONFIG_SND_HDA_PATCH_LOADER
2157 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002158 dev_info(card->dev, "Applying patch firmware '%s'\n",
2159 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002160 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2161 &pci->dev, GFP_KERNEL, card,
2162 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002163 if (err < 0)
2164 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002165 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002166 }
2167#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2168
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002169#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002170 if (CONTROLLER_IN_GPU(pci))
2171 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002172#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002173
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002174 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002175 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002176
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002177 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002178 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002179 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002180 return 0;
2181
2182out_free:
2183 snd_card_free(card);
2184 return err;
2185}
2186
Dylan Reide62a42a2014-02-28 15:41:19 -08002187/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2188static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2189 [AZX_DRIVER_NVIDIA] = 8,
2190 [AZX_DRIVER_TERA] = 1,
2191};
2192
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002193static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002194{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002195 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002196 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002197 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002198 int dev = chip->dev_index;
2199 int err;
2200
Takashi Iwaia41d1222015-04-14 22:13:18 +02002201 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002202
2203 /* Request display power well for the HDA controller or codec. For
2204 * Haswell/Broadwell, both the display HDA controller and codec need
2205 * this power. For other platforms, like Baytrail/Braswell, only the
2206 * display codec needs the power and it can be released after probe.
2207 */
Wang Xingchao99a20082013-05-30 22:07:10 +08002208 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Libin Yang03b135c2015-06-03 09:30:15 +08002209 /* HSW/BDW controllers need this power */
2210 if (CONTROLLER_IN_GPU(pci))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002211 hda->need_i915_power = 1;
2212
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002213 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002214 if (err < 0) {
2215 /* if the controller is bound only with HDMI/DP
2216 * (for HSW and BDW), we need to abort the probe;
2217 * for other chips, still continue probing as other
2218 * codecs can be on the same link.
2219 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002220 if (CONTROLLER_IN_GPU(pci)) {
2221 dev_err(chip->card->dev,
2222 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002223 goto out_free;
Takashi Iwaibed2e982016-01-20 15:00:26 +01002224 } else
Takashi Iwai535115b2015-06-12 07:53:58 +02002225 goto skip_i915;
2226 }
Mengdong Lin795614d2015-04-29 17:43:36 +08002227
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002228 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002229 if (err < 0) {
2230 dev_err(chip->card->dev,
2231 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002232 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002233 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002234 }
2235
Takashi Iwaibf068482015-06-10 12:03:49 +02002236 skip_i915:
Takashi Iwai5c906802013-05-30 22:07:09 +08002237 err = azx_first_init(chip);
2238 if (err < 0)
2239 goto out_free;
2240
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002241#ifdef CONFIG_SND_HDA_INPUT_BEEP
2242 chip->beep_mode = beep_mode[dev];
2243#endif
2244
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002246 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2247 if (err < 0)
2248 goto out_free;
2249
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002250#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002251 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002252 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002253 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002254 if (err < 0)
2255 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002256#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002257 release_firmware(chip->fw); /* no longer needed */
2258 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002259#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002260 }
2261#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002262 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002263 err = azx_codec_configure(chip);
2264 if (err < 0)
2265 goto out_free;
2266 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002268 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002269 if (err < 0)
2270 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271
Takashi Iwaicb53c622007-08-10 17:21:45 +02002272 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002273 azx_add_card_list(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02002274 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai364aa712015-02-19 16:51:17 +01002275 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002276 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002278out_free:
Mengdong Lin795614d2015-04-29 17:43:36 +08002279 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
2280 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002281 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002282
2283i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002284 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002285 hda->init_failed = 1;
2286 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002287 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288}
2289
Bill Pembertone23e7a12012-12-06 12:35:10 -05002290static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291{
Takashi Iwai91219472012-04-26 12:13:25 +02002292 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002293 struct azx *chip;
2294 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002295
Takashi Iwai991f86d2016-01-20 17:19:02 +01002296 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002297 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002298 chip = card->private_data;
2299 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002300 /* FIXME: below is an ugly workaround.
2301 * Both device_release_driver() and driver_probe_device()
2302 * take *both* the device's and its parent's lock before
2303 * calling the remove() and probe() callbacks. The codec
2304 * probe takes the locks of both the codec itself and its
2305 * parent, i.e. the PCI controller dev. Meanwhile, when
2306 * the PCI controller is unbound, it takes its lock, too
2307 * ==> ouch, a deadlock!
2308 * As a workaround, we unlock temporarily here the controller
2309 * device during cancel_work_sync() call.
2310 */
2311 device_unlock(&pci->dev);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002312 cancel_work_sync(&hda->probe_work);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002313 device_lock(&pci->dev);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002314
Takashi Iwai91219472012-04-26 12:13:25 +02002315 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002316 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317}
2318
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002319static void azx_shutdown(struct pci_dev *pci)
2320{
2321 struct snd_card *card = pci_get_drvdata(pci);
2322 struct azx *chip;
2323
2324 if (!card)
2325 return;
2326 chip = card->private_data;
2327 if (chip && chip->running)
2328 azx_stop_chip(chip);
2329}
2330
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002332static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002333 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002334 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002335 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002336 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002337 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002338 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002339 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002340 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002341 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002342 /* Lynx Point */
2343 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002344 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f078002014-05-23 09:02:44 +02002345 /* 9 Series */
2346 { PCI_DEVICE(0x8086, 0x8ca0),
2347 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002348 /* Wellsburg */
2349 { PCI_DEVICE(0x8086, 0x8d20),
2350 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2351 { PCI_DEVICE(0x8086, 0x8d21),
2352 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002353 /* Lewisburg */
2354 { PCI_DEVICE(0x8086, 0xa1f0),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002355 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002356 { PCI_DEVICE(0x8086, 0xa270),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002357 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
James Ralston144dad92012-08-09 09:38:59 -07002358 /* Lynx Point-LP */
2359 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002360 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002361 /* Lynx Point-LP */
2362 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002363 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002364 /* Wildcat Point-LP */
2365 { PCI_DEVICE(0x8086, 0x9ca0),
2366 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002367 /* Sunrise Point */
2368 { PCI_DEVICE(0x8086, 0xa170),
Libin Yangdb48abf2015-03-26 13:28:39 +08002369 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002370 /* Sunrise Point-LP */
2371 { PCI_DEVICE(0x8086, 0x9d70),
Libin Yangd6795822014-12-19 08:44:31 +08002372 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302373 /* Kabylake */
2374 { PCI_DEVICE(0x8086, 0xa171),
2375 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2376 /* Kabylake-LP */
2377 { PCI_DEVICE(0x8086, 0x9d71),
2378 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302379 /* Kabylake-H */
2380 { PCI_DEVICE(0x8086, 0xa2f0),
2381 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Megha Deye79b0002017-06-14 09:51:56 +05302382 /* Coffelake */
2383 { PCI_DEVICE(0x8086, 0xa348),
2384 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE},
Lu, Hanc87693d2015-11-19 23:25:12 +08002385 /* Broxton-P(Apollolake) */
2386 { PCI_DEVICE(0x8086, 0x5a98),
2387 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002388 /* Broxton-T */
2389 { PCI_DEVICE(0x8086, 0x1a98),
2390 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Vinod Koul44b46d72017-02-25 04:12:40 +05302391 /* Gemini-Lake */
2392 { PCI_DEVICE(0x8086, 0x3198),
2393 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002394 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002395 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002396 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002397 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002398 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002399 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002400 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002401 /* Broadwell */
2402 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002403 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002404 /* 5 Series/3400 */
2405 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002406 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002407 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002408 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002409 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002410 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002411 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002412 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002413 /* BayTrail */
2414 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002415 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002416 /* Braswell */
2417 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002418 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002419 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002420 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002421 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2422 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002423 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002424 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2425 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002426 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002427 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2428 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002429 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002430 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2431 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002432 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002433 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2434 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002435 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002436 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2437 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002438 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002439 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2440 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002441 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002442 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002443 /* Generic Intel */
2444 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2445 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2446 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002447 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002448 /* ATI SB 450/600/700/800/900 */
2449 { PCI_DEVICE(0x1002, 0x437b),
2450 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2451 { PCI_DEVICE(0x1002, 0x4383),
2452 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2453 /* AMD Hudson */
2454 { PCI_DEVICE(0x1022, 0x780d),
2455 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01002456 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302457 { PCI_DEVICE(0x1002, 0x0002),
2458 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002459 { PCI_DEVICE(0x1002, 0x1308),
2460 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302461 { PCI_DEVICE(0x1002, 0x157a),
2462 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002463 { PCI_DEVICE(0x1002, 0x15b3),
2464 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002465 { PCI_DEVICE(0x1002, 0x793b),
2466 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2467 { PCI_DEVICE(0x1002, 0x7919),
2468 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2469 { PCI_DEVICE(0x1002, 0x960f),
2470 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2471 { PCI_DEVICE(0x1002, 0x970f),
2472 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002473 { PCI_DEVICE(0x1002, 0x9840),
2474 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002475 { PCI_DEVICE(0x1002, 0xaa00),
2476 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2477 { PCI_DEVICE(0x1002, 0xaa08),
2478 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2479 { PCI_DEVICE(0x1002, 0xaa10),
2480 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2481 { PCI_DEVICE(0x1002, 0xaa18),
2482 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2483 { PCI_DEVICE(0x1002, 0xaa20),
2484 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2485 { PCI_DEVICE(0x1002, 0xaa28),
2486 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2487 { PCI_DEVICE(0x1002, 0xaa30),
2488 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2489 { PCI_DEVICE(0x1002, 0xaa38),
2490 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2491 { PCI_DEVICE(0x1002, 0xaa40),
2492 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2493 { PCI_DEVICE(0x1002, 0xaa48),
2494 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002495 { PCI_DEVICE(0x1002, 0xaa50),
2496 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2497 { PCI_DEVICE(0x1002, 0xaa58),
2498 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2499 { PCI_DEVICE(0x1002, 0xaa60),
2500 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2501 { PCI_DEVICE(0x1002, 0xaa68),
2502 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2503 { PCI_DEVICE(0x1002, 0xaa80),
2504 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2505 { PCI_DEVICE(0x1002, 0xaa88),
2506 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2507 { PCI_DEVICE(0x1002, 0xaa90),
2508 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2509 { PCI_DEVICE(0x1002, 0xaa98),
2510 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002511 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002512 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002513 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002514 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002515 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002516 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002517 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002518 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302519 { PCI_DEVICE(0x1002, 0xaac0),
2520 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002521 { PCI_DEVICE(0x1002, 0xaac8),
2522 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302523 { PCI_DEVICE(0x1002, 0xaad8),
2524 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2525 { PCI_DEVICE(0x1002, 0xaae8),
2526 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302527 { PCI_DEVICE(0x1002, 0xaae0),
2528 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2529 { PCI_DEVICE(0x1002, 0xaaf0),
2530 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002531 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002532 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002533 /* VIA GFX VT7122/VX900 */
2534 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2535 /* VIA GFX VT6122/VX11 */
2536 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002537 /* SIS966 */
2538 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2539 /* ULI M5461 */
2540 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2541 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002542 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2543 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2544 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002545 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002546 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002547 { PCI_DEVICE(0x6549, 0x1200),
2548 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002549 { PCI_DEVICE(0x6549, 0x2200),
2550 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002551 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002552 /* CTHDA chips */
2553 { PCI_DEVICE(0x1102, 0x0010),
2554 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2555 { PCI_DEVICE(0x1102, 0x0012),
2556 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002557#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002558 /* the following entry conflicts with snd-ctxfi driver,
2559 * as ctxfi driver mutates from HD-audio to native mode with
2560 * a special command sequence.
2561 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002562 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2563 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2564 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002565 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002566 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002567#else
2568 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002569 { PCI_DEVICE(0x1102, 0x0009),
2570 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002571 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002572#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002573 /* CM8888 */
2574 { PCI_DEVICE(0x13f6, 0x5011),
2575 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002576 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002577 /* Vortex86MX */
2578 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002579 /* VMware HDAudio */
2580 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002581 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002582 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2583 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2584 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002585 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002586 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2587 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2588 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002589 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590 { 0, }
2591};
2592MODULE_DEVICE_TABLE(pci, azx_ids);
2593
2594/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002595static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002596 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 .id_table = azx_ids,
2598 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002599 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002600 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002601 .driver = {
2602 .pm = AZX_PM_OPS,
2603 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604};
2605
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002606module_pci_driver(azx_driver);