Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-pxa/mainstone.c |
| 3 | * |
| 4 | * Support for the Intel HCDDBBVA0 Development Platform. |
| 5 | * (go figure how they came up with such name...) |
| 6 | * |
| 7 | * Author: Nicolas Pitre |
| 8 | * Created: Nov 05, 2002 |
| 9 | * Copyright: MontaVista Software Inc. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License version 2 as |
| 13 | * published by the Free Software Foundation. |
| 14 | */ |
| 15 | |
| 16 | #include <linux/init.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 17 | #include <linux/platform_device.h> |
Nicolas Pitre | 22f11c4 | 2005-06-16 21:23:56 +0100 | [diff] [blame] | 18 | #include <linux/sysdev.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <linux/interrupt.h> |
| 20 | #include <linux/sched.h> |
| 21 | #include <linux/bitops.h> |
| 22 | #include <linux/fb.h> |
Todd Poynor | 74ec71e | 2005-11-04 17:15:45 +0000 | [diff] [blame] | 23 | #include <linux/ioport.h> |
| 24 | #include <linux/mtd/mtd.h> |
| 25 | #include <linux/mtd/partitions.h> |
Russell King | 3777f77 | 2007-11-08 11:22:48 +0000 | [diff] [blame] | 26 | #include <linux/backlight.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | |
| 28 | #include <asm/types.h> |
| 29 | #include <asm/setup.h> |
| 30 | #include <asm/memory.h> |
| 31 | #include <asm/mach-types.h> |
| 32 | #include <asm/hardware.h> |
| 33 | #include <asm/irq.h> |
Todd Poynor | 74ec71e | 2005-11-04 17:15:45 +0000 | [diff] [blame] | 34 | #include <asm/sizes.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | |
| 36 | #include <asm/mach/arch.h> |
| 37 | #include <asm/mach/map.h> |
| 38 | #include <asm/mach/irq.h> |
Todd Poynor | 74ec71e | 2005-11-04 17:15:45 +0000 | [diff] [blame] | 39 | #include <asm/mach/flash.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | |
| 41 | #include <asm/arch/pxa-regs.h> |
Russell King | 8785a8f | 2008-01-14 17:02:33 +0000 | [diff] [blame] | 42 | #include <asm/arch/pxa2xx-regs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | #include <asm/arch/mainstone.h> |
| 44 | #include <asm/arch/audio.h> |
| 45 | #include <asm/arch/pxafb.h> |
| 46 | #include <asm/arch/mmc.h> |
Nicolas Pitre | 6f475c0 | 2005-10-28 16:39:33 +0100 | [diff] [blame] | 47 | #include <asm/arch/irda.h> |
Richard Purdie | 81f280e | 2005-11-12 14:22:11 +0000 | [diff] [blame] | 48 | #include <asm/arch/ohci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
| 50 | #include "generic.h" |
Russell King | 46c41e6 | 2007-05-15 15:39:36 +0100 | [diff] [blame] | 51 | #include "devices.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | |
| 53 | |
| 54 | static unsigned long mainstone_irq_enabled; |
| 55 | |
| 56 | static void mainstone_mask_irq(unsigned int irq) |
| 57 | { |
| 58 | int mainstone_irq = (irq - MAINSTONE_IRQ(0)); |
| 59 | MST_INTMSKENA = (mainstone_irq_enabled &= ~(1 << mainstone_irq)); |
| 60 | } |
| 61 | |
| 62 | static void mainstone_unmask_irq(unsigned int irq) |
| 63 | { |
| 64 | int mainstone_irq = (irq - MAINSTONE_IRQ(0)); |
| 65 | /* the irq can be acknowledged only if deasserted, so it's done here */ |
| 66 | MST_INTSETCLR &= ~(1 << mainstone_irq); |
| 67 | MST_INTMSKENA = (mainstone_irq_enabled |= (1 << mainstone_irq)); |
| 68 | } |
| 69 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 70 | static struct irq_chip mainstone_irq_chip = { |
| 71 | .name = "FPGA", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | .ack = mainstone_mask_irq, |
| 73 | .mask = mainstone_mask_irq, |
| 74 | .unmask = mainstone_unmask_irq, |
| 75 | }; |
| 76 | |
Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 77 | static void mainstone_irq_handler(unsigned int irq, struct irq_desc *desc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | { |
| 79 | unsigned long pending = MST_INTSETCLR & mainstone_irq_enabled; |
| 80 | do { |
| 81 | GEDR(0) = GPIO_bit(0); /* clear useless edge notification */ |
| 82 | if (likely(pending)) { |
| 83 | irq = MAINSTONE_IRQ(0) + __ffs(pending); |
| 84 | desc = irq_desc + irq; |
Linus Torvalds | 0cd61b6 | 2006-10-06 10:53:39 -0700 | [diff] [blame] | 85 | desc_handle_irq(irq, desc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | } |
| 87 | pending = MST_INTSETCLR & mainstone_irq_enabled; |
| 88 | } while (pending); |
| 89 | } |
| 90 | |
| 91 | static void __init mainstone_init_irq(void) |
| 92 | { |
| 93 | int irq; |
| 94 | |
Eric Miao | cd49104 | 2007-06-22 04:14:09 +0100 | [diff] [blame] | 95 | pxa27x_init_irq(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | |
| 97 | /* setup extra Mainstone irqs */ |
| 98 | for(irq = MAINSTONE_IRQ(0); irq <= MAINSTONE_IRQ(15); irq++) { |
| 99 | set_irq_chip(irq, &mainstone_irq_chip); |
Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 100 | set_irq_handler(irq, handle_level_irq); |
Thomas Gleixner | ec64152 | 2006-05-17 20:14:29 +0100 | [diff] [blame] | 101 | if (irq == MAINSTONE_IRQ(10) || irq == MAINSTONE_IRQ(14)) |
| 102 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE | IRQF_NOAUTOEN); |
| 103 | else |
| 104 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | } |
| 106 | set_irq_flags(MAINSTONE_IRQ(8), 0); |
| 107 | set_irq_flags(MAINSTONE_IRQ(12), 0); |
| 108 | |
| 109 | MST_INTMSKENA = 0; |
| 110 | MST_INTSETCLR = 0; |
| 111 | |
| 112 | set_irq_chained_handler(IRQ_GPIO(0), mainstone_irq_handler); |
| 113 | set_irq_type(IRQ_GPIO(0), IRQT_FALLING); |
| 114 | } |
| 115 | |
Nicolas Pitre | 22f11c4 | 2005-06-16 21:23:56 +0100 | [diff] [blame] | 116 | #ifdef CONFIG_PM |
| 117 | |
| 118 | static int mainstone_irq_resume(struct sys_device *dev) |
| 119 | { |
| 120 | MST_INTMSKENA = mainstone_irq_enabled; |
| 121 | return 0; |
| 122 | } |
| 123 | |
| 124 | static struct sysdev_class mainstone_irq_sysclass = { |
Kay Sievers | af5ca3f | 2007-12-20 02:09:39 +0100 | [diff] [blame] | 125 | .name = "cpld_irq", |
Nicolas Pitre | 22f11c4 | 2005-06-16 21:23:56 +0100 | [diff] [blame] | 126 | .resume = mainstone_irq_resume, |
| 127 | }; |
| 128 | |
| 129 | static struct sys_device mainstone_irq_device = { |
| 130 | .cls = &mainstone_irq_sysclass, |
| 131 | }; |
| 132 | |
| 133 | static int __init mainstone_irq_device_init(void) |
| 134 | { |
Russell King | 16f159b | 2007-12-10 13:33:06 +0000 | [diff] [blame] | 135 | int ret = -ENODEV; |
| 136 | |
| 137 | if (machine_is_mainstone()) { |
| 138 | ret = sysdev_class_register(&mainstone_irq_sysclass); |
| 139 | if (ret == 0) |
| 140 | ret = sysdev_register(&mainstone_irq_device); |
| 141 | } |
Nicolas Pitre | 22f11c4 | 2005-06-16 21:23:56 +0100 | [diff] [blame] | 142 | return ret; |
| 143 | } |
| 144 | |
| 145 | device_initcall(mainstone_irq_device_init); |
| 146 | |
| 147 | #endif |
| 148 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | |
| 150 | static struct resource smc91x_resources[] = { |
| 151 | [0] = { |
| 152 | .start = (MST_ETH_PHYS + 0x300), |
| 153 | .end = (MST_ETH_PHYS + 0xfffff), |
| 154 | .flags = IORESOURCE_MEM, |
| 155 | }, |
| 156 | [1] = { |
| 157 | .start = MAINSTONE_IRQ(3), |
| 158 | .end = MAINSTONE_IRQ(3), |
Russell King | e7b3dc7 | 2008-01-14 22:30:10 +0000 | [diff] [blame^] | 159 | .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | } |
| 161 | }; |
| 162 | |
| 163 | static struct platform_device smc91x_device = { |
| 164 | .name = "smc91x", |
| 165 | .id = 0, |
| 166 | .num_resources = ARRAY_SIZE(smc91x_resources), |
| 167 | .resource = smc91x_resources, |
| 168 | }; |
| 169 | |
Takashi Iwai | f7cbb7f | 2006-01-13 18:48:06 +0100 | [diff] [blame] | 170 | static int mst_audio_startup(struct snd_pcm_substream *substream, void *priv) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | { |
| 172 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) |
| 173 | MST_MSCWR2 &= ~MST_MSCWR2_AC97_SPKROFF; |
| 174 | return 0; |
| 175 | } |
| 176 | |
Takashi Iwai | f7cbb7f | 2006-01-13 18:48:06 +0100 | [diff] [blame] | 177 | static void mst_audio_shutdown(struct snd_pcm_substream *substream, void *priv) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | { |
| 179 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) |
| 180 | MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF; |
| 181 | } |
| 182 | |
| 183 | static long mst_audio_suspend_mask; |
| 184 | |
| 185 | static void mst_audio_suspend(void *priv) |
| 186 | { |
| 187 | mst_audio_suspend_mask = MST_MSCWR2; |
| 188 | MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF; |
| 189 | } |
| 190 | |
| 191 | static void mst_audio_resume(void *priv) |
| 192 | { |
| 193 | MST_MSCWR2 &= mst_audio_suspend_mask | ~MST_MSCWR2_AC97_SPKROFF; |
| 194 | } |
| 195 | |
| 196 | static pxa2xx_audio_ops_t mst_audio_ops = { |
| 197 | .startup = mst_audio_startup, |
| 198 | .shutdown = mst_audio_shutdown, |
| 199 | .suspend = mst_audio_suspend, |
| 200 | .resume = mst_audio_resume, |
| 201 | }; |
| 202 | |
| 203 | static struct platform_device mst_audio_device = { |
| 204 | .name = "pxa2xx-ac97", |
| 205 | .id = -1, |
| 206 | .dev = { .platform_data = &mst_audio_ops }, |
| 207 | }; |
| 208 | |
Todd Poynor | 74ec71e | 2005-11-04 17:15:45 +0000 | [diff] [blame] | 209 | static struct resource flash_resources[] = { |
| 210 | [0] = { |
| 211 | .start = PXA_CS0_PHYS, |
| 212 | .end = PXA_CS0_PHYS + SZ_64M - 1, |
| 213 | .flags = IORESOURCE_MEM, |
| 214 | }, |
| 215 | [1] = { |
| 216 | .start = PXA_CS1_PHYS, |
| 217 | .end = PXA_CS1_PHYS + SZ_64M - 1, |
| 218 | .flags = IORESOURCE_MEM, |
| 219 | }, |
| 220 | }; |
| 221 | |
| 222 | static struct mtd_partition mainstoneflash0_partitions[] = { |
| 223 | { |
| 224 | .name = "Bootloader", |
| 225 | .size = 0x00040000, |
| 226 | .offset = 0, |
| 227 | .mask_flags = MTD_WRITEABLE /* force read-only */ |
| 228 | },{ |
| 229 | .name = "Kernel", |
| 230 | .size = 0x00400000, |
| 231 | .offset = 0x00040000, |
| 232 | },{ |
| 233 | .name = "Filesystem", |
| 234 | .size = MTDPART_SIZ_FULL, |
| 235 | .offset = 0x00440000 |
| 236 | } |
| 237 | }; |
| 238 | |
| 239 | static struct flash_platform_data mst_flash_data[2] = { |
| 240 | { |
| 241 | .map_name = "cfi_probe", |
| 242 | .parts = mainstoneflash0_partitions, |
| 243 | .nr_parts = ARRAY_SIZE(mainstoneflash0_partitions), |
| 244 | }, { |
| 245 | .map_name = "cfi_probe", |
| 246 | .parts = NULL, |
| 247 | .nr_parts = 0, |
| 248 | } |
| 249 | }; |
| 250 | |
| 251 | static struct platform_device mst_flash_device[2] = { |
| 252 | { |
| 253 | .name = "pxa2xx-flash", |
| 254 | .id = 0, |
| 255 | .dev = { |
| 256 | .platform_data = &mst_flash_data[0], |
| 257 | }, |
| 258 | .resource = &flash_resources[0], |
| 259 | .num_resources = 1, |
| 260 | }, |
| 261 | { |
| 262 | .name = "pxa2xx-flash", |
| 263 | .id = 1, |
| 264 | .dev = { |
| 265 | .platform_data = &mst_flash_data[1], |
| 266 | }, |
| 267 | .resource = &flash_resources[1], |
| 268 | .num_resources = 1, |
| 269 | }, |
| 270 | }; |
| 271 | |
Russell King | 3777f77 | 2007-11-08 11:22:48 +0000 | [diff] [blame] | 272 | #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE |
| 273 | static int mainstone_backlight_update_status(struct backlight_device *bl) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | { |
Russell King | 3777f77 | 2007-11-08 11:22:48 +0000 | [diff] [blame] | 275 | int brightness = bl->props.brightness; |
| 276 | |
| 277 | if (bl->props.power != FB_BLANK_UNBLANK || |
| 278 | bl->props.fb_blank != FB_BLANK_UNBLANK) |
| 279 | brightness = 0; |
| 280 | |
| 281 | if (brightness != 0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | pxa_gpio_mode(GPIO16_PWM0_MD); |
Eric Miao | 7053acb | 2007-04-05 04:07:20 +0100 | [diff] [blame] | 283 | pxa_set_cken(CKEN_PWM0, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | } |
Russell King | 3777f77 | 2007-11-08 11:22:48 +0000 | [diff] [blame] | 285 | PWM_CTRL0 = 0; |
| 286 | PWM_PWDUTY0 = brightness; |
| 287 | PWM_PERVAL0 = bl->props.max_brightness; |
| 288 | if (brightness == 0) |
| 289 | pxa_set_cken(CKEN_PWM0, 0); |
| 290 | return 0; /* pointless return value */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | } |
| 292 | |
Russell King | 3777f77 | 2007-11-08 11:22:48 +0000 | [diff] [blame] | 293 | static int mainstone_backlight_get_brightness(struct backlight_device *bl) |
| 294 | { |
| 295 | return PWM_PWDUTY0; |
| 296 | } |
| 297 | |
| 298 | static /*const*/ struct backlight_ops mainstone_backlight_ops = { |
| 299 | .update_status = mainstone_backlight_update_status, |
| 300 | .get_brightness = mainstone_backlight_get_brightness, |
| 301 | }; |
| 302 | |
| 303 | static void __init mainstone_backlight_register(void) |
| 304 | { |
| 305 | struct backlight_device *bl; |
| 306 | |
| 307 | bl = backlight_device_register("mainstone-bl", &pxa_device_fb.dev, |
| 308 | NULL, &mainstone_backlight_ops); |
| 309 | if (IS_ERR(bl)) { |
| 310 | printk(KERN_ERR "mainstone: unable to register backlight: %ld\n", |
| 311 | PTR_ERR(bl)); |
| 312 | return; |
| 313 | } |
| 314 | |
| 315 | /* |
| 316 | * broken design - register-then-setup interfaces are |
| 317 | * utterly broken by definition. |
| 318 | */ |
| 319 | bl->props.max_brightness = 1023; |
| 320 | bl->props.brightness = 1023; |
| 321 | backlight_update_status(bl); |
| 322 | } |
| 323 | #else |
| 324 | #define mainstone_backlight_register() do { } while (0) |
| 325 | #endif |
| 326 | |
Richard Purdie | d14b272 | 2006-09-20 22:54:21 +0100 | [diff] [blame] | 327 | static struct pxafb_mode_info toshiba_ltm04c380k_mode = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | .pixclock = 50000, |
| 329 | .xres = 640, |
| 330 | .yres = 480, |
| 331 | .bpp = 16, |
| 332 | .hsync_len = 1, |
| 333 | .left_margin = 0x9f, |
| 334 | .right_margin = 1, |
| 335 | .vsync_len = 44, |
| 336 | .upper_margin = 0, |
| 337 | .lower_margin = 0, |
| 338 | .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | }; |
| 340 | |
Richard Purdie | d14b272 | 2006-09-20 22:54:21 +0100 | [diff] [blame] | 341 | static struct pxafb_mode_info toshiba_ltm035a776c_mode = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 342 | .pixclock = 110000, |
| 343 | .xres = 240, |
| 344 | .yres = 320, |
| 345 | .bpp = 16, |
| 346 | .hsync_len = 4, |
| 347 | .left_margin = 8, |
| 348 | .right_margin = 20, |
| 349 | .vsync_len = 3, |
| 350 | .upper_margin = 1, |
| 351 | .lower_margin = 10, |
| 352 | .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT, |
Richard Purdie | d14b272 | 2006-09-20 22:54:21 +0100 | [diff] [blame] | 353 | }; |
| 354 | |
| 355 | static struct pxafb_mach_info mainstone_pxafb_info = { |
| 356 | .num_modes = 1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | .lccr0 = LCCR0_Act, |
| 358 | .lccr3 = LCCR3_PCP, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | }; |
| 360 | |
David Howells | 40220c1 | 2006-10-09 12:19:47 +0100 | [diff] [blame] | 361 | static int mainstone_mci_init(struct device *dev, irq_handler_t mstone_detect_int, void *data) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | { |
| 363 | int err; |
| 364 | |
| 365 | /* |
| 366 | * setup GPIO for PXA27x MMC controller |
| 367 | */ |
| 368 | pxa_gpio_mode(GPIO32_MMCCLK_MD); |
| 369 | pxa_gpio_mode(GPIO112_MMCCMD_MD); |
| 370 | pxa_gpio_mode(GPIO92_MMCDAT0_MD); |
| 371 | pxa_gpio_mode(GPIO109_MMCDAT1_MD); |
| 372 | pxa_gpio_mode(GPIO110_MMCDAT2_MD); |
| 373 | pxa_gpio_mode(GPIO111_MMCDAT3_MD); |
| 374 | |
| 375 | /* make sure SD/Memory Stick multiplexer's signals |
| 376 | * are routed to MMC controller |
| 377 | */ |
| 378 | MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL; |
| 379 | |
Thomas Gleixner | 52e405e | 2006-07-03 02:20:05 +0200 | [diff] [blame] | 380 | err = request_irq(MAINSTONE_MMC_IRQ, mstone_detect_int, IRQF_DISABLED, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 381 | "MMC card detect", data); |
| 382 | if (err) { |
| 383 | printk(KERN_ERR "mainstone_mci_init: MMC/SD: can't request MMC card detect IRQ\n"); |
| 384 | return -1; |
| 385 | } |
| 386 | |
| 387 | return 0; |
| 388 | } |
| 389 | |
| 390 | static void mainstone_mci_setpower(struct device *dev, unsigned int vdd) |
| 391 | { |
| 392 | struct pxamci_platform_data* p_d = dev->platform_data; |
| 393 | |
| 394 | if (( 1 << vdd) & p_d->ocr_mask) { |
| 395 | printk(KERN_DEBUG "%s: on\n", __FUNCTION__); |
| 396 | MST_MSCWR1 |= MST_MSCWR1_MMC_ON; |
| 397 | MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL; |
| 398 | } else { |
| 399 | printk(KERN_DEBUG "%s: off\n", __FUNCTION__); |
| 400 | MST_MSCWR1 &= ~MST_MSCWR1_MMC_ON; |
| 401 | } |
| 402 | } |
| 403 | |
| 404 | static void mainstone_mci_exit(struct device *dev, void *data) |
| 405 | { |
| 406 | free_irq(MAINSTONE_MMC_IRQ, data); |
| 407 | } |
| 408 | |
| 409 | static struct pxamci_platform_data mainstone_mci_platform_data = { |
| 410 | .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34, |
| 411 | .init = mainstone_mci_init, |
| 412 | .setpower = mainstone_mci_setpower, |
| 413 | .exit = mainstone_mci_exit, |
| 414 | }; |
| 415 | |
Nicolas Pitre | 6f475c0 | 2005-10-28 16:39:33 +0100 | [diff] [blame] | 416 | static void mainstone_irda_transceiver_mode(struct device *dev, int mode) |
| 417 | { |
| 418 | unsigned long flags; |
| 419 | |
| 420 | local_irq_save(flags); |
| 421 | if (mode & IR_SIRMODE) { |
| 422 | MST_MSCWR1 &= ~MST_MSCWR1_IRDA_FIR; |
| 423 | } else if (mode & IR_FIRMODE) { |
| 424 | MST_MSCWR1 |= MST_MSCWR1_IRDA_FIR; |
| 425 | } |
| 426 | if (mode & IR_OFF) { |
| 427 | MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_OFF; |
| 428 | } else { |
| 429 | MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_FULL; |
| 430 | } |
| 431 | local_irq_restore(flags); |
| 432 | } |
| 433 | |
| 434 | static struct pxaficp_platform_data mainstone_ficp_platform_data = { |
| 435 | .transceiver_cap = IR_SIRMODE | IR_FIRMODE | IR_OFF, |
| 436 | .transceiver_mode = mainstone_irda_transceiver_mode, |
| 437 | }; |
| 438 | |
Todd Poynor | 74ec71e | 2005-11-04 17:15:45 +0000 | [diff] [blame] | 439 | static struct platform_device *platform_devices[] __initdata = { |
| 440 | &smc91x_device, |
| 441 | &mst_audio_device, |
| 442 | &mst_flash_device[0], |
| 443 | &mst_flash_device[1], |
| 444 | }; |
| 445 | |
Richard Purdie | 81f280e | 2005-11-12 14:22:11 +0000 | [diff] [blame] | 446 | static int mainstone_ohci_init(struct device *dev) |
| 447 | { |
| 448 | /* setup Port1 GPIO pin. */ |
| 449 | pxa_gpio_mode( 88 | GPIO_ALT_FN_1_IN); /* USBHPWR1 */ |
| 450 | pxa_gpio_mode( 89 | GPIO_ALT_FN_2_OUT); /* USBHPEN1 */ |
| 451 | |
| 452 | /* Set the Power Control Polarity Low and Power Sense |
| 453 | Polarity Low to active low. */ |
| 454 | UHCHR = (UHCHR | UHCHR_PCPL | UHCHR_PSPL) & |
| 455 | ~(UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSEP3 | UHCHR_SSE); |
| 456 | |
| 457 | return 0; |
| 458 | } |
| 459 | |
| 460 | static struct pxaohci_platform_data mainstone_ohci_platform_data = { |
| 461 | .port_mode = PMM_PERPORT_MODE, |
| 462 | .init = mainstone_ohci_init, |
| 463 | }; |
| 464 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | static void __init mainstone_init(void) |
| 466 | { |
Todd Poynor | 74ec71e | 2005-11-04 17:15:45 +0000 | [diff] [blame] | 467 | int SW7 = 0; /* FIXME: get from SCR (Mst doc section 3.2.1.1) */ |
| 468 | |
| 469 | mst_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4; |
| 470 | mst_flash_data[1].width = 4; |
| 471 | |
| 472 | /* Compensate for SW7 which swaps the flash banks */ |
| 473 | mst_flash_data[SW7].name = "processor-flash"; |
| 474 | mst_flash_data[SW7 ^ 1].name = "mainboard-flash"; |
| 475 | |
| 476 | printk(KERN_NOTICE "Mainstone configured to boot from %s\n", |
| 477 | mst_flash_data[0].name); |
| 478 | |
Jared Hulbert | 5b2e98c | 2006-01-05 21:12:26 +0000 | [diff] [blame] | 479 | /* system bus arbiter setting |
| 480 | * - Core_Park |
| 481 | * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4 |
| 482 | */ |
| 483 | ARB_CNTRL = ARB_CORE_PARK | 0x234; |
| 484 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 485 | /* |
| 486 | * On Mainstone, we route AC97_SYSCLK via GPIO45 to |
| 487 | * the audio daughter card |
| 488 | */ |
| 489 | pxa_gpio_mode(GPIO45_SYSCLK_AC97_MD); |
| 490 | |
Russell King | 39cbd48 | 2007-10-02 11:29:02 +0100 | [diff] [blame] | 491 | GPSR(GPIO48_nPOE) = |
| 492 | GPIO_bit(GPIO48_nPOE) | |
| 493 | GPIO_bit(GPIO49_nPWE) | |
| 494 | GPIO_bit(GPIO50_nPIOR) | |
| 495 | GPIO_bit(GPIO51_nPIOW) | |
| 496 | GPIO_bit(GPIO85_nPCE_1) | |
| 497 | GPIO_bit(GPIO54_nPCE_2); |
| 498 | |
| 499 | pxa_gpio_mode(GPIO48_nPOE_MD); |
| 500 | pxa_gpio_mode(GPIO49_nPWE_MD); |
| 501 | pxa_gpio_mode(GPIO50_nPIOR_MD); |
| 502 | pxa_gpio_mode(GPIO51_nPIOW_MD); |
| 503 | pxa_gpio_mode(GPIO85_nPCE_1_MD); |
| 504 | pxa_gpio_mode(GPIO54_nPCE_2_MD); |
| 505 | pxa_gpio_mode(GPIO79_pSKTSEL_MD); |
| 506 | pxa_gpio_mode(GPIO55_nPREG_MD); |
| 507 | pxa_gpio_mode(GPIO56_nPWAIT_MD); |
| 508 | pxa_gpio_mode(GPIO57_nIOIS16_MD); |
| 509 | |
Todd Poynor | 74ec71e | 2005-11-04 17:15:45 +0000 | [diff] [blame] | 510 | platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 511 | |
| 512 | /* reading Mainstone's "Virtual Configuration Register" |
| 513 | might be handy to select LCD type here */ |
| 514 | if (0) |
Richard Purdie | d14b272 | 2006-09-20 22:54:21 +0100 | [diff] [blame] | 515 | mainstone_pxafb_info.modes = &toshiba_ltm04c380k_mode; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 516 | else |
Richard Purdie | d14b272 | 2006-09-20 22:54:21 +0100 | [diff] [blame] | 517 | mainstone_pxafb_info.modes = &toshiba_ltm035a776c_mode; |
| 518 | |
| 519 | set_pxa_fb_info(&mainstone_pxafb_info); |
Russell King | 3777f77 | 2007-11-08 11:22:48 +0000 | [diff] [blame] | 520 | mainstone_backlight_register(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 521 | |
| 522 | pxa_set_mci_info(&mainstone_mci_platform_data); |
Nicolas Pitre | 6f475c0 | 2005-10-28 16:39:33 +0100 | [diff] [blame] | 523 | pxa_set_ficp_info(&mainstone_ficp_platform_data); |
Richard Purdie | 81f280e | 2005-11-12 14:22:11 +0000 | [diff] [blame] | 524 | pxa_set_ohci_info(&mainstone_ohci_platform_data); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | } |
| 526 | |
| 527 | |
| 528 | static struct map_desc mainstone_io_desc[] __initdata = { |
Deepak Saxena | 6f9182e | 2005-10-28 15:19:01 +0100 | [diff] [blame] | 529 | { /* CPLD */ |
| 530 | .virtual = MST_FPGA_VIRT, |
| 531 | .pfn = __phys_to_pfn(MST_FPGA_PHYS), |
| 532 | .length = 0x00100000, |
| 533 | .type = MT_DEVICE |
| 534 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | }; |
| 536 | |
| 537 | static void __init mainstone_map_io(void) |
| 538 | { |
| 539 | pxa_map_io(); |
| 540 | iotable_init(mainstone_io_desc, ARRAY_SIZE(mainstone_io_desc)); |
| 541 | |
| 542 | /* initialize sleep mode regs (wake-up sources, etc) */ |
| 543 | PGSR0 = 0x00008800; |
| 544 | PGSR1 = 0x00000002; |
| 545 | PGSR2 = 0x0001FC00; |
| 546 | PGSR3 = 0x00001F81; |
| 547 | PWER = 0xC0000002; |
| 548 | PRER = 0x00000002; |
| 549 | PFER = 0x00000002; |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 550 | /* for use I SRAM as framebuffer. */ |
| 551 | PSLR |= 0xF04; |
| 552 | PCFR = 0x66; |
| 553 | /* For Keypad wakeup. */ |
| 554 | KPC &=~KPC_ASACT; |
| 555 | KPC |=KPC_AS; |
| 556 | PKWR = 0x000FD000; |
| 557 | /* Need read PKWR back after set it. */ |
| 558 | PKWR; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 | } |
| 560 | |
| 561 | MACHINE_START(MAINSTONE, "Intel HCDDBBVA0 Development Platform (aka Mainstone)") |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 562 | /* Maintainer: MontaVista Software Inc. */ |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 563 | .phys_io = 0x40000000, |
Steve Yang | a7d14f8 | 2006-06-05 19:47:17 +0100 | [diff] [blame] | 564 | .boot_params = 0xa0000100, /* BLOB boot parameter setting */ |
Russell King | 68070bd | 2005-07-04 10:44:34 +0100 | [diff] [blame] | 565 | .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc, |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 566 | .map_io = mainstone_map_io, |
| 567 | .init_irq = mainstone_init_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 568 | .timer = &pxa_timer, |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 569 | .init_machine = mainstone_init, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | MACHINE_END |