blob: 5e6391112275c80819bad75ab54f26ab292b0e5c [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Yang Zhang257090f2013-02-10 22:57:18 +080087static bool __read_mostly enable_apicv_reg_vid;
Yang Zhang83d4c282013-01-25 10:18:49 +080088
Nadav Har'El801d3422011-05-25 23:02:23 +030089/*
90 * If nested=1, nested virtualization is supported, i.e., guests may use
91 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
92 * use VMX instructions.
93 */
Rusty Russell476bc002012-01-13 09:32:18 +103094static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030095module_param(nested, bool, S_IRUGO);
96
Gleb Natapov50378782013-02-04 16:00:28 +020097#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
98#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +020099#define KVM_VM_CR0_ALWAYS_ON \
100 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200101#define KVM_CR4_GUEST_OWNED_BITS \
102 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
103 | X86_CR4_OSXMMEXCPT)
104
Avi Kivitycdc0e242009-12-06 17:21:14 +0200105#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
106#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
107
Avi Kivity78ac8b42010-04-08 18:19:35 +0300108#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
109
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800110/*
111 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
112 * ple_gap: upper bound on the amount of time between two successive
113 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500114 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800115 * ple_window: upper bound on the amount of time a guest is allowed to execute
116 * in a PAUSE loop. Tests indicate that most spinlocks are held for
117 * less than 2^12 cycles
118 * Time is measured based on a counter that runs at the same rate as the TSC,
119 * refer SDM volume 3b section 21.6.13 & 22.1.3.
120 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500121#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800122#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
123static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
124module_param(ple_gap, int, S_IRUGO);
125
126static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
127module_param(ple_window, int, S_IRUGO);
128
Avi Kivity83287ea422012-09-16 15:10:57 +0300129extern const ulong vmx_return;
130
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200131#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300132#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300133
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400134struct vmcs {
135 u32 revision_id;
136 u32 abort;
137 char data[0];
138};
139
Nadav Har'Eld462b812011-05-24 15:26:10 +0300140/*
141 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
142 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
143 * loaded on this CPU (so we can clear them if the CPU goes down).
144 */
145struct loaded_vmcs {
146 struct vmcs *vmcs;
147 int cpu;
148 int launched;
149 struct list_head loaded_vmcss_on_cpu_link;
150};
151
Avi Kivity26bb0982009-09-07 11:14:12 +0300152struct shared_msr_entry {
153 unsigned index;
154 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200155 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300156};
157
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300158/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300159 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
160 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
161 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
162 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
163 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
164 * More than one of these structures may exist, if L1 runs multiple L2 guests.
165 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
166 * underlying hardware which will be used to run L2.
167 * This structure is packed to ensure that its layout is identical across
168 * machines (necessary for live migration).
169 * If there are changes in this struct, VMCS12_REVISION must be changed.
170 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300171typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300172struct __packed vmcs12 {
173 /* According to the Intel spec, a VMCS region must start with the
174 * following two fields. Then follow implementation-specific data.
175 */
176 u32 revision_id;
177 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300178
Nadav Har'El27d6c862011-05-25 23:06:59 +0300179 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
180 u32 padding[7]; /* room for future expansion */
181
Nadav Har'El22bd0352011-05-25 23:05:57 +0300182 u64 io_bitmap_a;
183 u64 io_bitmap_b;
184 u64 msr_bitmap;
185 u64 vm_exit_msr_store_addr;
186 u64 vm_exit_msr_load_addr;
187 u64 vm_entry_msr_load_addr;
188 u64 tsc_offset;
189 u64 virtual_apic_page_addr;
190 u64 apic_access_addr;
191 u64 ept_pointer;
192 u64 guest_physical_address;
193 u64 vmcs_link_pointer;
194 u64 guest_ia32_debugctl;
195 u64 guest_ia32_pat;
196 u64 guest_ia32_efer;
197 u64 guest_ia32_perf_global_ctrl;
198 u64 guest_pdptr0;
199 u64 guest_pdptr1;
200 u64 guest_pdptr2;
201 u64 guest_pdptr3;
202 u64 host_ia32_pat;
203 u64 host_ia32_efer;
204 u64 host_ia32_perf_global_ctrl;
205 u64 padding64[8]; /* room for future expansion */
206 /*
207 * To allow migration of L1 (complete with its L2 guests) between
208 * machines of different natural widths (32 or 64 bit), we cannot have
209 * unsigned long fields with no explict size. We use u64 (aliased
210 * natural_width) instead. Luckily, x86 is little-endian.
211 */
212 natural_width cr0_guest_host_mask;
213 natural_width cr4_guest_host_mask;
214 natural_width cr0_read_shadow;
215 natural_width cr4_read_shadow;
216 natural_width cr3_target_value0;
217 natural_width cr3_target_value1;
218 natural_width cr3_target_value2;
219 natural_width cr3_target_value3;
220 natural_width exit_qualification;
221 natural_width guest_linear_address;
222 natural_width guest_cr0;
223 natural_width guest_cr3;
224 natural_width guest_cr4;
225 natural_width guest_es_base;
226 natural_width guest_cs_base;
227 natural_width guest_ss_base;
228 natural_width guest_ds_base;
229 natural_width guest_fs_base;
230 natural_width guest_gs_base;
231 natural_width guest_ldtr_base;
232 natural_width guest_tr_base;
233 natural_width guest_gdtr_base;
234 natural_width guest_idtr_base;
235 natural_width guest_dr7;
236 natural_width guest_rsp;
237 natural_width guest_rip;
238 natural_width guest_rflags;
239 natural_width guest_pending_dbg_exceptions;
240 natural_width guest_sysenter_esp;
241 natural_width guest_sysenter_eip;
242 natural_width host_cr0;
243 natural_width host_cr3;
244 natural_width host_cr4;
245 natural_width host_fs_base;
246 natural_width host_gs_base;
247 natural_width host_tr_base;
248 natural_width host_gdtr_base;
249 natural_width host_idtr_base;
250 natural_width host_ia32_sysenter_esp;
251 natural_width host_ia32_sysenter_eip;
252 natural_width host_rsp;
253 natural_width host_rip;
254 natural_width paddingl[8]; /* room for future expansion */
255 u32 pin_based_vm_exec_control;
256 u32 cpu_based_vm_exec_control;
257 u32 exception_bitmap;
258 u32 page_fault_error_code_mask;
259 u32 page_fault_error_code_match;
260 u32 cr3_target_count;
261 u32 vm_exit_controls;
262 u32 vm_exit_msr_store_count;
263 u32 vm_exit_msr_load_count;
264 u32 vm_entry_controls;
265 u32 vm_entry_msr_load_count;
266 u32 vm_entry_intr_info_field;
267 u32 vm_entry_exception_error_code;
268 u32 vm_entry_instruction_len;
269 u32 tpr_threshold;
270 u32 secondary_vm_exec_control;
271 u32 vm_instruction_error;
272 u32 vm_exit_reason;
273 u32 vm_exit_intr_info;
274 u32 vm_exit_intr_error_code;
275 u32 idt_vectoring_info_field;
276 u32 idt_vectoring_error_code;
277 u32 vm_exit_instruction_len;
278 u32 vmx_instruction_info;
279 u32 guest_es_limit;
280 u32 guest_cs_limit;
281 u32 guest_ss_limit;
282 u32 guest_ds_limit;
283 u32 guest_fs_limit;
284 u32 guest_gs_limit;
285 u32 guest_ldtr_limit;
286 u32 guest_tr_limit;
287 u32 guest_gdtr_limit;
288 u32 guest_idtr_limit;
289 u32 guest_es_ar_bytes;
290 u32 guest_cs_ar_bytes;
291 u32 guest_ss_ar_bytes;
292 u32 guest_ds_ar_bytes;
293 u32 guest_fs_ar_bytes;
294 u32 guest_gs_ar_bytes;
295 u32 guest_ldtr_ar_bytes;
296 u32 guest_tr_ar_bytes;
297 u32 guest_interruptibility_info;
298 u32 guest_activity_state;
299 u32 guest_sysenter_cs;
300 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100301 u32 vmx_preemption_timer_value;
302 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300303 u16 virtual_processor_id;
304 u16 guest_es_selector;
305 u16 guest_cs_selector;
306 u16 guest_ss_selector;
307 u16 guest_ds_selector;
308 u16 guest_fs_selector;
309 u16 guest_gs_selector;
310 u16 guest_ldtr_selector;
311 u16 guest_tr_selector;
312 u16 host_es_selector;
313 u16 host_cs_selector;
314 u16 host_ss_selector;
315 u16 host_ds_selector;
316 u16 host_fs_selector;
317 u16 host_gs_selector;
318 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300319};
320
321/*
322 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
323 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
324 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
325 */
326#define VMCS12_REVISION 0x11e57ed0
327
328/*
329 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
330 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
331 * current implementation, 4K are reserved to avoid future complications.
332 */
333#define VMCS12_SIZE 0x1000
334
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300335/* Used to remember the last vmcs02 used for some recently used vmcs12s */
336struct vmcs02_list {
337 struct list_head list;
338 gpa_t vmptr;
339 struct loaded_vmcs vmcs02;
340};
341
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300342/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300343 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
344 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
345 */
346struct nested_vmx {
347 /* Has the level1 guest done vmxon? */
348 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300349
350 /* The guest-physical address of the current VMCS L1 keeps for L2 */
351 gpa_t current_vmptr;
352 /* The host-usable pointer to the above */
353 struct page *current_vmcs12_page;
354 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300355
356 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
357 struct list_head vmcs02_pool;
358 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300359 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300360 /* L2 must run next, and mustn't decide to exit to L1. */
361 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300362 /*
363 * Guest pages referred to in vmcs02 with host-physical pointers, so
364 * we must keep them pinned while L2 runs.
365 */
366 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300367};
368
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400369struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000370 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300371 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300372 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200373 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200374 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300375 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200376 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200377 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300378 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400379 int nmsrs;
380 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400381#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300382 u64 msr_host_kernel_gs_base;
383 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400384#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300385 /*
386 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
387 * non-nested (L1) guest, it always points to vmcs01. For a nested
388 * guest (L2), it points to a different VMCS.
389 */
390 struct loaded_vmcs vmcs01;
391 struct loaded_vmcs *loaded_vmcs;
392 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300393 struct msr_autoload {
394 unsigned nr;
395 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
396 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
397 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400398 struct {
399 int loaded;
400 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300401#ifdef CONFIG_X86_64
402 u16 ds_sel, es_sel;
403#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200404 int gs_ldt_reload_needed;
405 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400406 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200407 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300408 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300409 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300410 struct kvm_segment segs[8];
411 } rmode;
412 struct {
413 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300414 struct kvm_save_segment {
415 u16 selector;
416 unsigned long base;
417 u32 limit;
418 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300419 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300420 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800421 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300422 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200423
424 /* Support for vnmi-less CPUs */
425 int soft_vnmi_blocked;
426 ktime_t entry_time;
427 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800428 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800429
430 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300431
432 /* Support for a guest hypervisor (nested VMX) */
433 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400434};
435
Avi Kivity2fb92db2011-04-27 19:42:18 +0300436enum segment_cache_field {
437 SEG_FIELD_SEL = 0,
438 SEG_FIELD_BASE = 1,
439 SEG_FIELD_LIMIT = 2,
440 SEG_FIELD_AR = 3,
441
442 SEG_FIELD_NR = 4
443};
444
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400445static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
446{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000447 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400448}
449
Nadav Har'El22bd0352011-05-25 23:05:57 +0300450#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
451#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
452#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
453 [number##_HIGH] = VMCS12_OFFSET(name)+4
454
Mathias Krause772e0312012-08-30 01:30:19 +0200455static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300456 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
457 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
458 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
459 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
460 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
461 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
462 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
463 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
464 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
465 FIELD(HOST_ES_SELECTOR, host_es_selector),
466 FIELD(HOST_CS_SELECTOR, host_cs_selector),
467 FIELD(HOST_SS_SELECTOR, host_ss_selector),
468 FIELD(HOST_DS_SELECTOR, host_ds_selector),
469 FIELD(HOST_FS_SELECTOR, host_fs_selector),
470 FIELD(HOST_GS_SELECTOR, host_gs_selector),
471 FIELD(HOST_TR_SELECTOR, host_tr_selector),
472 FIELD64(IO_BITMAP_A, io_bitmap_a),
473 FIELD64(IO_BITMAP_B, io_bitmap_b),
474 FIELD64(MSR_BITMAP, msr_bitmap),
475 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
476 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
477 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
478 FIELD64(TSC_OFFSET, tsc_offset),
479 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
480 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
481 FIELD64(EPT_POINTER, ept_pointer),
482 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
483 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
484 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
485 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
486 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
487 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
488 FIELD64(GUEST_PDPTR0, guest_pdptr0),
489 FIELD64(GUEST_PDPTR1, guest_pdptr1),
490 FIELD64(GUEST_PDPTR2, guest_pdptr2),
491 FIELD64(GUEST_PDPTR3, guest_pdptr3),
492 FIELD64(HOST_IA32_PAT, host_ia32_pat),
493 FIELD64(HOST_IA32_EFER, host_ia32_efer),
494 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
495 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
496 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
497 FIELD(EXCEPTION_BITMAP, exception_bitmap),
498 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
499 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
500 FIELD(CR3_TARGET_COUNT, cr3_target_count),
501 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
502 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
503 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
504 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
505 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
506 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
507 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
508 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
509 FIELD(TPR_THRESHOLD, tpr_threshold),
510 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
511 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
512 FIELD(VM_EXIT_REASON, vm_exit_reason),
513 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
514 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
515 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
516 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
517 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
518 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
519 FIELD(GUEST_ES_LIMIT, guest_es_limit),
520 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
521 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
522 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
523 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
524 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
525 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
526 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
527 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
528 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
529 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
530 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
531 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
532 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
533 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
534 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
535 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
536 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
537 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
538 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
539 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
540 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100541 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300542 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
543 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
544 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
545 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
546 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
547 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
548 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
549 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
550 FIELD(EXIT_QUALIFICATION, exit_qualification),
551 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
552 FIELD(GUEST_CR0, guest_cr0),
553 FIELD(GUEST_CR3, guest_cr3),
554 FIELD(GUEST_CR4, guest_cr4),
555 FIELD(GUEST_ES_BASE, guest_es_base),
556 FIELD(GUEST_CS_BASE, guest_cs_base),
557 FIELD(GUEST_SS_BASE, guest_ss_base),
558 FIELD(GUEST_DS_BASE, guest_ds_base),
559 FIELD(GUEST_FS_BASE, guest_fs_base),
560 FIELD(GUEST_GS_BASE, guest_gs_base),
561 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
562 FIELD(GUEST_TR_BASE, guest_tr_base),
563 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
564 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
565 FIELD(GUEST_DR7, guest_dr7),
566 FIELD(GUEST_RSP, guest_rsp),
567 FIELD(GUEST_RIP, guest_rip),
568 FIELD(GUEST_RFLAGS, guest_rflags),
569 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
570 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
571 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
572 FIELD(HOST_CR0, host_cr0),
573 FIELD(HOST_CR3, host_cr3),
574 FIELD(HOST_CR4, host_cr4),
575 FIELD(HOST_FS_BASE, host_fs_base),
576 FIELD(HOST_GS_BASE, host_gs_base),
577 FIELD(HOST_TR_BASE, host_tr_base),
578 FIELD(HOST_GDTR_BASE, host_gdtr_base),
579 FIELD(HOST_IDTR_BASE, host_idtr_base),
580 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
581 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
582 FIELD(HOST_RSP, host_rsp),
583 FIELD(HOST_RIP, host_rip),
584};
585static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
586
587static inline short vmcs_field_to_offset(unsigned long field)
588{
589 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
590 return -1;
591 return vmcs_field_to_offset_table[field];
592}
593
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300594static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
595{
596 return to_vmx(vcpu)->nested.current_vmcs12;
597}
598
599static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
600{
601 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800602 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300603 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800604
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300605 return page;
606}
607
608static void nested_release_page(struct page *page)
609{
610 kvm_release_page_dirty(page);
611}
612
613static void nested_release_page_clean(struct page *page)
614{
615 kvm_release_page_clean(page);
616}
617
Sheng Yang4e1096d2008-07-06 19:16:51 +0800618static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800619static void kvm_cpu_vmxon(u64 addr);
620static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200621static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200622static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300623static void vmx_set_segment(struct kvm_vcpu *vcpu,
624 struct kvm_segment *var, int seg);
625static void vmx_get_segment(struct kvm_vcpu *vcpu,
626 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200627static bool guest_state_valid(struct kvm_vcpu *vcpu);
628static u32 vmx_segment_access_rights(struct kvm_segment *var);
Avi Kivity75880a02007-06-20 11:20:04 +0300629
Avi Kivity6aa8b732006-12-10 02:21:36 -0800630static DEFINE_PER_CPU(struct vmcs *, vmxarea);
631static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300632/*
633 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
634 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
635 */
636static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300637static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800638
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200639static unsigned long *vmx_io_bitmap_a;
640static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200641static unsigned long *vmx_msr_bitmap_legacy;
642static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800643static unsigned long *vmx_msr_bitmap_legacy_x2apic;
644static unsigned long *vmx_msr_bitmap_longmode_x2apic;
He, Qingfdef3ad2007-04-30 09:45:24 +0300645
Avi Kivity110312c2010-12-21 12:54:20 +0200646static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200647static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200648
Sheng Yang2384d2b2008-01-17 15:14:33 +0800649static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
650static DEFINE_SPINLOCK(vmx_vpid_lock);
651
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300652static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800653 int size;
654 int order;
655 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300656 u32 pin_based_exec_ctrl;
657 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800658 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300659 u32 vmexit_ctrl;
660 u32 vmentry_ctrl;
661} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800662
Hannes Ederefff9e52008-11-28 17:02:06 +0100663static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800664 u32 ept;
665 u32 vpid;
666} vmx_capability;
667
Avi Kivity6aa8b732006-12-10 02:21:36 -0800668#define VMX_SEGMENT_FIELD(seg) \
669 [VCPU_SREG_##seg] = { \
670 .selector = GUEST_##seg##_SELECTOR, \
671 .base = GUEST_##seg##_BASE, \
672 .limit = GUEST_##seg##_LIMIT, \
673 .ar_bytes = GUEST_##seg##_AR_BYTES, \
674 }
675
Mathias Krause772e0312012-08-30 01:30:19 +0200676static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800677 unsigned selector;
678 unsigned base;
679 unsigned limit;
680 unsigned ar_bytes;
681} kvm_vmx_segment_fields[] = {
682 VMX_SEGMENT_FIELD(CS),
683 VMX_SEGMENT_FIELD(DS),
684 VMX_SEGMENT_FIELD(ES),
685 VMX_SEGMENT_FIELD(FS),
686 VMX_SEGMENT_FIELD(GS),
687 VMX_SEGMENT_FIELD(SS),
688 VMX_SEGMENT_FIELD(TR),
689 VMX_SEGMENT_FIELD(LDTR),
690};
691
Avi Kivity26bb0982009-09-07 11:14:12 +0300692static u64 host_efer;
693
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300694static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
695
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300696/*
Brian Gerst8c065852010-07-17 09:03:26 -0400697 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300698 * away by decrementing the array size.
699 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800700static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800701#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300702 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800703#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400704 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800705};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200706#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707
Gui Jianfeng31299942010-03-15 17:29:09 +0800708static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800709{
710 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
711 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100712 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800713}
714
Gui Jianfeng31299942010-03-15 17:29:09 +0800715static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300716{
717 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
718 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100719 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300720}
721
Gui Jianfeng31299942010-03-15 17:29:09 +0800722static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500723{
724 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
725 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100726 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500727}
728
Gui Jianfeng31299942010-03-15 17:29:09 +0800729static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800730{
731 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
732 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
733}
734
Gui Jianfeng31299942010-03-15 17:29:09 +0800735static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800736{
737 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
738 INTR_INFO_VALID_MASK)) ==
739 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
740}
741
Gui Jianfeng31299942010-03-15 17:29:09 +0800742static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800743{
Sheng Yang04547152009-04-01 15:52:31 +0800744 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800745}
746
Gui Jianfeng31299942010-03-15 17:29:09 +0800747static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800748{
Sheng Yang04547152009-04-01 15:52:31 +0800749 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800750}
751
Gui Jianfeng31299942010-03-15 17:29:09 +0800752static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800753{
Sheng Yang04547152009-04-01 15:52:31 +0800754 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800755}
756
Gui Jianfeng31299942010-03-15 17:29:09 +0800757static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800758{
Sheng Yang04547152009-04-01 15:52:31 +0800759 return vmcs_config.cpu_based_exec_ctrl &
760 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800761}
762
Avi Kivity774ead32007-12-26 13:57:04 +0200763static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800764{
Sheng Yang04547152009-04-01 15:52:31 +0800765 return vmcs_config.cpu_based_2nd_exec_ctrl &
766 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
767}
768
Yang Zhang8d146952013-01-25 10:18:50 +0800769static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
770{
771 return vmcs_config.cpu_based_2nd_exec_ctrl &
772 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
773}
774
Yang Zhang83d4c282013-01-25 10:18:49 +0800775static inline bool cpu_has_vmx_apic_register_virt(void)
776{
777 return vmcs_config.cpu_based_2nd_exec_ctrl &
778 SECONDARY_EXEC_APIC_REGISTER_VIRT;
779}
780
Yang Zhangc7c9c562013-01-25 10:18:51 +0800781static inline bool cpu_has_vmx_virtual_intr_delivery(void)
782{
783 return vmcs_config.cpu_based_2nd_exec_ctrl &
784 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
785}
786
Sheng Yang04547152009-04-01 15:52:31 +0800787static inline bool cpu_has_vmx_flexpriority(void)
788{
789 return cpu_has_vmx_tpr_shadow() &&
790 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800791}
792
Marcelo Tosattie7997942009-06-11 12:07:40 -0300793static inline bool cpu_has_vmx_ept_execute_only(void)
794{
Gui Jianfeng31299942010-03-15 17:29:09 +0800795 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300796}
797
798static inline bool cpu_has_vmx_eptp_uncacheable(void)
799{
Gui Jianfeng31299942010-03-15 17:29:09 +0800800 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300801}
802
803static inline bool cpu_has_vmx_eptp_writeback(void)
804{
Gui Jianfeng31299942010-03-15 17:29:09 +0800805 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300806}
807
808static inline bool cpu_has_vmx_ept_2m_page(void)
809{
Gui Jianfeng31299942010-03-15 17:29:09 +0800810 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300811}
812
Sheng Yang878403b2010-01-05 19:02:29 +0800813static inline bool cpu_has_vmx_ept_1g_page(void)
814{
Gui Jianfeng31299942010-03-15 17:29:09 +0800815 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800816}
817
Sheng Yang4bc9b982010-06-02 14:05:24 +0800818static inline bool cpu_has_vmx_ept_4levels(void)
819{
820 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
821}
822
Xudong Hao83c3a332012-05-28 19:33:35 +0800823static inline bool cpu_has_vmx_ept_ad_bits(void)
824{
825 return vmx_capability.ept & VMX_EPT_AD_BIT;
826}
827
Gui Jianfeng31299942010-03-15 17:29:09 +0800828static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800829{
Gui Jianfeng31299942010-03-15 17:29:09 +0800830 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800831}
832
Gui Jianfeng31299942010-03-15 17:29:09 +0800833static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800834{
Gui Jianfeng31299942010-03-15 17:29:09 +0800835 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800836}
837
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800838static inline bool cpu_has_vmx_invvpid_single(void)
839{
840 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
841}
842
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800843static inline bool cpu_has_vmx_invvpid_global(void)
844{
845 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
846}
847
Gui Jianfeng31299942010-03-15 17:29:09 +0800848static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800849{
Sheng Yang04547152009-04-01 15:52:31 +0800850 return vmcs_config.cpu_based_2nd_exec_ctrl &
851 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800852}
853
Gui Jianfeng31299942010-03-15 17:29:09 +0800854static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700855{
856 return vmcs_config.cpu_based_2nd_exec_ctrl &
857 SECONDARY_EXEC_UNRESTRICTED_GUEST;
858}
859
Gui Jianfeng31299942010-03-15 17:29:09 +0800860static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800861{
862 return vmcs_config.cpu_based_2nd_exec_ctrl &
863 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
864}
865
Gui Jianfeng31299942010-03-15 17:29:09 +0800866static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800867{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800868 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800869}
870
Gui Jianfeng31299942010-03-15 17:29:09 +0800871static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800872{
Sheng Yang04547152009-04-01 15:52:31 +0800873 return vmcs_config.cpu_based_2nd_exec_ctrl &
874 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800875}
876
Gui Jianfeng31299942010-03-15 17:29:09 +0800877static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800878{
879 return vmcs_config.cpu_based_2nd_exec_ctrl &
880 SECONDARY_EXEC_RDTSCP;
881}
882
Mao, Junjiead756a12012-07-02 01:18:48 +0000883static inline bool cpu_has_vmx_invpcid(void)
884{
885 return vmcs_config.cpu_based_2nd_exec_ctrl &
886 SECONDARY_EXEC_ENABLE_INVPCID;
887}
888
Gui Jianfeng31299942010-03-15 17:29:09 +0800889static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800890{
891 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
892}
893
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800894static inline bool cpu_has_vmx_wbinvd_exit(void)
895{
896 return vmcs_config.cpu_based_2nd_exec_ctrl &
897 SECONDARY_EXEC_WBINVD_EXITING;
898}
899
Sheng Yang04547152009-04-01 15:52:31 +0800900static inline bool report_flexpriority(void)
901{
902 return flexpriority_enabled;
903}
904
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300905static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
906{
907 return vmcs12->cpu_based_vm_exec_control & bit;
908}
909
910static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
911{
912 return (vmcs12->cpu_based_vm_exec_control &
913 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
914 (vmcs12->secondary_vm_exec_control & bit);
915}
916
Nadav Har'El644d7112011-05-25 23:12:35 +0300917static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
918 struct kvm_vcpu *vcpu)
919{
920 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
921}
922
923static inline bool is_exception(u32 intr_info)
924{
925 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
926 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
927}
928
929static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300930static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
931 struct vmcs12 *vmcs12,
932 u32 reason, unsigned long qualification);
933
Rusty Russell8b9cf982007-07-30 16:31:43 +1000934static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800935{
936 int i;
937
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400938 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300939 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300940 return i;
941 return -1;
942}
943
Sheng Yang2384d2b2008-01-17 15:14:33 +0800944static inline void __invvpid(int ext, u16 vpid, gva_t gva)
945{
946 struct {
947 u64 vpid : 16;
948 u64 rsvd : 48;
949 u64 gva;
950 } operand = { vpid, 0, gva };
951
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300952 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800953 /* CF==1 or ZF==1 --> rc = -1 */
954 "; ja 1f ; ud2 ; 1:"
955 : : "a"(&operand), "c"(ext) : "cc", "memory");
956}
957
Sheng Yang14394422008-04-28 12:24:45 +0800958static inline void __invept(int ext, u64 eptp, gpa_t gpa)
959{
960 struct {
961 u64 eptp, gpa;
962 } operand = {eptp, gpa};
963
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300964 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800965 /* CF==1 or ZF==1 --> rc = -1 */
966 "; ja 1f ; ud2 ; 1:\n"
967 : : "a" (&operand), "c" (ext) : "cc", "memory");
968}
969
Avi Kivity26bb0982009-09-07 11:14:12 +0300970static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300971{
972 int i;
973
Rusty Russell8b9cf982007-07-30 16:31:43 +1000974 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300975 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400976 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000977 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800978}
979
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980static void vmcs_clear(struct vmcs *vmcs)
981{
982 u64 phys_addr = __pa(vmcs);
983 u8 error;
984
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300985 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200986 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987 : "cc", "memory");
988 if (error)
989 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
990 vmcs, phys_addr);
991}
992
Nadav Har'Eld462b812011-05-24 15:26:10 +0300993static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
994{
995 vmcs_clear(loaded_vmcs->vmcs);
996 loaded_vmcs->cpu = -1;
997 loaded_vmcs->launched = 0;
998}
999
Dongxiao Xu7725b892010-05-11 18:29:38 +08001000static void vmcs_load(struct vmcs *vmcs)
1001{
1002 u64 phys_addr = __pa(vmcs);
1003 u8 error;
1004
1005 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001006 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001007 : "cc", "memory");
1008 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001009 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001010 vmcs, phys_addr);
1011}
1012
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001013#ifdef CONFIG_KEXEC
1014/*
1015 * This bitmap is used to indicate whether the vmclear
1016 * operation is enabled on all cpus. All disabled by
1017 * default.
1018 */
1019static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1020
1021static inline void crash_enable_local_vmclear(int cpu)
1022{
1023 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1024}
1025
1026static inline void crash_disable_local_vmclear(int cpu)
1027{
1028 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1029}
1030
1031static inline int crash_local_vmclear_enabled(int cpu)
1032{
1033 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1034}
1035
1036static void crash_vmclear_local_loaded_vmcss(void)
1037{
1038 int cpu = raw_smp_processor_id();
1039 struct loaded_vmcs *v;
1040
1041 if (!crash_local_vmclear_enabled(cpu))
1042 return;
1043
1044 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1045 loaded_vmcss_on_cpu_link)
1046 vmcs_clear(v->vmcs);
1047}
1048#else
1049static inline void crash_enable_local_vmclear(int cpu) { }
1050static inline void crash_disable_local_vmclear(int cpu) { }
1051#endif /* CONFIG_KEXEC */
1052
Nadav Har'Eld462b812011-05-24 15:26:10 +03001053static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001054{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001055 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001056 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001057
Nadav Har'Eld462b812011-05-24 15:26:10 +03001058 if (loaded_vmcs->cpu != cpu)
1059 return; /* vcpu migration can race with cpu offline */
1060 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001061 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001062 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001063 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001064
1065 /*
1066 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1067 * is before setting loaded_vmcs->vcpu to -1 which is done in
1068 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1069 * then adds the vmcs into percpu list before it is deleted.
1070 */
1071 smp_wmb();
1072
Nadav Har'Eld462b812011-05-24 15:26:10 +03001073 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001074 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001075}
1076
Nadav Har'Eld462b812011-05-24 15:26:10 +03001077static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001078{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001079 int cpu = loaded_vmcs->cpu;
1080
1081 if (cpu != -1)
1082 smp_call_function_single(cpu,
1083 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001084}
1085
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001086static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001087{
1088 if (vmx->vpid == 0)
1089 return;
1090
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001091 if (cpu_has_vmx_invvpid_single())
1092 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001093}
1094
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001095static inline void vpid_sync_vcpu_global(void)
1096{
1097 if (cpu_has_vmx_invvpid_global())
1098 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1099}
1100
1101static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1102{
1103 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001104 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001105 else
1106 vpid_sync_vcpu_global();
1107}
1108
Sheng Yang14394422008-04-28 12:24:45 +08001109static inline void ept_sync_global(void)
1110{
1111 if (cpu_has_vmx_invept_global())
1112 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1113}
1114
1115static inline void ept_sync_context(u64 eptp)
1116{
Avi Kivity089d0342009-03-23 18:26:32 +02001117 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001118 if (cpu_has_vmx_invept_context())
1119 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1120 else
1121 ept_sync_global();
1122 }
1123}
1124
Avi Kivity96304212011-05-15 10:13:13 -04001125static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001126{
Avi Kivity5e520e62011-05-15 10:13:12 -04001127 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001128
Avi Kivity5e520e62011-05-15 10:13:12 -04001129 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1130 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001131 return value;
1132}
1133
Avi Kivity96304212011-05-15 10:13:13 -04001134static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001135{
1136 return vmcs_readl(field);
1137}
1138
Avi Kivity96304212011-05-15 10:13:13 -04001139static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001140{
1141 return vmcs_readl(field);
1142}
1143
Avi Kivity96304212011-05-15 10:13:13 -04001144static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001145{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001146#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001147 return vmcs_readl(field);
1148#else
1149 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1150#endif
1151}
1152
Avi Kivitye52de1b2007-01-05 16:36:56 -08001153static noinline void vmwrite_error(unsigned long field, unsigned long value)
1154{
1155 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1156 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1157 dump_stack();
1158}
1159
Avi Kivity6aa8b732006-12-10 02:21:36 -08001160static void vmcs_writel(unsigned long field, unsigned long value)
1161{
1162 u8 error;
1163
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001164 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001165 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001166 if (unlikely(error))
1167 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001168}
1169
1170static void vmcs_write16(unsigned long field, u16 value)
1171{
1172 vmcs_writel(field, value);
1173}
1174
1175static void vmcs_write32(unsigned long field, u32 value)
1176{
1177 vmcs_writel(field, value);
1178}
1179
1180static void vmcs_write64(unsigned long field, u64 value)
1181{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001182 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001183#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001184 asm volatile ("");
1185 vmcs_writel(field+1, value >> 32);
1186#endif
1187}
1188
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001189static void vmcs_clear_bits(unsigned long field, u32 mask)
1190{
1191 vmcs_writel(field, vmcs_readl(field) & ~mask);
1192}
1193
1194static void vmcs_set_bits(unsigned long field, u32 mask)
1195{
1196 vmcs_writel(field, vmcs_readl(field) | mask);
1197}
1198
Avi Kivity2fb92db2011-04-27 19:42:18 +03001199static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1200{
1201 vmx->segment_cache.bitmask = 0;
1202}
1203
1204static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1205 unsigned field)
1206{
1207 bool ret;
1208 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1209
1210 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1211 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1212 vmx->segment_cache.bitmask = 0;
1213 }
1214 ret = vmx->segment_cache.bitmask & mask;
1215 vmx->segment_cache.bitmask |= mask;
1216 return ret;
1217}
1218
1219static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1220{
1221 u16 *p = &vmx->segment_cache.seg[seg].selector;
1222
1223 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1224 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1225 return *p;
1226}
1227
1228static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1229{
1230 ulong *p = &vmx->segment_cache.seg[seg].base;
1231
1232 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1233 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1234 return *p;
1235}
1236
1237static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1238{
1239 u32 *p = &vmx->segment_cache.seg[seg].limit;
1240
1241 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1242 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1243 return *p;
1244}
1245
1246static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1247{
1248 u32 *p = &vmx->segment_cache.seg[seg].ar;
1249
1250 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1251 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1252 return *p;
1253}
1254
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001255static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1256{
1257 u32 eb;
1258
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001259 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1260 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1261 if ((vcpu->guest_debug &
1262 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1263 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1264 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001265 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001266 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001267 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001268 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001269 if (vcpu->fpu_active)
1270 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001271
1272 /* When we are running a nested L2 guest and L1 specified for it a
1273 * certain exception bitmap, we must trap the same exceptions and pass
1274 * them to L1. When running L2, we will only handle the exceptions
1275 * specified above if L1 did not want them.
1276 */
1277 if (is_guest_mode(vcpu))
1278 eb |= get_vmcs12(vcpu)->exception_bitmap;
1279
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001280 vmcs_write32(EXCEPTION_BITMAP, eb);
1281}
1282
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001283static void clear_atomic_switch_msr_special(unsigned long entry,
1284 unsigned long exit)
1285{
1286 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1287 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1288}
1289
Avi Kivity61d2ef22010-04-28 16:40:38 +03001290static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1291{
1292 unsigned i;
1293 struct msr_autoload *m = &vmx->msr_autoload;
1294
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001295 switch (msr) {
1296 case MSR_EFER:
1297 if (cpu_has_load_ia32_efer) {
1298 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1299 VM_EXIT_LOAD_IA32_EFER);
1300 return;
1301 }
1302 break;
1303 case MSR_CORE_PERF_GLOBAL_CTRL:
1304 if (cpu_has_load_perf_global_ctrl) {
1305 clear_atomic_switch_msr_special(
1306 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1307 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1308 return;
1309 }
1310 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001311 }
1312
Avi Kivity61d2ef22010-04-28 16:40:38 +03001313 for (i = 0; i < m->nr; ++i)
1314 if (m->guest[i].index == msr)
1315 break;
1316
1317 if (i == m->nr)
1318 return;
1319 --m->nr;
1320 m->guest[i] = m->guest[m->nr];
1321 m->host[i] = m->host[m->nr];
1322 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1323 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1324}
1325
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001326static void add_atomic_switch_msr_special(unsigned long entry,
1327 unsigned long exit, unsigned long guest_val_vmcs,
1328 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1329{
1330 vmcs_write64(guest_val_vmcs, guest_val);
1331 vmcs_write64(host_val_vmcs, host_val);
1332 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1333 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1334}
1335
Avi Kivity61d2ef22010-04-28 16:40:38 +03001336static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1337 u64 guest_val, u64 host_val)
1338{
1339 unsigned i;
1340 struct msr_autoload *m = &vmx->msr_autoload;
1341
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001342 switch (msr) {
1343 case MSR_EFER:
1344 if (cpu_has_load_ia32_efer) {
1345 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1346 VM_EXIT_LOAD_IA32_EFER,
1347 GUEST_IA32_EFER,
1348 HOST_IA32_EFER,
1349 guest_val, host_val);
1350 return;
1351 }
1352 break;
1353 case MSR_CORE_PERF_GLOBAL_CTRL:
1354 if (cpu_has_load_perf_global_ctrl) {
1355 add_atomic_switch_msr_special(
1356 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1357 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1358 GUEST_IA32_PERF_GLOBAL_CTRL,
1359 HOST_IA32_PERF_GLOBAL_CTRL,
1360 guest_val, host_val);
1361 return;
1362 }
1363 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001364 }
1365
Avi Kivity61d2ef22010-04-28 16:40:38 +03001366 for (i = 0; i < m->nr; ++i)
1367 if (m->guest[i].index == msr)
1368 break;
1369
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001370 if (i == NR_AUTOLOAD_MSRS) {
1371 printk_once(KERN_WARNING"Not enough mst switch entries. "
1372 "Can't add msr %x\n", msr);
1373 return;
1374 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001375 ++m->nr;
1376 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1377 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1378 }
1379
1380 m->guest[i].index = msr;
1381 m->guest[i].value = guest_val;
1382 m->host[i].index = msr;
1383 m->host[i].value = host_val;
1384}
1385
Avi Kivity33ed6322007-05-02 16:54:03 +03001386static void reload_tss(void)
1387{
Avi Kivity33ed6322007-05-02 16:54:03 +03001388 /*
1389 * VT restores TR but not its size. Useless.
1390 */
Avi Kivityd3591922010-07-26 18:32:39 +03001391 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001392 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001393
Avi Kivityd3591922010-07-26 18:32:39 +03001394 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001395 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1396 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001397}
1398
Avi Kivity92c0d902009-10-29 11:00:16 +02001399static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001400{
Roel Kluin3a34a882009-08-04 02:08:45 -07001401 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001402 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001403
Avi Kivityf6801df2010-01-21 15:31:50 +02001404 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001405
Avi Kivity51c6cf62007-08-29 03:48:05 +03001406 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001407 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001408 * outside long mode
1409 */
1410 ignore_bits = EFER_NX | EFER_SCE;
1411#ifdef CONFIG_X86_64
1412 ignore_bits |= EFER_LMA | EFER_LME;
1413 /* SCE is meaningful only in long mode on Intel */
1414 if (guest_efer & EFER_LMA)
1415 ignore_bits &= ~(u64)EFER_SCE;
1416#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001417 guest_efer &= ~ignore_bits;
1418 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001419 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001420 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001421
1422 clear_atomic_switch_msr(vmx, MSR_EFER);
1423 /* On ept, can't emulate nx, and must switch nx atomically */
1424 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1425 guest_efer = vmx->vcpu.arch.efer;
1426 if (!(guest_efer & EFER_LMA))
1427 guest_efer &= ~EFER_LME;
1428 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1429 return false;
1430 }
1431
Avi Kivity26bb0982009-09-07 11:14:12 +03001432 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001433}
1434
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001435static unsigned long segment_base(u16 selector)
1436{
Avi Kivityd3591922010-07-26 18:32:39 +03001437 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001438 struct desc_struct *d;
1439 unsigned long table_base;
1440 unsigned long v;
1441
1442 if (!(selector & ~3))
1443 return 0;
1444
Avi Kivityd3591922010-07-26 18:32:39 +03001445 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001446
1447 if (selector & 4) { /* from ldt */
1448 u16 ldt_selector = kvm_read_ldt();
1449
1450 if (!(ldt_selector & ~3))
1451 return 0;
1452
1453 table_base = segment_base(ldt_selector);
1454 }
1455 d = (struct desc_struct *)(table_base + (selector & ~7));
1456 v = get_desc_base(d);
1457#ifdef CONFIG_X86_64
1458 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1459 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1460#endif
1461 return v;
1462}
1463
1464static inline unsigned long kvm_read_tr_base(void)
1465{
1466 u16 tr;
1467 asm("str %0" : "=g"(tr));
1468 return segment_base(tr);
1469}
1470
Avi Kivity04d2cc72007-09-10 18:10:54 +03001471static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001472{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001473 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001474 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001475
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001476 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001477 return;
1478
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001479 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001480 /*
1481 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1482 * allow segment selectors with cpl > 0 or ti == 1.
1483 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001484 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001485 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001486 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001487 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001488 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001489 vmx->host_state.fs_reload_needed = 0;
1490 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001491 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001492 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001493 }
Avi Kivity9581d442010-10-19 16:46:55 +02001494 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001495 if (!(vmx->host_state.gs_sel & 7))
1496 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001497 else {
1498 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001499 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001500 }
1501
1502#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001503 savesegment(ds, vmx->host_state.ds_sel);
1504 savesegment(es, vmx->host_state.es_sel);
1505#endif
1506
1507#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001508 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1509 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1510#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001511 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1512 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001513#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001514
1515#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001516 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1517 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001518 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001519#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001520 for (i = 0; i < vmx->save_nmsrs; ++i)
1521 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001522 vmx->guest_msrs[i].data,
1523 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001524}
1525
Avi Kivitya9b21b62008-06-24 11:48:49 +03001526static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001527{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001528 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001529 return;
1530
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001531 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001532 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001533#ifdef CONFIG_X86_64
1534 if (is_long_mode(&vmx->vcpu))
1535 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1536#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001537 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001538 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001539#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001540 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001541#else
1542 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001543#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001544 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001545 if (vmx->host_state.fs_reload_needed)
1546 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001547#ifdef CONFIG_X86_64
1548 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1549 loadsegment(ds, vmx->host_state.ds_sel);
1550 loadsegment(es, vmx->host_state.es_sel);
1551 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001552#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001553 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001554#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001555 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001556#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001557 /*
1558 * If the FPU is not active (through the host task or
1559 * the guest vcpu), then restore the cr0.TS bit.
1560 */
1561 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1562 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001563 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001564}
1565
Avi Kivitya9b21b62008-06-24 11:48:49 +03001566static void vmx_load_host_state(struct vcpu_vmx *vmx)
1567{
1568 preempt_disable();
1569 __vmx_load_host_state(vmx);
1570 preempt_enable();
1571}
1572
Avi Kivity6aa8b732006-12-10 02:21:36 -08001573/*
1574 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1575 * vcpu mutex is already taken.
1576 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001577static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001578{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001579 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001580 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001581
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001582 if (!vmm_exclusive)
1583 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001584 else if (vmx->loaded_vmcs->cpu != cpu)
1585 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001586
Nadav Har'Eld462b812011-05-24 15:26:10 +03001587 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1588 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1589 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001590 }
1591
Nadav Har'Eld462b812011-05-24 15:26:10 +03001592 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001593 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001594 unsigned long sysenter_esp;
1595
Avi Kivitya8eeb042010-05-10 12:34:53 +03001596 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001597 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001598 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001599
1600 /*
1601 * Read loaded_vmcs->cpu should be before fetching
1602 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1603 * See the comments in __loaded_vmcs_clear().
1604 */
1605 smp_rmb();
1606
Nadav Har'Eld462b812011-05-24 15:26:10 +03001607 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1608 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001609 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001610 local_irq_enable();
1611
Avi Kivity6aa8b732006-12-10 02:21:36 -08001612 /*
1613 * Linux uses per-cpu TSS and GDT, so set these when switching
1614 * processors.
1615 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001616 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001617 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001618
1619 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1620 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001621 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001622 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001623}
1624
1625static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1626{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001627 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001628 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001629 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1630 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001631 kvm_cpu_vmxoff();
1632 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001633}
1634
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001635static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1636{
Avi Kivity81231c62010-01-24 16:26:40 +02001637 ulong cr0;
1638
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001639 if (vcpu->fpu_active)
1640 return;
1641 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001642 cr0 = vmcs_readl(GUEST_CR0);
1643 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1644 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1645 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001646 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001647 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001648 if (is_guest_mode(vcpu))
1649 vcpu->arch.cr0_guest_owned_bits &=
1650 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001651 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001652}
1653
Avi Kivityedcafe32009-12-30 18:07:40 +02001654static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1655
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001656/*
1657 * Return the cr0 value that a nested guest would read. This is a combination
1658 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1659 * its hypervisor (cr0_read_shadow).
1660 */
1661static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1662{
1663 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1664 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1665}
1666static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1667{
1668 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1669 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1670}
1671
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001672static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1673{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001674 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1675 * set this *before* calling this function.
1676 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001677 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001678 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001679 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001680 vcpu->arch.cr0_guest_owned_bits = 0;
1681 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001682 if (is_guest_mode(vcpu)) {
1683 /*
1684 * L1's specified read shadow might not contain the TS bit,
1685 * so now that we turned on shadowing of this bit, we need to
1686 * set this bit of the shadow. Like in nested_vmx_run we need
1687 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1688 * up-to-date here because we just decached cr0.TS (and we'll
1689 * only update vmcs12->guest_cr0 on nested exit).
1690 */
1691 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1692 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1693 (vcpu->arch.cr0 & X86_CR0_TS);
1694 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1695 } else
1696 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001697}
1698
Avi Kivity6aa8b732006-12-10 02:21:36 -08001699static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1700{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001701 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001702
Avi Kivity6de12732011-03-07 12:51:22 +02001703 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1704 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1705 rflags = vmcs_readl(GUEST_RFLAGS);
1706 if (to_vmx(vcpu)->rmode.vm86_active) {
1707 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1708 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1709 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1710 }
1711 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001712 }
Avi Kivity6de12732011-03-07 12:51:22 +02001713 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714}
1715
1716static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1717{
Avi Kivity6de12732011-03-07 12:51:22 +02001718 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1719 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001720 if (to_vmx(vcpu)->rmode.vm86_active) {
1721 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001722 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001723 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001724 vmcs_writel(GUEST_RFLAGS, rflags);
1725}
1726
Glauber Costa2809f5d2009-05-12 16:21:05 -04001727static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1728{
1729 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1730 int ret = 0;
1731
1732 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001733 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001734 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001735 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001736
1737 return ret & mask;
1738}
1739
1740static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1741{
1742 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1743 u32 interruptibility = interruptibility_old;
1744
1745 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1746
Jan Kiszka48005f62010-02-19 19:38:07 +01001747 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001748 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001749 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001750 interruptibility |= GUEST_INTR_STATE_STI;
1751
1752 if ((interruptibility != interruptibility_old))
1753 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1754}
1755
Avi Kivity6aa8b732006-12-10 02:21:36 -08001756static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1757{
1758 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001759
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001760 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001761 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001762 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763
Glauber Costa2809f5d2009-05-12 16:21:05 -04001764 /* skipping an emulated instruction also counts */
1765 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001766}
1767
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001768/*
1769 * KVM wants to inject page-faults which it got to the guest. This function
1770 * checks whether in a nested guest, we need to inject them to L1 or L2.
1771 * This function assumes it is called with the exit reason in vmcs02 being
1772 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1773 * is running).
1774 */
1775static int nested_pf_handled(struct kvm_vcpu *vcpu)
1776{
1777 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1778
1779 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001780 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001781 return 0;
1782
1783 nested_vmx_vmexit(vcpu);
1784 return 1;
1785}
1786
Avi Kivity298101d2007-11-25 13:41:11 +02001787static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001788 bool has_error_code, u32 error_code,
1789 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001790{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001791 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001792 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001793
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001794 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1795 nested_pf_handled(vcpu))
1796 return;
1797
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001798 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001799 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001800 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1801 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001802
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001803 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001804 int inc_eip = 0;
1805 if (kvm_exception_is_soft(nr))
1806 inc_eip = vcpu->arch.event_exit_inst_len;
1807 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001808 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001809 return;
1810 }
1811
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001812 if (kvm_exception_is_soft(nr)) {
1813 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1814 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001815 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1816 } else
1817 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1818
1819 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001820}
1821
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001822static bool vmx_rdtscp_supported(void)
1823{
1824 return cpu_has_vmx_rdtscp();
1825}
1826
Mao, Junjiead756a12012-07-02 01:18:48 +00001827static bool vmx_invpcid_supported(void)
1828{
1829 return cpu_has_vmx_invpcid() && enable_ept;
1830}
1831
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832/*
Eddie Donga75beee2007-05-17 18:55:15 +03001833 * Swap MSR entry in host/guest MSR entry array.
1834 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001835static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001836{
Avi Kivity26bb0982009-09-07 11:14:12 +03001837 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001838
1839 tmp = vmx->guest_msrs[to];
1840 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1841 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001842}
1843
Yang Zhang8d146952013-01-25 10:18:50 +08001844static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
1845{
1846 unsigned long *msr_bitmap;
1847
1848 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
1849 if (is_long_mode(vcpu))
1850 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
1851 else
1852 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
1853 } else {
1854 if (is_long_mode(vcpu))
1855 msr_bitmap = vmx_msr_bitmap_longmode;
1856 else
1857 msr_bitmap = vmx_msr_bitmap_legacy;
1858 }
1859
1860 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1861}
1862
Eddie Donga75beee2007-05-17 18:55:15 +03001863/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001864 * Set up the vmcs to automatically save and restore system
1865 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1866 * mode, as fiddling with msrs is very expensive.
1867 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001868static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001869{
Avi Kivity26bb0982009-09-07 11:14:12 +03001870 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001871
Eddie Donga75beee2007-05-17 18:55:15 +03001872 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001873#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001874 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001875 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001876 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001877 move_msr_up(vmx, index, save_nmsrs++);
1878 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001879 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001880 move_msr_up(vmx, index, save_nmsrs++);
1881 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001882 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001883 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001884 index = __find_msr_index(vmx, MSR_TSC_AUX);
1885 if (index >= 0 && vmx->rdtscp_enabled)
1886 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001887 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001888 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001889 * if efer.sce is enabled.
1890 */
Brian Gerst8c065852010-07-17 09:03:26 -04001891 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001892 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001893 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001894 }
Eddie Donga75beee2007-05-17 18:55:15 +03001895#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001896 index = __find_msr_index(vmx, MSR_EFER);
1897 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001898 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001899
Avi Kivity26bb0982009-09-07 11:14:12 +03001900 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001901
Yang Zhang8d146952013-01-25 10:18:50 +08001902 if (cpu_has_vmx_msr_bitmap())
1903 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001904}
1905
1906/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907 * reads and returns guest's timestamp counter "register"
1908 * guest_tsc = host_tsc + tsc_offset -- 21.3
1909 */
1910static u64 guest_read_tsc(void)
1911{
1912 u64 host_tsc, tsc_offset;
1913
1914 rdtscll(host_tsc);
1915 tsc_offset = vmcs_read64(TSC_OFFSET);
1916 return host_tsc + tsc_offset;
1917}
1918
1919/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001920 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1921 * counter, even if a nested guest (L2) is currently running.
1922 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001923u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001924{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001925 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001926
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001927 tsc_offset = is_guest_mode(vcpu) ?
1928 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1929 vmcs_read64(TSC_OFFSET);
1930 return host_tsc + tsc_offset;
1931}
1932
1933/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001934 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1935 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001936 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001937static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001938{
Zachary Amsdencc578282012-02-03 15:43:50 -02001939 if (!scale)
1940 return;
1941
1942 if (user_tsc_khz > tsc_khz) {
1943 vcpu->arch.tsc_catchup = 1;
1944 vcpu->arch.tsc_always_catchup = 1;
1945 } else
1946 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001947}
1948
Will Auldba904632012-11-29 12:42:50 -08001949static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
1950{
1951 return vmcs_read64(TSC_OFFSET);
1952}
1953
Joerg Roedel4051b182011-03-25 09:44:49 +01001954/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001955 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001957static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001959 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001960 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001961 * We're here if L1 chose not to trap WRMSR to TSC. According
1962 * to the spec, this should set L1's TSC; The offset that L1
1963 * set for L2 remains unchanged, and still needs to be added
1964 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001965 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001966 struct vmcs12 *vmcs12;
1967 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1968 /* recalculate vmcs02.TSC_OFFSET: */
1969 vmcs12 = get_vmcs12(vcpu);
1970 vmcs_write64(TSC_OFFSET, offset +
1971 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1972 vmcs12->tsc_offset : 0));
1973 } else {
1974 vmcs_write64(TSC_OFFSET, offset);
1975 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001976}
1977
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001978static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001979{
1980 u64 offset = vmcs_read64(TSC_OFFSET);
1981 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001982 if (is_guest_mode(vcpu)) {
1983 /* Even when running L2, the adjustment needs to apply to L1 */
1984 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1985 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001986}
1987
Joerg Roedel857e4092011-03-25 09:44:50 +01001988static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1989{
1990 return target_tsc - native_read_tsc();
1991}
1992
Nadav Har'El801d3422011-05-25 23:02:23 +03001993static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1994{
1995 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1996 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1997}
1998
1999/*
2000 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2001 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2002 * all guests if the "nested" module option is off, and can also be disabled
2003 * for a single guest by disabling its VMX cpuid bit.
2004 */
2005static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2006{
2007 return nested && guest_cpuid_has_vmx(vcpu);
2008}
2009
Avi Kivity6aa8b732006-12-10 02:21:36 -08002010/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002011 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2012 * returned for the various VMX controls MSRs when nested VMX is enabled.
2013 * The same values should also be used to verify that vmcs12 control fields are
2014 * valid during nested entry from L1 to L2.
2015 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2016 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2017 * bit in the high half is on if the corresponding bit in the control field
2018 * may be on. See also vmx_control_verify().
2019 * TODO: allow these variables to be modified (downgraded) by module options
2020 * or other means.
2021 */
2022static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2023static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2024static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2025static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2026static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002027static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002028static __init void nested_vmx_setup_ctls_msrs(void)
2029{
2030 /*
2031 * Note that as a general rule, the high half of the MSRs (bits in
2032 * the control fields which may be 1) should be initialized by the
2033 * intersection of the underlying hardware's MSR (i.e., features which
2034 * can be supported) and the list of features we want to expose -
2035 * because they are known to be properly supported in our code.
2036 * Also, usually, the low half of the MSRs (bits which must be 1) can
2037 * be set to 0, meaning that L1 may turn off any of these bits. The
2038 * reason is that if one of these bits is necessary, it will appear
2039 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2040 * fields of vmcs01 and vmcs02, will turn these bits off - and
2041 * nested_vmx_exit_handled() will not pass related exits to L1.
2042 * These rules have exceptions below.
2043 */
2044
2045 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002046 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2047 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002048 /*
2049 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2050 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2051 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002052 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2053 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002054 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
2055 PIN_BASED_VMX_PREEMPTION_TIMER;
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002056 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002057
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002058 /*
2059 * Exit controls
2060 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2061 * 17 must be 1.
2062 */
2063 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002064 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002065#ifdef CONFIG_X86_64
2066 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2067#else
2068 nested_vmx_exit_ctls_high = 0;
2069#endif
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002070 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002071
2072 /* entry controls */
2073 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2074 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002075 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2076 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002077 nested_vmx_entry_ctls_high &=
2078 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002079 nested_vmx_entry_ctls_high |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002080
2081 /* cpu-based controls */
2082 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2083 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2084 nested_vmx_procbased_ctls_low = 0;
2085 nested_vmx_procbased_ctls_high &=
2086 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2087 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2088 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2089 CPU_BASED_CR3_STORE_EXITING |
2090#ifdef CONFIG_X86_64
2091 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2092#endif
2093 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2094 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002095 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002096 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002097 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2098 /*
2099 * We can allow some features even when not supported by the
2100 * hardware. For example, L1 can specify an MSR bitmap - and we
2101 * can use it to avoid exits to L1 - even when L0 runs L2
2102 * without MSR bitmaps.
2103 */
2104 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2105
2106 /* secondary cpu-based controls */
2107 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2108 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2109 nested_vmx_secondary_ctls_low = 0;
2110 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002111 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2112 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002113
2114 /* miscellaneous data */
2115 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszka0238ea92013-03-13 11:31:24 +01002116 nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
2117 VMX_MISC_SAVE_EFER_LMA;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002118 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002119}
2120
2121static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2122{
2123 /*
2124 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2125 */
2126 return ((control & high) | low) == control;
2127}
2128
2129static inline u64 vmx_control_msr(u32 low, u32 high)
2130{
2131 return low | ((u64)high << 32);
2132}
2133
2134/*
2135 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2136 * also let it use VMX-specific MSRs.
2137 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2138 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2139 * like all other MSRs).
2140 */
2141static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2142{
2143 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2144 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2145 /*
2146 * According to the spec, processors which do not support VMX
2147 * should throw a #GP(0) when VMX capability MSRs are read.
2148 */
2149 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2150 return 1;
2151 }
2152
2153 switch (msr_index) {
2154 case MSR_IA32_FEATURE_CONTROL:
2155 *pdata = 0;
2156 break;
2157 case MSR_IA32_VMX_BASIC:
2158 /*
2159 * This MSR reports some information about VMX support. We
2160 * should return information about the VMX we emulate for the
2161 * guest, and the VMCS structure we give it - not about the
2162 * VMX support of the underlying hardware.
2163 */
2164 *pdata = VMCS12_REVISION |
2165 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2166 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2167 break;
2168 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2169 case MSR_IA32_VMX_PINBASED_CTLS:
2170 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2171 nested_vmx_pinbased_ctls_high);
2172 break;
2173 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2174 case MSR_IA32_VMX_PROCBASED_CTLS:
2175 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2176 nested_vmx_procbased_ctls_high);
2177 break;
2178 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2179 case MSR_IA32_VMX_EXIT_CTLS:
2180 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2181 nested_vmx_exit_ctls_high);
2182 break;
2183 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2184 case MSR_IA32_VMX_ENTRY_CTLS:
2185 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2186 nested_vmx_entry_ctls_high);
2187 break;
2188 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002189 *pdata = vmx_control_msr(nested_vmx_misc_low,
2190 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002191 break;
2192 /*
2193 * These MSRs specify bits which the guest must keep fixed (on or off)
2194 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2195 * We picked the standard core2 setting.
2196 */
2197#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2198#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2199 case MSR_IA32_VMX_CR0_FIXED0:
2200 *pdata = VMXON_CR0_ALWAYSON;
2201 break;
2202 case MSR_IA32_VMX_CR0_FIXED1:
2203 *pdata = -1ULL;
2204 break;
2205 case MSR_IA32_VMX_CR4_FIXED0:
2206 *pdata = VMXON_CR4_ALWAYSON;
2207 break;
2208 case MSR_IA32_VMX_CR4_FIXED1:
2209 *pdata = -1ULL;
2210 break;
2211 case MSR_IA32_VMX_VMCS_ENUM:
2212 *pdata = 0x1f;
2213 break;
2214 case MSR_IA32_VMX_PROCBASED_CTLS2:
2215 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2216 nested_vmx_secondary_ctls_high);
2217 break;
2218 case MSR_IA32_VMX_EPT_VPID_CAP:
2219 /* Currently, no nested ept or nested vpid */
2220 *pdata = 0;
2221 break;
2222 default:
2223 return 0;
2224 }
2225
2226 return 1;
2227}
2228
2229static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2230{
2231 if (!nested_vmx_allowed(vcpu))
2232 return 0;
2233
2234 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2235 /* TODO: the right thing. */
2236 return 1;
2237 /*
2238 * No need to treat VMX capability MSRs specially: If we don't handle
2239 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2240 */
2241 return 0;
2242}
2243
2244/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002245 * Reads an msr value (of 'msr_index') into 'pdata'.
2246 * Returns 0 on success, non-0 otherwise.
2247 * Assumes vcpu_load() was already called.
2248 */
2249static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2250{
2251 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002252 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002253
2254 if (!pdata) {
2255 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2256 return -EINVAL;
2257 }
2258
2259 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002260#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002261 case MSR_FS_BASE:
2262 data = vmcs_readl(GUEST_FS_BASE);
2263 break;
2264 case MSR_GS_BASE:
2265 data = vmcs_readl(GUEST_GS_BASE);
2266 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002267 case MSR_KERNEL_GS_BASE:
2268 vmx_load_host_state(to_vmx(vcpu));
2269 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2270 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002271#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002273 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302274 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002275 data = guest_read_tsc();
2276 break;
2277 case MSR_IA32_SYSENTER_CS:
2278 data = vmcs_read32(GUEST_SYSENTER_CS);
2279 break;
2280 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002281 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282 break;
2283 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002284 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002285 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002286 case MSR_TSC_AUX:
2287 if (!to_vmx(vcpu)->rdtscp_enabled)
2288 return 1;
2289 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002290 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002291 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2292 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002293 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002294 if (msr) {
2295 data = msr->data;
2296 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002298 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002299 }
2300
2301 *pdata = data;
2302 return 0;
2303}
2304
2305/*
2306 * Writes msr value into into the appropriate "register".
2307 * Returns 0 on success, non-0 otherwise.
2308 * Assumes vcpu_load() was already called.
2309 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002310static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002311{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002312 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002313 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002314 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002315 u32 msr_index = msr_info->index;
2316 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002317
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002319 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002320 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002321 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002322#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002323 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002324 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325 vmcs_writel(GUEST_FS_BASE, data);
2326 break;
2327 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002328 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002329 vmcs_writel(GUEST_GS_BASE, data);
2330 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002331 case MSR_KERNEL_GS_BASE:
2332 vmx_load_host_state(vmx);
2333 vmx->msr_guest_kernel_gs_base = data;
2334 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002335#endif
2336 case MSR_IA32_SYSENTER_CS:
2337 vmcs_write32(GUEST_SYSENTER_CS, data);
2338 break;
2339 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002340 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341 break;
2342 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002343 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002344 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302345 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002346 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002347 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002348 case MSR_IA32_CR_PAT:
2349 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2350 vmcs_write64(GUEST_IA32_PAT, data);
2351 vcpu->arch.pat = data;
2352 break;
2353 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002354 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002355 break;
Will Auldba904632012-11-29 12:42:50 -08002356 case MSR_IA32_TSC_ADJUST:
2357 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002358 break;
2359 case MSR_TSC_AUX:
2360 if (!vmx->rdtscp_enabled)
2361 return 1;
2362 /* Check reserved bit, higher 32 bits should be zero */
2363 if ((data >> 32) != 0)
2364 return 1;
2365 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002366 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002367 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2368 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002369 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002370 if (msr) {
2371 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002372 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2373 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002374 kvm_set_shared_msr(msr->index, msr->data,
2375 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002376 preempt_enable();
2377 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002378 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002379 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002380 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002381 }
2382
Eddie Dong2cc51562007-05-21 07:28:09 +03002383 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002384}
2385
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002386static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002387{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002388 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2389 switch (reg) {
2390 case VCPU_REGS_RSP:
2391 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2392 break;
2393 case VCPU_REGS_RIP:
2394 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2395 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002396 case VCPU_EXREG_PDPTR:
2397 if (enable_ept)
2398 ept_save_pdptrs(vcpu);
2399 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002400 default:
2401 break;
2402 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002403}
2404
Avi Kivity6aa8b732006-12-10 02:21:36 -08002405static __init int cpu_has_kvm_support(void)
2406{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002407 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002408}
2409
2410static __init int vmx_disabled_by_bios(void)
2411{
2412 u64 msr;
2413
2414 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002415 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002416 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002417 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2418 && tboot_enabled())
2419 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002420 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002421 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002422 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002423 && !tboot_enabled()) {
2424 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002425 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002426 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002427 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002428 /* launched w/o TXT and VMX disabled */
2429 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2430 && !tboot_enabled())
2431 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002432 }
2433
2434 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002435}
2436
Dongxiao Xu7725b892010-05-11 18:29:38 +08002437static void kvm_cpu_vmxon(u64 addr)
2438{
2439 asm volatile (ASM_VMX_VMXON_RAX
2440 : : "a"(&addr), "m"(addr)
2441 : "memory", "cc");
2442}
2443
Alexander Graf10474ae2009-09-15 11:37:46 +02002444static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002445{
2446 int cpu = raw_smp_processor_id();
2447 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002448 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002449
Alexander Graf10474ae2009-09-15 11:37:46 +02002450 if (read_cr4() & X86_CR4_VMXE)
2451 return -EBUSY;
2452
Nadav Har'Eld462b812011-05-24 15:26:10 +03002453 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002454
2455 /*
2456 * Now we can enable the vmclear operation in kdump
2457 * since the loaded_vmcss_on_cpu list on this cpu
2458 * has been initialized.
2459 *
2460 * Though the cpu is not in VMX operation now, there
2461 * is no problem to enable the vmclear operation
2462 * for the loaded_vmcss_on_cpu list is empty!
2463 */
2464 crash_enable_local_vmclear(cpu);
2465
Avi Kivity6aa8b732006-12-10 02:21:36 -08002466 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002467
2468 test_bits = FEATURE_CONTROL_LOCKED;
2469 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2470 if (tboot_enabled())
2471 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2472
2473 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002474 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002475 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2476 }
Rusty Russell66aee912007-07-17 23:34:16 +10002477 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002478
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002479 if (vmm_exclusive) {
2480 kvm_cpu_vmxon(phys_addr);
2481 ept_sync_global();
2482 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002483
Avi Kivity3444d7d2010-07-26 18:32:38 +03002484 store_gdt(&__get_cpu_var(host_gdt));
2485
Alexander Graf10474ae2009-09-15 11:37:46 +02002486 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002487}
2488
Nadav Har'Eld462b812011-05-24 15:26:10 +03002489static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002490{
2491 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002492 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002493
Nadav Har'Eld462b812011-05-24 15:26:10 +03002494 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2495 loaded_vmcss_on_cpu_link)
2496 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002497}
2498
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002499
2500/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2501 * tricks.
2502 */
2503static void kvm_cpu_vmxoff(void)
2504{
2505 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002506}
2507
Avi Kivity6aa8b732006-12-10 02:21:36 -08002508static void hardware_disable(void *garbage)
2509{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002510 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002511 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002512 kvm_cpu_vmxoff();
2513 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002514 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002515}
2516
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002517static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002518 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002519{
2520 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002521 u32 ctl = ctl_min | ctl_opt;
2522
2523 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2524
2525 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2526 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2527
2528 /* Ensure minimum (required) set of control bits are supported. */
2529 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002530 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002531
2532 *result = ctl;
2533 return 0;
2534}
2535
Avi Kivity110312c2010-12-21 12:54:20 +02002536static __init bool allow_1_setting(u32 msr, u32 ctl)
2537{
2538 u32 vmx_msr_low, vmx_msr_high;
2539
2540 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2541 return vmx_msr_high & ctl;
2542}
2543
Yang, Sheng002c7f72007-07-31 14:23:01 +03002544static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002545{
2546 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002547 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002548 u32 _pin_based_exec_control = 0;
2549 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002550 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002551 u32 _vmexit_control = 0;
2552 u32 _vmentry_control = 0;
2553
2554 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002555 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002556 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2557 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002558 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002559
Raghavendra K T10166742012-02-07 23:19:20 +05302560 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002561#ifdef CONFIG_X86_64
2562 CPU_BASED_CR8_LOAD_EXITING |
2563 CPU_BASED_CR8_STORE_EXITING |
2564#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002565 CPU_BASED_CR3_LOAD_EXITING |
2566 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002567 CPU_BASED_USE_IO_BITMAPS |
2568 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002569 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002570 CPU_BASED_MWAIT_EXITING |
2571 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002572 CPU_BASED_INVLPG_EXITING |
2573 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002574
Sheng Yangf78e0e22007-10-29 09:40:42 +08002575 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002576 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002577 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002578 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2579 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002580 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002581#ifdef CONFIG_X86_64
2582 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2583 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2584 ~CPU_BASED_CR8_STORE_EXITING;
2585#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002586 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002587 min2 = 0;
2588 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002589 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002590 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002591 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002592 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002593 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002594 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002595 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002596 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002597 SECONDARY_EXEC_APIC_REGISTER_VIRT |
2598 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
Sheng Yangd56f5462008-04-25 10:13:16 +08002599 if (adjust_vmx_controls(min2, opt2,
2600 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002601 &_cpu_based_2nd_exec_control) < 0)
2602 return -EIO;
2603 }
2604#ifndef CONFIG_X86_64
2605 if (!(_cpu_based_2nd_exec_control &
2606 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2607 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2608#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002609
2610 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2611 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002612 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002613 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2614 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002615
Sheng Yangd56f5462008-04-25 10:13:16 +08002616 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002617 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2618 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002619 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2620 CPU_BASED_CR3_STORE_EXITING |
2621 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002622 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2623 vmx_capability.ept, vmx_capability.vpid);
2624 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002625
2626 min = 0;
2627#ifdef CONFIG_X86_64
2628 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2629#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002630 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002631 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2632 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002633 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002634
Sheng Yang468d4722008-10-09 16:01:55 +08002635 min = 0;
2636 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002637 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2638 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002639 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002641 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002642
2643 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2644 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002645 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002646
2647#ifdef CONFIG_X86_64
2648 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2649 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002650 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002651#endif
2652
2653 /* Require Write-Back (WB) memory type for VMCS accesses. */
2654 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002655 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002656
Yang, Sheng002c7f72007-07-31 14:23:01 +03002657 vmcs_conf->size = vmx_msr_high & 0x1fff;
2658 vmcs_conf->order = get_order(vmcs_config.size);
2659 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002660
Yang, Sheng002c7f72007-07-31 14:23:01 +03002661 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2662 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002663 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002664 vmcs_conf->vmexit_ctrl = _vmexit_control;
2665 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002666
Avi Kivity110312c2010-12-21 12:54:20 +02002667 cpu_has_load_ia32_efer =
2668 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2669 VM_ENTRY_LOAD_IA32_EFER)
2670 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2671 VM_EXIT_LOAD_IA32_EFER);
2672
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002673 cpu_has_load_perf_global_ctrl =
2674 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2675 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2676 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2677 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2678
2679 /*
2680 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2681 * but due to arrata below it can't be used. Workaround is to use
2682 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2683 *
2684 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2685 *
2686 * AAK155 (model 26)
2687 * AAP115 (model 30)
2688 * AAT100 (model 37)
2689 * BC86,AAY89,BD102 (model 44)
2690 * BA97 (model 46)
2691 *
2692 */
2693 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2694 switch (boot_cpu_data.x86_model) {
2695 case 26:
2696 case 30:
2697 case 37:
2698 case 44:
2699 case 46:
2700 cpu_has_load_perf_global_ctrl = false;
2701 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2702 "does not work properly. Using workaround\n");
2703 break;
2704 default:
2705 break;
2706 }
2707 }
2708
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002709 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002710}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002711
2712static struct vmcs *alloc_vmcs_cpu(int cpu)
2713{
2714 int node = cpu_to_node(cpu);
2715 struct page *pages;
2716 struct vmcs *vmcs;
2717
Mel Gorman6484eb32009-06-16 15:31:54 -07002718 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002719 if (!pages)
2720 return NULL;
2721 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002722 memset(vmcs, 0, vmcs_config.size);
2723 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724 return vmcs;
2725}
2726
2727static struct vmcs *alloc_vmcs(void)
2728{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002729 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730}
2731
2732static void free_vmcs(struct vmcs *vmcs)
2733{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002734 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002735}
2736
Nadav Har'Eld462b812011-05-24 15:26:10 +03002737/*
2738 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2739 */
2740static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2741{
2742 if (!loaded_vmcs->vmcs)
2743 return;
2744 loaded_vmcs_clear(loaded_vmcs);
2745 free_vmcs(loaded_vmcs->vmcs);
2746 loaded_vmcs->vmcs = NULL;
2747}
2748
Sam Ravnborg39959582007-06-01 00:47:13 -07002749static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002750{
2751 int cpu;
2752
Zachary Amsden3230bb42009-09-29 11:38:37 -10002753 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002754 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002755 per_cpu(vmxarea, cpu) = NULL;
2756 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757}
2758
Avi Kivity6aa8b732006-12-10 02:21:36 -08002759static __init int alloc_kvm_area(void)
2760{
2761 int cpu;
2762
Zachary Amsden3230bb42009-09-29 11:38:37 -10002763 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764 struct vmcs *vmcs;
2765
2766 vmcs = alloc_vmcs_cpu(cpu);
2767 if (!vmcs) {
2768 free_kvm_area();
2769 return -ENOMEM;
2770 }
2771
2772 per_cpu(vmxarea, cpu) = vmcs;
2773 }
2774 return 0;
2775}
2776
2777static __init int hardware_setup(void)
2778{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002779 if (setup_vmcs_config(&vmcs_config) < 0)
2780 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002781
2782 if (boot_cpu_has(X86_FEATURE_NX))
2783 kvm_enable_efer_bits(EFER_NX);
2784
Sheng Yang93ba03c2009-04-01 15:52:32 +08002785 if (!cpu_has_vmx_vpid())
2786 enable_vpid = 0;
2787
Sheng Yang4bc9b982010-06-02 14:05:24 +08002788 if (!cpu_has_vmx_ept() ||
2789 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002790 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002791 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002792 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002793 }
2794
Xudong Hao83c3a332012-05-28 19:33:35 +08002795 if (!cpu_has_vmx_ept_ad_bits())
2796 enable_ept_ad_bits = 0;
2797
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002798 if (!cpu_has_vmx_unrestricted_guest())
2799 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002800
2801 if (!cpu_has_vmx_flexpriority())
2802 flexpriority_enabled = 0;
2803
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002804 if (!cpu_has_vmx_tpr_shadow())
2805 kvm_x86_ops->update_cr8_intercept = NULL;
2806
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002807 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2808 kvm_disable_largepages();
2809
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002810 if (!cpu_has_vmx_ple())
2811 ple_gap = 0;
2812
Yang Zhangc7c9c562013-01-25 10:18:51 +08002813 if (!cpu_has_vmx_apic_register_virt() ||
2814 !cpu_has_vmx_virtual_intr_delivery())
2815 enable_apicv_reg_vid = 0;
2816
2817 if (enable_apicv_reg_vid)
2818 kvm_x86_ops->update_cr8_intercept = NULL;
2819 else
2820 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhang83d4c282013-01-25 10:18:49 +08002821
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002822 if (nested)
2823 nested_vmx_setup_ctls_msrs();
2824
Avi Kivity6aa8b732006-12-10 02:21:36 -08002825 return alloc_kvm_area();
2826}
2827
2828static __exit void hardware_unsetup(void)
2829{
2830 free_kvm_area();
2831}
2832
Gleb Natapov14168782013-01-21 15:36:49 +02002833static bool emulation_required(struct kvm_vcpu *vcpu)
2834{
2835 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2836}
2837
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002838static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002839 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002840{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002841 if (!emulate_invalid_guest_state) {
2842 /*
2843 * CS and SS RPL should be equal during guest entry according
2844 * to VMX spec, but in reality it is not always so. Since vcpu
2845 * is in the middle of the transition from real mode to
2846 * protected mode it is safe to assume that RPL 0 is a good
2847 * default value.
2848 */
2849 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2850 save->selector &= ~SELECTOR_RPL_MASK;
2851 save->dpl = save->selector & SELECTOR_RPL_MASK;
2852 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002854 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002855}
2856
2857static void enter_pmode(struct kvm_vcpu *vcpu)
2858{
2859 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002860 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002861
Gleb Natapovd99e4152012-12-20 16:57:45 +02002862 /*
2863 * Update real mode segment cache. It may be not up-to-date if sement
2864 * register was written while vcpu was in a guest mode.
2865 */
2866 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2867 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2868 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2869 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2870 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2871 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2872
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002873 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874
Avi Kivity2fb92db2011-04-27 19:42:18 +03002875 vmx_segment_cache_clear(vmx);
2876
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002877 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002878
2879 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002880 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2881 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 vmcs_writel(GUEST_RFLAGS, flags);
2883
Rusty Russell66aee912007-07-17 23:34:16 +10002884 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2885 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002886
2887 update_exception_bitmap(vcpu);
2888
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002889 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2890 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2891 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2892 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2893 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2894 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02002895
2896 /* CPL is always 0 when CPU enters protected mode */
2897 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
2898 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002899}
2900
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002901static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002902{
Mathias Krause772e0312012-08-30 01:30:19 +02002903 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002904 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002905
Gleb Natapovd99e4152012-12-20 16:57:45 +02002906 var.dpl = 0x3;
2907 if (seg == VCPU_SREG_CS)
2908 var.type = 0x3;
2909
2910 if (!emulate_invalid_guest_state) {
2911 var.selector = var.base >> 4;
2912 var.base = var.base & 0xffff0;
2913 var.limit = 0xffff;
2914 var.g = 0;
2915 var.db = 0;
2916 var.present = 1;
2917 var.s = 1;
2918 var.l = 0;
2919 var.unusable = 0;
2920 var.type = 0x3;
2921 var.avl = 0;
2922 if (save->base & 0xf)
2923 printk_once(KERN_WARNING "kvm: segment base is not "
2924 "paragraph aligned when entering "
2925 "protected mode (seg=%d)", seg);
2926 }
2927
2928 vmcs_write16(sf->selector, var.selector);
2929 vmcs_write32(sf->base, var.base);
2930 vmcs_write32(sf->limit, var.limit);
2931 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932}
2933
2934static void enter_rmode(struct kvm_vcpu *vcpu)
2935{
2936 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002937 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002938
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002939 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2940 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2941 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2942 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2943 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002944 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2945 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002946
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002947 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002948
Gleb Natapov776e58e2011-03-13 12:34:27 +02002949 /*
2950 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002951 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002952 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002953 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002954 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2955 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002956
Avi Kivity2fb92db2011-04-27 19:42:18 +03002957 vmx_segment_cache_clear(vmx);
2958
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002959 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002960 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002961 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2962
2963 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002964 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002965
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002966 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967
2968 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002969 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002970 update_exception_bitmap(vcpu);
2971
Gleb Natapovd99e4152012-12-20 16:57:45 +02002972 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2973 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2974 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2975 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2976 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2977 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002978
Eddie Dong8668a3c2007-10-10 14:26:45 +08002979 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002980}
2981
Amit Shah401d10d2009-02-20 22:53:37 +05302982static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2983{
2984 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002985 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2986
2987 if (!msr)
2988 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302989
Avi Kivity44ea2b12009-09-06 15:55:37 +03002990 /*
2991 * Force kernel_gs_base reloading before EFER changes, as control
2992 * of this msr depends on is_long_mode().
2993 */
2994 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002995 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302996 if (efer & EFER_LMA) {
2997 vmcs_write32(VM_ENTRY_CONTROLS,
2998 vmcs_read32(VM_ENTRY_CONTROLS) |
2999 VM_ENTRY_IA32E_MODE);
3000 msr->data = efer;
3001 } else {
3002 vmcs_write32(VM_ENTRY_CONTROLS,
3003 vmcs_read32(VM_ENTRY_CONTROLS) &
3004 ~VM_ENTRY_IA32E_MODE);
3005
3006 msr->data = efer & ~EFER_LME;
3007 }
3008 setup_msrs(vmx);
3009}
3010
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003011#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003012
3013static void enter_lmode(struct kvm_vcpu *vcpu)
3014{
3015 u32 guest_tr_ar;
3016
Avi Kivity2fb92db2011-04-27 19:42:18 +03003017 vmx_segment_cache_clear(to_vmx(vcpu));
3018
Avi Kivity6aa8b732006-12-10 02:21:36 -08003019 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3020 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003021 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3022 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003023 vmcs_write32(GUEST_TR_AR_BYTES,
3024 (guest_tr_ar & ~AR_TYPE_MASK)
3025 | AR_TYPE_BUSY_64_TSS);
3026 }
Avi Kivityda38f432010-07-06 11:30:49 +03003027 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028}
3029
3030static void exit_lmode(struct kvm_vcpu *vcpu)
3031{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003032 vmcs_write32(VM_ENTRY_CONTROLS,
3033 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03003034 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003035 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003036}
3037
3038#endif
3039
Sheng Yang2384d2b2008-01-17 15:14:33 +08003040static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3041{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003042 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003043 if (enable_ept) {
3044 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3045 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003046 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003047 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003048}
3049
Avi Kivitye8467fd2009-12-29 18:43:06 +02003050static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3051{
3052 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3053
3054 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3055 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3056}
3057
Avi Kivityaff48ba2010-12-05 18:56:11 +02003058static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3059{
3060 if (enable_ept && is_paging(vcpu))
3061 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3062 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3063}
3064
Anthony Liguori25c4c272007-04-27 09:29:21 +03003065static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003066{
Avi Kivityfc78f512009-12-07 12:16:48 +02003067 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3068
3069 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3070 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003071}
3072
Sheng Yang14394422008-04-28 12:24:45 +08003073static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3074{
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003075 if (!test_bit(VCPU_EXREG_PDPTR,
3076 (unsigned long *)&vcpu->arch.regs_dirty))
3077 return;
3078
Sheng Yang14394422008-04-28 12:24:45 +08003079 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003080 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3081 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3082 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3083 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003084 }
3085}
3086
Avi Kivity8f5d5492009-05-31 18:41:29 +03003087static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3088{
3089 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003090 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3091 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3092 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3093 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003094 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003095
3096 __set_bit(VCPU_EXREG_PDPTR,
3097 (unsigned long *)&vcpu->arch.regs_avail);
3098 __set_bit(VCPU_EXREG_PDPTR,
3099 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003100}
3101
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003102static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003103
3104static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3105 unsigned long cr0,
3106 struct kvm_vcpu *vcpu)
3107{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003108 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3109 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003110 if (!(cr0 & X86_CR0_PG)) {
3111 /* From paging/starting to nonpaging */
3112 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003113 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003114 (CPU_BASED_CR3_LOAD_EXITING |
3115 CPU_BASED_CR3_STORE_EXITING));
3116 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003117 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003118 } else if (!is_paging(vcpu)) {
3119 /* From nonpaging to paging */
3120 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003121 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003122 ~(CPU_BASED_CR3_LOAD_EXITING |
3123 CPU_BASED_CR3_STORE_EXITING));
3124 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003125 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003126 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003127
3128 if (!(cr0 & X86_CR0_WP))
3129 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003130}
3131
Avi Kivity6aa8b732006-12-10 02:21:36 -08003132static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3133{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003134 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003135 unsigned long hw_cr0;
3136
Gleb Natapov50378782013-02-04 16:00:28 +02003137 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003138 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003139 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003140 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003141 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003142
Gleb Natapov218e7632013-01-21 15:36:45 +02003143 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3144 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003145
Gleb Natapov218e7632013-01-21 15:36:45 +02003146 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3147 enter_rmode(vcpu);
3148 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003150#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003151 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003152 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003153 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003154 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003155 exit_lmode(vcpu);
3156 }
3157#endif
3158
Avi Kivity089d0342009-03-23 18:26:32 +02003159 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003160 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3161
Avi Kivity02daab22009-12-30 12:40:26 +02003162 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003163 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003164
Avi Kivity6aa8b732006-12-10 02:21:36 -08003165 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003166 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003167 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003168
3169 /* depends on vcpu->arch.cr0 to be set to a new value */
3170 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003171}
3172
Sheng Yang14394422008-04-28 12:24:45 +08003173static u64 construct_eptp(unsigned long root_hpa)
3174{
3175 u64 eptp;
3176
3177 /* TODO write the value reading from MSR */
3178 eptp = VMX_EPT_DEFAULT_MT |
3179 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003180 if (enable_ept_ad_bits)
3181 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003182 eptp |= (root_hpa & PAGE_MASK);
3183
3184 return eptp;
3185}
3186
Avi Kivity6aa8b732006-12-10 02:21:36 -08003187static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3188{
Sheng Yang14394422008-04-28 12:24:45 +08003189 unsigned long guest_cr3;
3190 u64 eptp;
3191
3192 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003193 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003194 eptp = construct_eptp(cr3);
3195 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003196 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003197 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003198 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003199 }
3200
Sheng Yang2384d2b2008-01-17 15:14:33 +08003201 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003202 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203}
3204
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003205static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003207 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003208 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3209
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003210 if (cr4 & X86_CR4_VMXE) {
3211 /*
3212 * To use VMXON (and later other VMX instructions), a guest
3213 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3214 * So basically the check on whether to allow nested VMX
3215 * is here.
3216 */
3217 if (!nested_vmx_allowed(vcpu))
3218 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003219 }
3220 if (to_vmx(vcpu)->nested.vmxon &&
3221 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003222 return 1;
3223
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003224 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003225 if (enable_ept) {
3226 if (!is_paging(vcpu)) {
3227 hw_cr4 &= ~X86_CR4_PAE;
3228 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003229 /*
3230 * SMEP is disabled if CPU is in non-paging mode in
3231 * hardware. However KVM always uses paging mode to
3232 * emulate guest non-paging mode with TDP.
3233 * To emulate this behavior, SMEP needs to be manually
3234 * disabled when guest switches to non-paging mode.
3235 */
3236 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003237 } else if (!(cr4 & X86_CR4_PAE)) {
3238 hw_cr4 &= ~X86_CR4_PAE;
3239 }
3240 }
Sheng Yang14394422008-04-28 12:24:45 +08003241
3242 vmcs_writel(CR4_READ_SHADOW, cr4);
3243 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003244 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003245}
3246
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247static void vmx_get_segment(struct kvm_vcpu *vcpu,
3248 struct kvm_segment *var, int seg)
3249{
Avi Kivitya9179492011-01-03 14:28:52 +02003250 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251 u32 ar;
3252
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003253 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003254 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003255 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003256 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003257 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003258 var->base = vmx_read_guest_seg_base(vmx, seg);
3259 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3260 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003261 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003262 var->base = vmx_read_guest_seg_base(vmx, seg);
3263 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3264 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3265 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003266 var->type = ar & 15;
3267 var->s = (ar >> 4) & 1;
3268 var->dpl = (ar >> 5) & 3;
3269 var->present = (ar >> 7) & 1;
3270 var->avl = (ar >> 12) & 1;
3271 var->l = (ar >> 13) & 1;
3272 var->db = (ar >> 14) & 1;
3273 var->g = (ar >> 15) & 1;
3274 var->unusable = (ar >> 16) & 1;
3275}
3276
Avi Kivitya9179492011-01-03 14:28:52 +02003277static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3278{
Avi Kivitya9179492011-01-03 14:28:52 +02003279 struct kvm_segment s;
3280
3281 if (to_vmx(vcpu)->rmode.vm86_active) {
3282 vmx_get_segment(vcpu, &s, seg);
3283 return s.base;
3284 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003285 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003286}
3287
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003288static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003289{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003290 struct vcpu_vmx *vmx = to_vmx(vcpu);
3291
Avi Kivity3eeb3282010-01-21 15:31:48 +02003292 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003293 return 0;
3294
Avi Kivityf4c63e52011-03-07 14:54:28 +02003295 if (!is_long_mode(vcpu)
3296 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003297 return 3;
3298
Avi Kivity69c73022011-03-07 15:26:44 +02003299 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3300 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003301 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003302 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003303
3304 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003305}
3306
3307
Avi Kivity653e3102007-05-07 10:55:37 +03003308static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310 u32 ar;
3311
Avi Kivityf0495f92012-06-07 17:06:10 +03003312 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313 ar = 1 << 16;
3314 else {
3315 ar = var->type & 15;
3316 ar |= (var->s & 1) << 4;
3317 ar |= (var->dpl & 3) << 5;
3318 ar |= (var->present & 1) << 7;
3319 ar |= (var->avl & 1) << 12;
3320 ar |= (var->l & 1) << 13;
3321 ar |= (var->db & 1) << 14;
3322 ar |= (var->g & 1) << 15;
3323 }
Avi Kivity653e3102007-05-07 10:55:37 +03003324
3325 return ar;
3326}
3327
3328static void vmx_set_segment(struct kvm_vcpu *vcpu,
3329 struct kvm_segment *var, int seg)
3330{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003331 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003332 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003333
Avi Kivity2fb92db2011-04-27 19:42:18 +03003334 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003335 if (seg == VCPU_SREG_CS)
3336 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003337
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003338 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3339 vmx->rmode.segs[seg] = *var;
3340 if (seg == VCPU_SREG_TR)
3341 vmcs_write16(sf->selector, var->selector);
3342 else if (var->s)
3343 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003344 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003345 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003346
Avi Kivity653e3102007-05-07 10:55:37 +03003347 vmcs_writel(sf->base, var->base);
3348 vmcs_write32(sf->limit, var->limit);
3349 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003350
3351 /*
3352 * Fix the "Accessed" bit in AR field of segment registers for older
3353 * qemu binaries.
3354 * IA32 arch specifies that at the time of processor reset the
3355 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003356 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003357 * state vmexit when "unrestricted guest" mode is turned on.
3358 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3359 * tree. Newer qemu binaries with that qemu fix would not need this
3360 * kvm hack.
3361 */
3362 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003363 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003364
Gleb Natapovf924d662012-12-12 19:10:55 +02003365 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003366
3367out:
Gleb Natapov14168782013-01-21 15:36:49 +02003368 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003369}
3370
Avi Kivity6aa8b732006-12-10 02:21:36 -08003371static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3372{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003373 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003374
3375 *db = (ar >> 14) & 1;
3376 *l = (ar >> 13) & 1;
3377}
3378
Gleb Natapov89a27f42010-02-16 10:51:48 +02003379static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003380{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003381 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3382 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003383}
3384
Gleb Natapov89a27f42010-02-16 10:51:48 +02003385static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003386{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003387 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3388 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003389}
3390
Gleb Natapov89a27f42010-02-16 10:51:48 +02003391static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003392{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003393 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3394 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003395}
3396
Gleb Natapov89a27f42010-02-16 10:51:48 +02003397static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003398{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003399 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3400 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003401}
3402
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003403static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3404{
3405 struct kvm_segment var;
3406 u32 ar;
3407
3408 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003409 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003410 if (seg == VCPU_SREG_CS)
3411 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003412 ar = vmx_segment_access_rights(&var);
3413
3414 if (var.base != (var.selector << 4))
3415 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003416 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003417 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003418 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003419 return false;
3420
3421 return true;
3422}
3423
3424static bool code_segment_valid(struct kvm_vcpu *vcpu)
3425{
3426 struct kvm_segment cs;
3427 unsigned int cs_rpl;
3428
3429 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3430 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3431
Avi Kivity1872a3f2009-01-04 23:26:52 +02003432 if (cs.unusable)
3433 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003434 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3435 return false;
3436 if (!cs.s)
3437 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003438 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003439 if (cs.dpl > cs_rpl)
3440 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003441 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003442 if (cs.dpl != cs_rpl)
3443 return false;
3444 }
3445 if (!cs.present)
3446 return false;
3447
3448 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3449 return true;
3450}
3451
3452static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3453{
3454 struct kvm_segment ss;
3455 unsigned int ss_rpl;
3456
3457 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3458 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3459
Avi Kivity1872a3f2009-01-04 23:26:52 +02003460 if (ss.unusable)
3461 return true;
3462 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003463 return false;
3464 if (!ss.s)
3465 return false;
3466 if (ss.dpl != ss_rpl) /* DPL != RPL */
3467 return false;
3468 if (!ss.present)
3469 return false;
3470
3471 return true;
3472}
3473
3474static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3475{
3476 struct kvm_segment var;
3477 unsigned int rpl;
3478
3479 vmx_get_segment(vcpu, &var, seg);
3480 rpl = var.selector & SELECTOR_RPL_MASK;
3481
Avi Kivity1872a3f2009-01-04 23:26:52 +02003482 if (var.unusable)
3483 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003484 if (!var.s)
3485 return false;
3486 if (!var.present)
3487 return false;
3488 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3489 if (var.dpl < rpl) /* DPL < RPL */
3490 return false;
3491 }
3492
3493 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3494 * rights flags
3495 */
3496 return true;
3497}
3498
3499static bool tr_valid(struct kvm_vcpu *vcpu)
3500{
3501 struct kvm_segment tr;
3502
3503 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3504
Avi Kivity1872a3f2009-01-04 23:26:52 +02003505 if (tr.unusable)
3506 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003507 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3508 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003509 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003510 return false;
3511 if (!tr.present)
3512 return false;
3513
3514 return true;
3515}
3516
3517static bool ldtr_valid(struct kvm_vcpu *vcpu)
3518{
3519 struct kvm_segment ldtr;
3520
3521 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3522
Avi Kivity1872a3f2009-01-04 23:26:52 +02003523 if (ldtr.unusable)
3524 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003525 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3526 return false;
3527 if (ldtr.type != 2)
3528 return false;
3529 if (!ldtr.present)
3530 return false;
3531
3532 return true;
3533}
3534
3535static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3536{
3537 struct kvm_segment cs, ss;
3538
3539 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3540 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3541
3542 return ((cs.selector & SELECTOR_RPL_MASK) ==
3543 (ss.selector & SELECTOR_RPL_MASK));
3544}
3545
3546/*
3547 * Check if guest state is valid. Returns true if valid, false if
3548 * not.
3549 * We assume that registers are always usable
3550 */
3551static bool guest_state_valid(struct kvm_vcpu *vcpu)
3552{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003553 if (enable_unrestricted_guest)
3554 return true;
3555
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003556 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003557 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003558 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3559 return false;
3560 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3561 return false;
3562 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3563 return false;
3564 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3565 return false;
3566 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3567 return false;
3568 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3569 return false;
3570 } else {
3571 /* protected mode guest state checks */
3572 if (!cs_ss_rpl_check(vcpu))
3573 return false;
3574 if (!code_segment_valid(vcpu))
3575 return false;
3576 if (!stack_segment_valid(vcpu))
3577 return false;
3578 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3579 return false;
3580 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3581 return false;
3582 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3583 return false;
3584 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3585 return false;
3586 if (!tr_valid(vcpu))
3587 return false;
3588 if (!ldtr_valid(vcpu))
3589 return false;
3590 }
3591 /* TODO:
3592 * - Add checks on RIP
3593 * - Add checks on RFLAGS
3594 */
3595
3596 return true;
3597}
3598
Mike Dayd77c26f2007-10-08 09:02:08 -04003599static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003600{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003601 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003602 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003603 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003604
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003605 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003606 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003607 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3608 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003609 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003610 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003611 r = kvm_write_guest_page(kvm, fn++, &data,
3612 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003613 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003614 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003615 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3616 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003617 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003618 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3619 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003620 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003621 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003622 r = kvm_write_guest_page(kvm, fn, &data,
3623 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3624 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003625 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003626 goto out;
3627
3628 ret = 1;
3629out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003630 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003631 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003632}
3633
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003634static int init_rmode_identity_map(struct kvm *kvm)
3635{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003636 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003637 pfn_t identity_map_pfn;
3638 u32 tmp;
3639
Avi Kivity089d0342009-03-23 18:26:32 +02003640 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003641 return 1;
3642 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3643 printk(KERN_ERR "EPT: identity-mapping pagetable "
3644 "haven't been allocated!\n");
3645 return 0;
3646 }
3647 if (likely(kvm->arch.ept_identity_pagetable_done))
3648 return 1;
3649 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003650 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003651 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003652 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3653 if (r < 0)
3654 goto out;
3655 /* Set up identity-mapping pagetable for EPT in real mode */
3656 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3657 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3658 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3659 r = kvm_write_guest_page(kvm, identity_map_pfn,
3660 &tmp, i * sizeof(tmp), sizeof(tmp));
3661 if (r < 0)
3662 goto out;
3663 }
3664 kvm->arch.ept_identity_pagetable_done = true;
3665 ret = 1;
3666out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003667 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003668 return ret;
3669}
3670
Avi Kivity6aa8b732006-12-10 02:21:36 -08003671static void seg_setup(int seg)
3672{
Mathias Krause772e0312012-08-30 01:30:19 +02003673 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003674 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003675
3676 vmcs_write16(sf->selector, 0);
3677 vmcs_writel(sf->base, 0);
3678 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003679 ar = 0x93;
3680 if (seg == VCPU_SREG_CS)
3681 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003682
3683 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003684}
3685
Sheng Yangf78e0e22007-10-29 09:40:42 +08003686static int alloc_apic_access_page(struct kvm *kvm)
3687{
Xiao Guangrong44841412012-09-07 14:14:20 +08003688 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003689 struct kvm_userspace_memory_region kvm_userspace_mem;
3690 int r = 0;
3691
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003692 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003693 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003694 goto out;
3695 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3696 kvm_userspace_mem.flags = 0;
3697 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3698 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003699 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003700 if (r)
3701 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003702
Xiao Guangrong44841412012-09-07 14:14:20 +08003703 page = gfn_to_page(kvm, 0xfee00);
3704 if (is_error_page(page)) {
3705 r = -EFAULT;
3706 goto out;
3707 }
3708
3709 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003710out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003711 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003712 return r;
3713}
3714
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003715static int alloc_identity_pagetable(struct kvm *kvm)
3716{
Xiao Guangrong44841412012-09-07 14:14:20 +08003717 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003718 struct kvm_userspace_memory_region kvm_userspace_mem;
3719 int r = 0;
3720
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003721 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003722 if (kvm->arch.ept_identity_pagetable)
3723 goto out;
3724 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3725 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003726 kvm_userspace_mem.guest_phys_addr =
3727 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003728 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003729 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003730 if (r)
3731 goto out;
3732
Xiao Guangrong44841412012-09-07 14:14:20 +08003733 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3734 if (is_error_page(page)) {
3735 r = -EFAULT;
3736 goto out;
3737 }
3738
3739 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003740out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003741 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003742 return r;
3743}
3744
Sheng Yang2384d2b2008-01-17 15:14:33 +08003745static void allocate_vpid(struct vcpu_vmx *vmx)
3746{
3747 int vpid;
3748
3749 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003750 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003751 return;
3752 spin_lock(&vmx_vpid_lock);
3753 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3754 if (vpid < VMX_NR_VPIDS) {
3755 vmx->vpid = vpid;
3756 __set_bit(vpid, vmx_vpid_bitmap);
3757 }
3758 spin_unlock(&vmx_vpid_lock);
3759}
3760
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003761static void free_vpid(struct vcpu_vmx *vmx)
3762{
3763 if (!enable_vpid)
3764 return;
3765 spin_lock(&vmx_vpid_lock);
3766 if (vmx->vpid != 0)
3767 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3768 spin_unlock(&vmx_vpid_lock);
3769}
3770
Yang Zhang8d146952013-01-25 10:18:50 +08003771#define MSR_TYPE_R 1
3772#define MSR_TYPE_W 2
3773static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3774 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003775{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003776 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003777
3778 if (!cpu_has_vmx_msr_bitmap())
3779 return;
3780
3781 /*
3782 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3783 * have the write-low and read-high bitmap offsets the wrong way round.
3784 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3785 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003786 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003787 if (type & MSR_TYPE_R)
3788 /* read-low */
3789 __clear_bit(msr, msr_bitmap + 0x000 / f);
3790
3791 if (type & MSR_TYPE_W)
3792 /* write-low */
3793 __clear_bit(msr, msr_bitmap + 0x800 / f);
3794
Sheng Yang25c5f222008-03-28 13:18:56 +08003795 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3796 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003797 if (type & MSR_TYPE_R)
3798 /* read-high */
3799 __clear_bit(msr, msr_bitmap + 0x400 / f);
3800
3801 if (type & MSR_TYPE_W)
3802 /* write-high */
3803 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3804
3805 }
3806}
3807
3808static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3809 u32 msr, int type)
3810{
3811 int f = sizeof(unsigned long);
3812
3813 if (!cpu_has_vmx_msr_bitmap())
3814 return;
3815
3816 /*
3817 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3818 * have the write-low and read-high bitmap offsets the wrong way round.
3819 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3820 */
3821 if (msr <= 0x1fff) {
3822 if (type & MSR_TYPE_R)
3823 /* read-low */
3824 __set_bit(msr, msr_bitmap + 0x000 / f);
3825
3826 if (type & MSR_TYPE_W)
3827 /* write-low */
3828 __set_bit(msr, msr_bitmap + 0x800 / f);
3829
3830 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3831 msr &= 0x1fff;
3832 if (type & MSR_TYPE_R)
3833 /* read-high */
3834 __set_bit(msr, msr_bitmap + 0x400 / f);
3835
3836 if (type & MSR_TYPE_W)
3837 /* write-high */
3838 __set_bit(msr, msr_bitmap + 0xc00 / f);
3839
Sheng Yang25c5f222008-03-28 13:18:56 +08003840 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003841}
3842
Avi Kivity58972972009-02-24 22:26:47 +02003843static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3844{
3845 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08003846 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
3847 msr, MSR_TYPE_R | MSR_TYPE_W);
3848 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
3849 msr, MSR_TYPE_R | MSR_TYPE_W);
3850}
3851
3852static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
3853{
3854 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
3855 msr, MSR_TYPE_R);
3856 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
3857 msr, MSR_TYPE_R);
3858}
3859
3860static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
3861{
3862 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
3863 msr, MSR_TYPE_R);
3864 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
3865 msr, MSR_TYPE_R);
3866}
3867
3868static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
3869{
3870 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
3871 msr, MSR_TYPE_W);
3872 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
3873 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02003874}
3875
Avi Kivity6aa8b732006-12-10 02:21:36 -08003876/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003877 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3878 * will not change in the lifetime of the guest.
3879 * Note that host-state that does change is set elsewhere. E.g., host-state
3880 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3881 */
3882static void vmx_set_constant_host_state(void)
3883{
3884 u32 low32, high32;
3885 unsigned long tmpl;
3886 struct desc_ptr dt;
3887
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07003888 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003889 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3890 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3891
3892 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003893#ifdef CONFIG_X86_64
3894 /*
3895 * Load null selectors, so we can avoid reloading them in
3896 * __vmx_load_host_state(), in case userspace uses the null selectors
3897 * too (the expected case).
3898 */
3899 vmcs_write16(HOST_DS_SELECTOR, 0);
3900 vmcs_write16(HOST_ES_SELECTOR, 0);
3901#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003902 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3903 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003904#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003905 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3906 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3907
3908 native_store_idt(&dt);
3909 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3910
Avi Kivity83287ea422012-09-16 15:10:57 +03003911 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003912
3913 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3914 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3915 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3916 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3917
3918 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3919 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3920 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3921 }
3922}
3923
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003924static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3925{
3926 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3927 if (enable_ept)
3928 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003929 if (is_guest_mode(&vmx->vcpu))
3930 vmx->vcpu.arch.cr4_guest_owned_bits &=
3931 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003932 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3933}
3934
3935static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3936{
3937 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3938 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3939 exec_control &= ~CPU_BASED_TPR_SHADOW;
3940#ifdef CONFIG_X86_64
3941 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3942 CPU_BASED_CR8_LOAD_EXITING;
3943#endif
3944 }
3945 if (!enable_ept)
3946 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3947 CPU_BASED_CR3_LOAD_EXITING |
3948 CPU_BASED_INVLPG_EXITING;
3949 return exec_control;
3950}
3951
Yang Zhangc7c9c562013-01-25 10:18:51 +08003952static int vmx_vm_has_apicv(struct kvm *kvm)
3953{
3954 return enable_apicv_reg_vid && irqchip_in_kernel(kvm);
3955}
3956
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003957static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3958{
3959 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3960 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3961 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3962 if (vmx->vpid == 0)
3963 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3964 if (!enable_ept) {
3965 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3966 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00003967 /* Enable INVPCID for non-ept guests may cause performance regression. */
3968 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003969 }
3970 if (!enable_unrestricted_guest)
3971 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3972 if (!ple_gap)
3973 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003974 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
3975 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
3976 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08003977 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003978 return exec_control;
3979}
3980
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003981static void ept_set_mmio_spte_mask(void)
3982{
3983 /*
3984 * EPT Misconfigurations can be generated if the value of bits 2:0
3985 * of an EPT paging-structure entry is 110b (write/execute).
3986 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3987 * spte.
3988 */
3989 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3990}
3991
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003992/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003993 * Sets up the vmcs for emulated real mode.
3994 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003995static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003996{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003997#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003998 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003999#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004000 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004001
Avi Kivity6aa8b732006-12-10 02:21:36 -08004002 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004003 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4004 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004005
Sheng Yang25c5f222008-03-28 13:18:56 +08004006 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004007 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004008
Avi Kivity6aa8b732006-12-10 02:21:36 -08004009 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4010
Avi Kivity6aa8b732006-12-10 02:21:36 -08004011 /* Control */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004012 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
4013 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004014
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004015 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004016
Sheng Yang83ff3b92007-11-21 14:33:25 +08004017 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004018 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4019 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004020 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004021
Yang Zhangc7c9c562013-01-25 10:18:51 +08004022 if (enable_apicv_reg_vid) {
4023 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4024 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4025 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4026 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4027
4028 vmcs_write16(GUEST_INTR_STATUS, 0);
4029 }
4030
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004031 if (ple_gap) {
4032 vmcs_write32(PLE_GAP, ple_gap);
4033 vmcs_write32(PLE_WINDOW, ple_window);
4034 }
4035
Xiao Guangrongc3707952011-07-12 03:28:04 +08004036 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4037 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004038 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4039
Avi Kivity9581d442010-10-19 16:46:55 +02004040 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4041 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004042 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004043#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044 rdmsrl(MSR_FS_BASE, a);
4045 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4046 rdmsrl(MSR_GS_BASE, a);
4047 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4048#else
4049 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4050 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4051#endif
4052
Eddie Dong2cc51562007-05-21 07:28:09 +03004053 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4054 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004055 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004056 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004057 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004058
Sheng Yang468d4722008-10-09 16:01:55 +08004059 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004060 u32 msr_low, msr_high;
4061 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004062 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4063 host_pat = msr_low | ((u64) msr_high << 32);
4064 /* Write the default value follow host pat */
4065 vmcs_write64(GUEST_IA32_PAT, host_pat);
4066 /* Keep arch.pat sync with GUEST_IA32_PAT */
4067 vmx->vcpu.arch.pat = host_pat;
4068 }
4069
Avi Kivity6aa8b732006-12-10 02:21:36 -08004070 for (i = 0; i < NR_VMX_MSR; ++i) {
4071 u32 index = vmx_msr_index[i];
4072 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004073 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004074
4075 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4076 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004077 if (wrmsr_safe(index, data_low, data_high) < 0)
4078 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004079 vmx->guest_msrs[j].index = i;
4080 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004081 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004082 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004083 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004084
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004085 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004086
4087 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004088 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
4089
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004090 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004091 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004092
4093 return 0;
4094}
4095
Jan Kiszka57f252f2013-03-12 10:20:24 +01004096static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004097{
4098 struct vcpu_vmx *vmx = to_vmx(vcpu);
4099 u64 msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004100
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004101 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004102
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004103 vmx->soft_vnmi_blocked = 0;
4104
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004105 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004106 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004107 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004108 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004109 msr |= MSR_IA32_APICBASE_BSP;
4110 kvm_set_apic_base(&vmx->vcpu, msr);
4111
Avi Kivity2fb92db2011-04-27 19:42:18 +03004112 vmx_segment_cache_clear(vmx);
4113
Avi Kivity5706be02008-08-20 15:07:31 +03004114 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004115 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004116 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004117
4118 seg_setup(VCPU_SREG_DS);
4119 seg_setup(VCPU_SREG_ES);
4120 seg_setup(VCPU_SREG_FS);
4121 seg_setup(VCPU_SREG_GS);
4122 seg_setup(VCPU_SREG_SS);
4123
4124 vmcs_write16(GUEST_TR_SELECTOR, 0);
4125 vmcs_writel(GUEST_TR_BASE, 0);
4126 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4127 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4128
4129 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4130 vmcs_writel(GUEST_LDTR_BASE, 0);
4131 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4132 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4133
4134 vmcs_write32(GUEST_SYSENTER_CS, 0);
4135 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4136 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4137
4138 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004139 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004140
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004141 vmcs_writel(GUEST_GDTR_BASE, 0);
4142 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4143
4144 vmcs_writel(GUEST_IDTR_BASE, 0);
4145 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4146
Anthony Liguori443381a2010-12-06 10:53:38 -06004147 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004148 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4149 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4150
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004151 /* Special registers */
4152 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4153
4154 setup_msrs(vmx);
4155
Avi Kivity6aa8b732006-12-10 02:21:36 -08004156 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4157
Sheng Yangf78e0e22007-10-29 09:40:42 +08004158 if (cpu_has_vmx_tpr_shadow()) {
4159 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4160 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4161 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004162 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004163 vmcs_write32(TPR_THRESHOLD, 0);
4164 }
4165
4166 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4167 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004168 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004169
Sheng Yang2384d2b2008-01-17 15:14:33 +08004170 if (vmx->vpid != 0)
4171 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4172
Eduardo Habkostfa400522009-10-24 02:49:58 -02004173 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004174 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004175 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004176 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004177 vmx_fpu_activate(&vmx->vcpu);
4178 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004180 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004181}
4182
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004183/*
4184 * In nested virtualization, check if L1 asked to exit on external interrupts.
4185 * For most existing hypervisors, this will always return true.
4186 */
4187static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4188{
4189 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4190 PIN_BASED_EXT_INTR_MASK;
4191}
4192
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004193static void enable_irq_window(struct kvm_vcpu *vcpu)
4194{
4195 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004196 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4197 /*
4198 * We get here if vmx_interrupt_allowed() said we can't
4199 * inject to L1 now because L2 must run. Ask L2 to exit
4200 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004201 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004202 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004203 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004204 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004205
4206 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4207 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4208 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4209}
4210
4211static void enable_nmi_window(struct kvm_vcpu *vcpu)
4212{
4213 u32 cpu_based_vm_exec_control;
4214
4215 if (!cpu_has_virtual_nmis()) {
4216 enable_irq_window(vcpu);
4217 return;
4218 }
4219
Avi Kivity30bd0c42010-11-01 23:20:48 +02004220 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4221 enable_irq_window(vcpu);
4222 return;
4223 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004224 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4225 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4226 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4227}
4228
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004229static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004230{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004231 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004232 uint32_t intr;
4233 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004234
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004235 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004236
Avi Kivityfa89a812008-09-01 15:57:51 +03004237 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004238 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004239 int inc_eip = 0;
4240 if (vcpu->arch.interrupt.soft)
4241 inc_eip = vcpu->arch.event_exit_inst_len;
4242 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004243 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004244 return;
4245 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004246 intr = irq | INTR_INFO_VALID_MASK;
4247 if (vcpu->arch.interrupt.soft) {
4248 intr |= INTR_TYPE_SOFT_INTR;
4249 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4250 vmx->vcpu.arch.event_exit_inst_len);
4251 } else
4252 intr |= INTR_TYPE_EXT_INTR;
4253 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004254}
4255
Sheng Yangf08864b2008-05-15 18:23:25 +08004256static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4257{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004258 struct vcpu_vmx *vmx = to_vmx(vcpu);
4259
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004260 if (is_guest_mode(vcpu))
4261 return;
4262
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004263 if (!cpu_has_virtual_nmis()) {
4264 /*
4265 * Tracking the NMI-blocked state in software is built upon
4266 * finding the next open IRQ window. This, in turn, depends on
4267 * well-behaving guests: They have to keep IRQs disabled at
4268 * least as long as the NMI handler runs. Otherwise we may
4269 * cause NMI nesting, maybe breaking the guest. But as this is
4270 * highly unlikely, we can live with the residual risk.
4271 */
4272 vmx->soft_vnmi_blocked = 1;
4273 vmx->vnmi_blocked_time = 0;
4274 }
4275
Jan Kiszka487b3912008-09-26 09:30:56 +02004276 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004277 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004278 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004279 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004280 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004281 return;
4282 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004283 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4284 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004285}
4286
Gleb Natapovc4282df2009-04-21 17:45:07 +03004287static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004288{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004289 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004290 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004291
Gleb Natapovc4282df2009-04-21 17:45:07 +03004292 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004293 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4294 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004295}
4296
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004297static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4298{
4299 if (!cpu_has_virtual_nmis())
4300 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004301 if (to_vmx(vcpu)->nmi_known_unmasked)
4302 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004303 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004304}
4305
4306static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4307{
4308 struct vcpu_vmx *vmx = to_vmx(vcpu);
4309
4310 if (!cpu_has_virtual_nmis()) {
4311 if (vmx->soft_vnmi_blocked != masked) {
4312 vmx->soft_vnmi_blocked = masked;
4313 vmx->vnmi_blocked_time = 0;
4314 }
4315 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004316 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004317 if (masked)
4318 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4319 GUEST_INTR_STATE_NMI);
4320 else
4321 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4322 GUEST_INTR_STATE_NMI);
4323 }
4324}
4325
Gleb Natapov78646122009-03-23 12:12:11 +02004326static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4327{
Jan Kiszkae8457c62013-04-14 12:12:48 +02004328 if (is_guest_mode(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004329 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszkae8457c62013-04-14 12:12:48 +02004330
4331 if (to_vmx(vcpu)->nested.nested_run_pending)
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004332 return 0;
Jan Kiszkae8457c62013-04-14 12:12:48 +02004333 if (nested_exit_on_intr(vcpu)) {
4334 nested_vmx_vmexit(vcpu);
4335 vmcs12->vm_exit_reason =
4336 EXIT_REASON_EXTERNAL_INTERRUPT;
4337 vmcs12->vm_exit_intr_info = 0;
4338 /*
4339 * fall through to normal code, but now in L1, not L2
4340 */
4341 }
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004342 }
4343
Gleb Natapovc4282df2009-04-21 17:45:07 +03004344 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4345 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4346 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004347}
4348
Izik Eiduscbc94022007-10-25 00:29:55 +02004349static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4350{
4351 int ret;
4352 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004353 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004354 .guest_phys_addr = addr,
4355 .memory_size = PAGE_SIZE * 3,
4356 .flags = 0,
4357 };
4358
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004359 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004360 if (ret)
4361 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004362 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004363 if (!init_rmode_tss(kvm))
4364 return -ENOMEM;
4365
Izik Eiduscbc94022007-10-25 00:29:55 +02004366 return 0;
4367}
4368
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004369static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004370{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004371 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004372 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004373 /*
4374 * Update instruction length as we may reinject the exception
4375 * from user space while in guest debugging mode.
4376 */
4377 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4378 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004379 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004380 return false;
4381 /* fall through */
4382 case DB_VECTOR:
4383 if (vcpu->guest_debug &
4384 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4385 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004386 /* fall through */
4387 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004388 case OF_VECTOR:
4389 case BR_VECTOR:
4390 case UD_VECTOR:
4391 case DF_VECTOR:
4392 case SS_VECTOR:
4393 case GP_VECTOR:
4394 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004395 return true;
4396 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004397 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004398 return false;
4399}
4400
4401static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4402 int vec, u32 err_code)
4403{
4404 /*
4405 * Instruction with address size override prefix opcode 0x67
4406 * Cause the #SS fault with 0 error code in VM86 mode.
4407 */
4408 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4409 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4410 if (vcpu->arch.halt_request) {
4411 vcpu->arch.halt_request = 0;
4412 return kvm_emulate_halt(vcpu);
4413 }
4414 return 1;
4415 }
4416 return 0;
4417 }
4418
4419 /*
4420 * Forward all other exceptions that are valid in real mode.
4421 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4422 * the required debugging infrastructure rework.
4423 */
4424 kvm_queue_exception(vcpu, vec);
4425 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004426}
4427
Andi Kleena0861c02009-06-08 17:37:09 +08004428/*
4429 * Trigger machine check on the host. We assume all the MSRs are already set up
4430 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4431 * We pass a fake environment to the machine check handler because we want
4432 * the guest to be always treated like user space, no matter what context
4433 * it used internally.
4434 */
4435static void kvm_machine_check(void)
4436{
4437#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4438 struct pt_regs regs = {
4439 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4440 .flags = X86_EFLAGS_IF,
4441 };
4442
4443 do_machine_check(&regs, 0);
4444#endif
4445}
4446
Avi Kivity851ba692009-08-24 11:10:17 +03004447static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004448{
4449 /* already handled by vcpu_run */
4450 return 1;
4451}
4452
Avi Kivity851ba692009-08-24 11:10:17 +03004453static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004454{
Avi Kivity1155f762007-11-22 11:30:47 +02004455 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004456 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004457 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004458 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459 u32 vect_info;
4460 enum emulation_result er;
4461
Avi Kivity1155f762007-11-22 11:30:47 +02004462 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004463 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004464
Andi Kleena0861c02009-06-08 17:37:09 +08004465 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004466 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004467
Jan Kiszkae4a41882008-09-26 09:30:46 +02004468 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004469 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004470
4471 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004472 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004473 return 1;
4474 }
4475
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004476 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004477 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004478 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004479 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004480 return 1;
4481 }
4482
Avi Kivity6aa8b732006-12-10 02:21:36 -08004483 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004484 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004485 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004486
4487 /*
4488 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4489 * MMIO, it is better to report an internal error.
4490 * See the comments in vmx_handle_exit.
4491 */
4492 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4493 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4494 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4495 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4496 vcpu->run->internal.ndata = 2;
4497 vcpu->run->internal.data[0] = vect_info;
4498 vcpu->run->internal.data[1] = intr_info;
4499 return 0;
4500 }
4501
Avi Kivity6aa8b732006-12-10 02:21:36 -08004502 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004503 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004504 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004505 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004506 trace_kvm_page_fault(cr2, error_code);
4507
Gleb Natapov3298b752009-05-11 13:35:46 +03004508 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004509 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004510 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004511 }
4512
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004513 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004514
4515 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4516 return handle_rmode_exception(vcpu, ex_no, error_code);
4517
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004518 switch (ex_no) {
4519 case DB_VECTOR:
4520 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4521 if (!(vcpu->guest_debug &
4522 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4523 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4524 kvm_queue_exception(vcpu, DB_VECTOR);
4525 return 1;
4526 }
4527 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4528 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4529 /* fall through */
4530 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004531 /*
4532 * Update instruction length as we may reinject #BP from
4533 * user space while in guest debugging mode. Reading it for
4534 * #DB as well causes no harm, it is not used in that case.
4535 */
4536 vmx->vcpu.arch.event_exit_inst_len =
4537 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004538 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004539 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004540 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4541 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004542 break;
4543 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004544 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4545 kvm_run->ex.exception = ex_no;
4546 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004547 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004548 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004549 return 0;
4550}
4551
Avi Kivity851ba692009-08-24 11:10:17 +03004552static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004553{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004554 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004555 return 1;
4556}
4557
Avi Kivity851ba692009-08-24 11:10:17 +03004558static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004559{
Avi Kivity851ba692009-08-24 11:10:17 +03004560 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004561 return 0;
4562}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004563
Avi Kivity851ba692009-08-24 11:10:17 +03004564static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004565{
He, Qingbfdaab02007-09-12 14:18:28 +08004566 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004567 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004568 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004569
He, Qingbfdaab02007-09-12 14:18:28 +08004570 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004571 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004572 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004573
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004574 ++vcpu->stat.io_exits;
4575
4576 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004577 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004578
4579 port = exit_qualification >> 16;
4580 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004581 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004582
4583 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004584}
4585
Ingo Molnar102d8322007-02-19 14:37:47 +02004586static void
4587vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4588{
4589 /*
4590 * Patch in the VMCALL instruction:
4591 */
4592 hypercall[0] = 0x0f;
4593 hypercall[1] = 0x01;
4594 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004595}
4596
Guo Chao0fa06072012-06-28 15:16:19 +08004597/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004598static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4599{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004600 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004601 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4602 unsigned long orig_val = val;
4603
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004604 /*
4605 * We get here when L2 changed cr0 in a way that did not change
4606 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004607 * but did change L0 shadowed bits. So we first calculate the
4608 * effective cr0 value that L1 would like to write into the
4609 * hardware. It consists of the L2-owned bits from the new
4610 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004611 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004612 val = (val & ~vmcs12->cr0_guest_host_mask) |
4613 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4614
4615 /* TODO: will have to take unrestricted guest mode into
4616 * account */
4617 if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004618 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004619
4620 if (kvm_set_cr0(vcpu, val))
4621 return 1;
4622 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004623 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004624 } else {
4625 if (to_vmx(vcpu)->nested.vmxon &&
4626 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4627 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004628 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004629 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004630}
4631
4632static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4633{
4634 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004635 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4636 unsigned long orig_val = val;
4637
4638 /* analogously to handle_set_cr0 */
4639 val = (val & ~vmcs12->cr4_guest_host_mask) |
4640 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4641 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004642 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004643 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004644 return 0;
4645 } else
4646 return kvm_set_cr4(vcpu, val);
4647}
4648
4649/* called to set cr0 as approriate for clts instruction exit. */
4650static void handle_clts(struct kvm_vcpu *vcpu)
4651{
4652 if (is_guest_mode(vcpu)) {
4653 /*
4654 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4655 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4656 * just pretend it's off (also in arch.cr0 for fpu_activate).
4657 */
4658 vmcs_writel(CR0_READ_SHADOW,
4659 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4660 vcpu->arch.cr0 &= ~X86_CR0_TS;
4661 } else
4662 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4663}
4664
Avi Kivity851ba692009-08-24 11:10:17 +03004665static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004666{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004667 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004668 int cr;
4669 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004670 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004671
He, Qingbfdaab02007-09-12 14:18:28 +08004672 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004673 cr = exit_qualification & 15;
4674 reg = (exit_qualification >> 8) & 15;
4675 switch ((exit_qualification >> 4) & 3) {
4676 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004677 val = kvm_register_read(vcpu, reg);
4678 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004679 switch (cr) {
4680 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004681 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004682 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004683 return 1;
4684 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004685 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004686 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004687 return 1;
4688 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004689 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004690 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004691 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004692 case 8: {
4693 u8 cr8_prev = kvm_get_cr8(vcpu);
4694 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004695 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004696 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004697 if (irqchip_in_kernel(vcpu->kvm))
4698 return 1;
4699 if (cr8_prev <= cr8)
4700 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004701 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004702 return 0;
4703 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004704 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004705 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004706 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004707 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004708 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004709 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004710 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004711 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004712 case 1: /*mov from cr*/
4713 switch (cr) {
4714 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004715 val = kvm_read_cr3(vcpu);
4716 kvm_register_write(vcpu, reg, val);
4717 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004718 skip_emulated_instruction(vcpu);
4719 return 1;
4720 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004721 val = kvm_get_cr8(vcpu);
4722 kvm_register_write(vcpu, reg, val);
4723 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724 skip_emulated_instruction(vcpu);
4725 return 1;
4726 }
4727 break;
4728 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004729 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004730 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004731 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732
4733 skip_emulated_instruction(vcpu);
4734 return 1;
4735 default:
4736 break;
4737 }
Avi Kivity851ba692009-08-24 11:10:17 +03004738 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004739 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004740 (int)(exit_qualification >> 4) & 3, cr);
4741 return 0;
4742}
4743
Avi Kivity851ba692009-08-24 11:10:17 +03004744static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004745{
He, Qingbfdaab02007-09-12 14:18:28 +08004746 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004747 int dr, reg;
4748
Jan Kiszkaf2483412010-01-20 18:20:20 +01004749 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004750 if (!kvm_require_cpl(vcpu, 0))
4751 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004752 dr = vmcs_readl(GUEST_DR7);
4753 if (dr & DR7_GD) {
4754 /*
4755 * As the vm-exit takes precedence over the debug trap, we
4756 * need to emulate the latter, either for the host or the
4757 * guest debugging itself.
4758 */
4759 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004760 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4761 vcpu->run->debug.arch.dr7 = dr;
4762 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004763 vmcs_readl(GUEST_CS_BASE) +
4764 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004765 vcpu->run->debug.arch.exception = DB_VECTOR;
4766 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004767 return 0;
4768 } else {
4769 vcpu->arch.dr7 &= ~DR7_GD;
4770 vcpu->arch.dr6 |= DR6_BD;
4771 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4772 kvm_queue_exception(vcpu, DB_VECTOR);
4773 return 1;
4774 }
4775 }
4776
He, Qingbfdaab02007-09-12 14:18:28 +08004777 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004778 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4779 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4780 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004781 unsigned long val;
4782 if (!kvm_get_dr(vcpu, dr, &val))
4783 kvm_register_write(vcpu, reg, val);
4784 } else
4785 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004786 skip_emulated_instruction(vcpu);
4787 return 1;
4788}
4789
Gleb Natapov020df072010-04-13 10:05:23 +03004790static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4791{
4792 vmcs_writel(GUEST_DR7, val);
4793}
4794
Avi Kivity851ba692009-08-24 11:10:17 +03004795static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004796{
Avi Kivity06465c52007-02-28 20:46:53 +02004797 kvm_emulate_cpuid(vcpu);
4798 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004799}
4800
Avi Kivity851ba692009-08-24 11:10:17 +03004801static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004802{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004803 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004804 u64 data;
4805
4806 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004807 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004808 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 return 1;
4810 }
4811
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004812 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004813
Avi Kivity6aa8b732006-12-10 02:21:36 -08004814 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004815 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4816 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004817 skip_emulated_instruction(vcpu);
4818 return 1;
4819}
4820
Avi Kivity851ba692009-08-24 11:10:17 +03004821static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004822{
Will Auld8fe8ab42012-11-29 12:42:12 -08004823 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004824 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4825 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4826 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004827
Will Auld8fe8ab42012-11-29 12:42:12 -08004828 msr.data = data;
4829 msr.index = ecx;
4830 msr.host_initiated = false;
4831 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004832 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004833 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834 return 1;
4835 }
4836
Avi Kivity59200272010-01-25 19:47:02 +02004837 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004838 skip_emulated_instruction(vcpu);
4839 return 1;
4840}
4841
Avi Kivity851ba692009-08-24 11:10:17 +03004842static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004843{
Avi Kivity3842d132010-07-27 12:30:24 +03004844 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004845 return 1;
4846}
4847
Avi Kivity851ba692009-08-24 11:10:17 +03004848static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004849{
Eddie Dong85f455f2007-07-06 12:20:49 +03004850 u32 cpu_based_vm_exec_control;
4851
4852 /* clear pending irq */
4853 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4854 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4855 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004856
Avi Kivity3842d132010-07-27 12:30:24 +03004857 kvm_make_request(KVM_REQ_EVENT, vcpu);
4858
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004859 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004860
Dor Laorc1150d82007-01-05 16:36:24 -08004861 /*
4862 * If the user space waits to inject interrupts, exit as soon as
4863 * possible
4864 */
Gleb Natapov80618232009-04-21 17:44:56 +03004865 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004866 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004867 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004868 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004869 return 0;
4870 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004871 return 1;
4872}
4873
Avi Kivity851ba692009-08-24 11:10:17 +03004874static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875{
4876 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004877 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004878}
4879
Avi Kivity851ba692009-08-24 11:10:17 +03004880static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004881{
Dor Laor510043d2007-02-19 18:25:43 +02004882 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004883 kvm_emulate_hypercall(vcpu);
4884 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004885}
4886
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004887static int handle_invd(struct kvm_vcpu *vcpu)
4888{
Andre Przywara51d8b662010-12-21 11:12:02 +01004889 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004890}
4891
Avi Kivity851ba692009-08-24 11:10:17 +03004892static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004893{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004894 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004895
4896 kvm_mmu_invlpg(vcpu, exit_qualification);
4897 skip_emulated_instruction(vcpu);
4898 return 1;
4899}
4900
Avi Kivityfee84b02011-11-10 14:57:25 +02004901static int handle_rdpmc(struct kvm_vcpu *vcpu)
4902{
4903 int err;
4904
4905 err = kvm_rdpmc(vcpu);
4906 kvm_complete_insn_gp(vcpu, err);
4907
4908 return 1;
4909}
4910
Avi Kivity851ba692009-08-24 11:10:17 +03004911static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004912{
4913 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004914 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004915 return 1;
4916}
4917
Dexuan Cui2acf9232010-06-10 11:27:12 +08004918static int handle_xsetbv(struct kvm_vcpu *vcpu)
4919{
4920 u64 new_bv = kvm_read_edx_eax(vcpu);
4921 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4922
4923 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4924 skip_emulated_instruction(vcpu);
4925 return 1;
4926}
4927
Avi Kivity851ba692009-08-24 11:10:17 +03004928static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004929{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004930 if (likely(fasteoi)) {
4931 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4932 int access_type, offset;
4933
4934 access_type = exit_qualification & APIC_ACCESS_TYPE;
4935 offset = exit_qualification & APIC_ACCESS_OFFSET;
4936 /*
4937 * Sane guest uses MOV to write EOI, with written value
4938 * not cared. So make a short-circuit here by avoiding
4939 * heavy instruction emulation.
4940 */
4941 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4942 (offset == APIC_EOI)) {
4943 kvm_lapic_set_eoi(vcpu);
4944 skip_emulated_instruction(vcpu);
4945 return 1;
4946 }
4947 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004948 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004949}
4950
Yang Zhangc7c9c562013-01-25 10:18:51 +08004951static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
4952{
4953 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4954 int vector = exit_qualification & 0xff;
4955
4956 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
4957 kvm_apic_set_eoi_accelerated(vcpu, vector);
4958 return 1;
4959}
4960
Yang Zhang83d4c282013-01-25 10:18:49 +08004961static int handle_apic_write(struct kvm_vcpu *vcpu)
4962{
4963 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4964 u32 offset = exit_qualification & 0xfff;
4965
4966 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
4967 kvm_apic_write_nodecode(vcpu, offset);
4968 return 1;
4969}
4970
Avi Kivity851ba692009-08-24 11:10:17 +03004971static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004972{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004973 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004974 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004975 bool has_error_code = false;
4976 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004977 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004978 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004979
4980 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004981 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004982 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004983
4984 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4985
4986 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004987 if (reason == TASK_SWITCH_GATE && idt_v) {
4988 switch (type) {
4989 case INTR_TYPE_NMI_INTR:
4990 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004991 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004992 break;
4993 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004994 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004995 kvm_clear_interrupt_queue(vcpu);
4996 break;
4997 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004998 if (vmx->idt_vectoring_info &
4999 VECTORING_INFO_DELIVER_CODE_MASK) {
5000 has_error_code = true;
5001 error_code =
5002 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5003 }
5004 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005005 case INTR_TYPE_SOFT_EXCEPTION:
5006 kvm_clear_exception_queue(vcpu);
5007 break;
5008 default:
5009 break;
5010 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005011 }
Izik Eidus37817f22008-03-24 23:14:53 +02005012 tss_selector = exit_qualification;
5013
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005014 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5015 type != INTR_TYPE_EXT_INTR &&
5016 type != INTR_TYPE_NMI_INTR))
5017 skip_emulated_instruction(vcpu);
5018
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005019 if (kvm_task_switch(vcpu, tss_selector,
5020 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5021 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005022 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5023 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5024 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005025 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005026 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005027
5028 /* clear all local breakpoint enable flags */
5029 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5030
5031 /*
5032 * TODO: What about debug traps on tss switch?
5033 * Are we supposed to inject them and update dr6?
5034 */
5035
5036 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005037}
5038
Avi Kivity851ba692009-08-24 11:10:17 +03005039static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005040{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005041 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005042 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005043 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005044 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005045
Sheng Yangf9c617f2009-03-25 10:08:52 +08005046 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005047
Sheng Yang14394422008-04-28 12:24:45 +08005048 gla_validity = (exit_qualification >> 7) & 0x3;
5049 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5050 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5051 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5052 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005053 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005054 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5055 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005056 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5057 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005058 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005059 }
5060
5061 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005062 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005063
5064 /* It is a write fault? */
5065 error_code = exit_qualification & (1U << 1);
5066 /* ept page table is present? */
5067 error_code |= (exit_qualification >> 3) & 0x1;
5068
5069 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005070}
5071
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005072static u64 ept_rsvd_mask(u64 spte, int level)
5073{
5074 int i;
5075 u64 mask = 0;
5076
5077 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5078 mask |= (1ULL << i);
5079
5080 if (level > 2)
5081 /* bits 7:3 reserved */
5082 mask |= 0xf8;
5083 else if (level == 2) {
5084 if (spte & (1ULL << 7))
5085 /* 2MB ref, bits 20:12 reserved */
5086 mask |= 0x1ff000;
5087 else
5088 /* bits 6:3 reserved */
5089 mask |= 0x78;
5090 }
5091
5092 return mask;
5093}
5094
5095static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5096 int level)
5097{
5098 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5099
5100 /* 010b (write-only) */
5101 WARN_ON((spte & 0x7) == 0x2);
5102
5103 /* 110b (write/execute) */
5104 WARN_ON((spte & 0x7) == 0x6);
5105
5106 /* 100b (execute-only) and value not supported by logical processor */
5107 if (!cpu_has_vmx_ept_execute_only())
5108 WARN_ON((spte & 0x7) == 0x4);
5109
5110 /* not 000b */
5111 if ((spte & 0x7)) {
5112 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5113
5114 if (rsvd_bits != 0) {
5115 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5116 __func__, rsvd_bits);
5117 WARN_ON(1);
5118 }
5119
5120 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5121 u64 ept_mem_type = (spte & 0x38) >> 3;
5122
5123 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5124 ept_mem_type == 7) {
5125 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5126 __func__, ept_mem_type);
5127 WARN_ON(1);
5128 }
5129 }
5130 }
5131}
5132
Avi Kivity851ba692009-08-24 11:10:17 +03005133static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005134{
5135 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005136 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005137 gpa_t gpa;
5138
5139 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5140
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005141 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
5142 if (likely(ret == 1))
5143 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5144 EMULATE_DONE;
5145 if (unlikely(!ret))
5146 return 1;
5147
5148 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005149 printk(KERN_ERR "EPT: Misconfiguration.\n");
5150 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5151
5152 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5153
5154 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5155 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5156
Avi Kivity851ba692009-08-24 11:10:17 +03005157 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5158 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005159
5160 return 0;
5161}
5162
Avi Kivity851ba692009-08-24 11:10:17 +03005163static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005164{
5165 u32 cpu_based_vm_exec_control;
5166
5167 /* clear pending NMI */
5168 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5169 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5170 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5171 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005172 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005173
5174 return 1;
5175}
5176
Mohammed Gamal80ced182009-09-01 12:48:18 +02005177static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005178{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005179 struct vcpu_vmx *vmx = to_vmx(vcpu);
5180 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005181 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005182 u32 cpu_exec_ctrl;
5183 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005184 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005185
5186 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5187 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005188
Avi Kivityb8405c12012-06-07 17:08:48 +03005189 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005190 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005191 return handle_interrupt_window(&vmx->vcpu);
5192
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005193 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5194 return 1;
5195
Gleb Natapov991eebf2013-04-11 12:10:51 +03005196 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005197
Mohammed Gamal80ced182009-09-01 12:48:18 +02005198 if (err == EMULATE_DO_MMIO) {
5199 ret = 0;
5200 goto out;
5201 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005202
Avi Kivityde5f70e2012-06-12 20:22:28 +03005203 if (err != EMULATE_DONE) {
5204 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5205 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5206 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005207 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005208 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005209
5210 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005211 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005212 if (need_resched())
5213 schedule();
5214 }
5215
Gleb Natapov14168782013-01-21 15:36:49 +02005216 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005217out:
5218 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005219}
5220
Avi Kivity6aa8b732006-12-10 02:21:36 -08005221/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005222 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5223 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5224 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005225static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005226{
5227 skip_emulated_instruction(vcpu);
5228 kvm_vcpu_on_spin(vcpu);
5229
5230 return 1;
5231}
5232
Sheng Yang59708672009-12-15 13:29:54 +08005233static int handle_invalid_op(struct kvm_vcpu *vcpu)
5234{
5235 kvm_queue_exception(vcpu, UD_VECTOR);
5236 return 1;
5237}
5238
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005239/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005240 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5241 * We could reuse a single VMCS for all the L2 guests, but we also want the
5242 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5243 * allows keeping them loaded on the processor, and in the future will allow
5244 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5245 * every entry if they never change.
5246 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5247 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5248 *
5249 * The following functions allocate and free a vmcs02 in this pool.
5250 */
5251
5252/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5253static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5254{
5255 struct vmcs02_list *item;
5256 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5257 if (item->vmptr == vmx->nested.current_vmptr) {
5258 list_move(&item->list, &vmx->nested.vmcs02_pool);
5259 return &item->vmcs02;
5260 }
5261
5262 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5263 /* Recycle the least recently used VMCS. */
5264 item = list_entry(vmx->nested.vmcs02_pool.prev,
5265 struct vmcs02_list, list);
5266 item->vmptr = vmx->nested.current_vmptr;
5267 list_move(&item->list, &vmx->nested.vmcs02_pool);
5268 return &item->vmcs02;
5269 }
5270
5271 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005272 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005273 if (!item)
5274 return NULL;
5275 item->vmcs02.vmcs = alloc_vmcs();
5276 if (!item->vmcs02.vmcs) {
5277 kfree(item);
5278 return NULL;
5279 }
5280 loaded_vmcs_init(&item->vmcs02);
5281 item->vmptr = vmx->nested.current_vmptr;
5282 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5283 vmx->nested.vmcs02_num++;
5284 return &item->vmcs02;
5285}
5286
5287/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5288static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5289{
5290 struct vmcs02_list *item;
5291 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5292 if (item->vmptr == vmptr) {
5293 free_loaded_vmcs(&item->vmcs02);
5294 list_del(&item->list);
5295 kfree(item);
5296 vmx->nested.vmcs02_num--;
5297 return;
5298 }
5299}
5300
5301/*
5302 * Free all VMCSs saved for this vcpu, except the one pointed by
5303 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5304 * currently used, if running L2), and vmcs01 when running L2.
5305 */
5306static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5307{
5308 struct vmcs02_list *item, *n;
5309 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5310 if (vmx->loaded_vmcs != &item->vmcs02)
5311 free_loaded_vmcs(&item->vmcs02);
5312 list_del(&item->list);
5313 kfree(item);
5314 }
5315 vmx->nested.vmcs02_num = 0;
5316
5317 if (vmx->loaded_vmcs != &vmx->vmcs01)
5318 free_loaded_vmcs(&vmx->vmcs01);
5319}
5320
5321/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005322 * Emulate the VMXON instruction.
5323 * Currently, we just remember that VMX is active, and do not save or even
5324 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5325 * do not currently need to store anything in that guest-allocated memory
5326 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5327 * argument is different from the VMXON pointer (which the spec says they do).
5328 */
5329static int handle_vmon(struct kvm_vcpu *vcpu)
5330{
5331 struct kvm_segment cs;
5332 struct vcpu_vmx *vmx = to_vmx(vcpu);
5333
5334 /* The Intel VMX Instruction Reference lists a bunch of bits that
5335 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5336 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5337 * Otherwise, we should fail with #UD. We test these now:
5338 */
5339 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5340 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5341 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5342 kvm_queue_exception(vcpu, UD_VECTOR);
5343 return 1;
5344 }
5345
5346 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5347 if (is_long_mode(vcpu) && !cs.l) {
5348 kvm_queue_exception(vcpu, UD_VECTOR);
5349 return 1;
5350 }
5351
5352 if (vmx_get_cpl(vcpu)) {
5353 kvm_inject_gp(vcpu, 0);
5354 return 1;
5355 }
5356
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005357 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5358 vmx->nested.vmcs02_num = 0;
5359
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005360 vmx->nested.vmxon = true;
5361
5362 skip_emulated_instruction(vcpu);
5363 return 1;
5364}
5365
5366/*
5367 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5368 * for running VMX instructions (except VMXON, whose prerequisites are
5369 * slightly different). It also specifies what exception to inject otherwise.
5370 */
5371static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5372{
5373 struct kvm_segment cs;
5374 struct vcpu_vmx *vmx = to_vmx(vcpu);
5375
5376 if (!vmx->nested.vmxon) {
5377 kvm_queue_exception(vcpu, UD_VECTOR);
5378 return 0;
5379 }
5380
5381 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5382 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5383 (is_long_mode(vcpu) && !cs.l)) {
5384 kvm_queue_exception(vcpu, UD_VECTOR);
5385 return 0;
5386 }
5387
5388 if (vmx_get_cpl(vcpu)) {
5389 kvm_inject_gp(vcpu, 0);
5390 return 0;
5391 }
5392
5393 return 1;
5394}
5395
5396/*
5397 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5398 * just stops using VMX.
5399 */
5400static void free_nested(struct vcpu_vmx *vmx)
5401{
5402 if (!vmx->nested.vmxon)
5403 return;
5404 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005405 if (vmx->nested.current_vmptr != -1ull) {
5406 kunmap(vmx->nested.current_vmcs12_page);
5407 nested_release_page(vmx->nested.current_vmcs12_page);
5408 vmx->nested.current_vmptr = -1ull;
5409 vmx->nested.current_vmcs12 = NULL;
5410 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005411 /* Unpin physical memory we referred to in current vmcs02 */
5412 if (vmx->nested.apic_access_page) {
5413 nested_release_page(vmx->nested.apic_access_page);
5414 vmx->nested.apic_access_page = 0;
5415 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005416
5417 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005418}
5419
5420/* Emulate the VMXOFF instruction */
5421static int handle_vmoff(struct kvm_vcpu *vcpu)
5422{
5423 if (!nested_vmx_check_permission(vcpu))
5424 return 1;
5425 free_nested(to_vmx(vcpu));
5426 skip_emulated_instruction(vcpu);
5427 return 1;
5428}
5429
5430/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005431 * Decode the memory-address operand of a vmx instruction, as recorded on an
5432 * exit caused by such an instruction (run by a guest hypervisor).
5433 * On success, returns 0. When the operand is invalid, returns 1 and throws
5434 * #UD or #GP.
5435 */
5436static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5437 unsigned long exit_qualification,
5438 u32 vmx_instruction_info, gva_t *ret)
5439{
5440 /*
5441 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5442 * Execution", on an exit, vmx_instruction_info holds most of the
5443 * addressing components of the operand. Only the displacement part
5444 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5445 * For how an actual address is calculated from all these components,
5446 * refer to Vol. 1, "Operand Addressing".
5447 */
5448 int scaling = vmx_instruction_info & 3;
5449 int addr_size = (vmx_instruction_info >> 7) & 7;
5450 bool is_reg = vmx_instruction_info & (1u << 10);
5451 int seg_reg = (vmx_instruction_info >> 15) & 7;
5452 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5453 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5454 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5455 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5456
5457 if (is_reg) {
5458 kvm_queue_exception(vcpu, UD_VECTOR);
5459 return 1;
5460 }
5461
5462 /* Addr = segment_base + offset */
5463 /* offset = base + [index * scale] + displacement */
5464 *ret = vmx_get_segment_base(vcpu, seg_reg);
5465 if (base_is_valid)
5466 *ret += kvm_register_read(vcpu, base_reg);
5467 if (index_is_valid)
5468 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5469 *ret += exit_qualification; /* holds the displacement */
5470
5471 if (addr_size == 1) /* 32 bit */
5472 *ret &= 0xffffffff;
5473
5474 /*
5475 * TODO: throw #GP (and return 1) in various cases that the VM*
5476 * instructions require it - e.g., offset beyond segment limit,
5477 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5478 * address, and so on. Currently these are not checked.
5479 */
5480 return 0;
5481}
5482
5483/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005484 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5485 * set the success or error code of an emulated VMX instruction, as specified
5486 * by Vol 2B, VMX Instruction Reference, "Conventions".
5487 */
5488static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5489{
5490 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5491 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5492 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5493}
5494
5495static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5496{
5497 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5498 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5499 X86_EFLAGS_SF | X86_EFLAGS_OF))
5500 | X86_EFLAGS_CF);
5501}
5502
5503static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5504 u32 vm_instruction_error)
5505{
5506 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5507 /*
5508 * failValid writes the error number to the current VMCS, which
5509 * can't be done there isn't a current VMCS.
5510 */
5511 nested_vmx_failInvalid(vcpu);
5512 return;
5513 }
5514 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5515 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5516 X86_EFLAGS_SF | X86_EFLAGS_OF))
5517 | X86_EFLAGS_ZF);
5518 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5519}
5520
Nadav Har'El27d6c862011-05-25 23:06:59 +03005521/* Emulate the VMCLEAR instruction */
5522static int handle_vmclear(struct kvm_vcpu *vcpu)
5523{
5524 struct vcpu_vmx *vmx = to_vmx(vcpu);
5525 gva_t gva;
5526 gpa_t vmptr;
5527 struct vmcs12 *vmcs12;
5528 struct page *page;
5529 struct x86_exception e;
5530
5531 if (!nested_vmx_check_permission(vcpu))
5532 return 1;
5533
5534 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5535 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5536 return 1;
5537
5538 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5539 sizeof(vmptr), &e)) {
5540 kvm_inject_page_fault(vcpu, &e);
5541 return 1;
5542 }
5543
5544 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5545 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5546 skip_emulated_instruction(vcpu);
5547 return 1;
5548 }
5549
5550 if (vmptr == vmx->nested.current_vmptr) {
5551 kunmap(vmx->nested.current_vmcs12_page);
5552 nested_release_page(vmx->nested.current_vmcs12_page);
5553 vmx->nested.current_vmptr = -1ull;
5554 vmx->nested.current_vmcs12 = NULL;
5555 }
5556
5557 page = nested_get_page(vcpu, vmptr);
5558 if (page == NULL) {
5559 /*
5560 * For accurate processor emulation, VMCLEAR beyond available
5561 * physical memory should do nothing at all. However, it is
5562 * possible that a nested vmx bug, not a guest hypervisor bug,
5563 * resulted in this case, so let's shut down before doing any
5564 * more damage:
5565 */
5566 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5567 return 1;
5568 }
5569 vmcs12 = kmap(page);
5570 vmcs12->launch_state = 0;
5571 kunmap(page);
5572 nested_release_page(page);
5573
5574 nested_free_vmcs02(vmx, vmptr);
5575
5576 skip_emulated_instruction(vcpu);
5577 nested_vmx_succeed(vcpu);
5578 return 1;
5579}
5580
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005581static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5582
5583/* Emulate the VMLAUNCH instruction */
5584static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5585{
5586 return nested_vmx_run(vcpu, true);
5587}
5588
5589/* Emulate the VMRESUME instruction */
5590static int handle_vmresume(struct kvm_vcpu *vcpu)
5591{
5592
5593 return nested_vmx_run(vcpu, false);
5594}
5595
Nadav Har'El49f705c2011-05-25 23:08:30 +03005596enum vmcs_field_type {
5597 VMCS_FIELD_TYPE_U16 = 0,
5598 VMCS_FIELD_TYPE_U64 = 1,
5599 VMCS_FIELD_TYPE_U32 = 2,
5600 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5601};
5602
5603static inline int vmcs_field_type(unsigned long field)
5604{
5605 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5606 return VMCS_FIELD_TYPE_U32;
5607 return (field >> 13) & 0x3 ;
5608}
5609
5610static inline int vmcs_field_readonly(unsigned long field)
5611{
5612 return (((field >> 10) & 0x3) == 1);
5613}
5614
5615/*
5616 * Read a vmcs12 field. Since these can have varying lengths and we return
5617 * one type, we chose the biggest type (u64) and zero-extend the return value
5618 * to that size. Note that the caller, handle_vmread, might need to use only
5619 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5620 * 64-bit fields are to be returned).
5621 */
5622static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5623 unsigned long field, u64 *ret)
5624{
5625 short offset = vmcs_field_to_offset(field);
5626 char *p;
5627
5628 if (offset < 0)
5629 return 0;
5630
5631 p = ((char *)(get_vmcs12(vcpu))) + offset;
5632
5633 switch (vmcs_field_type(field)) {
5634 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5635 *ret = *((natural_width *)p);
5636 return 1;
5637 case VMCS_FIELD_TYPE_U16:
5638 *ret = *((u16 *)p);
5639 return 1;
5640 case VMCS_FIELD_TYPE_U32:
5641 *ret = *((u32 *)p);
5642 return 1;
5643 case VMCS_FIELD_TYPE_U64:
5644 *ret = *((u64 *)p);
5645 return 1;
5646 default:
5647 return 0; /* can never happen. */
5648 }
5649}
5650
5651/*
5652 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5653 * used before) all generate the same failure when it is missing.
5654 */
5655static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5656{
5657 struct vcpu_vmx *vmx = to_vmx(vcpu);
5658 if (vmx->nested.current_vmptr == -1ull) {
5659 nested_vmx_failInvalid(vcpu);
5660 skip_emulated_instruction(vcpu);
5661 return 0;
5662 }
5663 return 1;
5664}
5665
5666static int handle_vmread(struct kvm_vcpu *vcpu)
5667{
5668 unsigned long field;
5669 u64 field_value;
5670 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5671 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5672 gva_t gva = 0;
5673
5674 if (!nested_vmx_check_permission(vcpu) ||
5675 !nested_vmx_check_vmcs12(vcpu))
5676 return 1;
5677
5678 /* Decode instruction info and find the field to read */
5679 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5680 /* Read the field, zero-extended to a u64 field_value */
5681 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5682 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5683 skip_emulated_instruction(vcpu);
5684 return 1;
5685 }
5686 /*
5687 * Now copy part of this value to register or memory, as requested.
5688 * Note that the number of bits actually copied is 32 or 64 depending
5689 * on the guest's mode (32 or 64 bit), not on the given field's length.
5690 */
5691 if (vmx_instruction_info & (1u << 10)) {
5692 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5693 field_value);
5694 } else {
5695 if (get_vmx_mem_address(vcpu, exit_qualification,
5696 vmx_instruction_info, &gva))
5697 return 1;
5698 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5699 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5700 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5701 }
5702
5703 nested_vmx_succeed(vcpu);
5704 skip_emulated_instruction(vcpu);
5705 return 1;
5706}
5707
5708
5709static int handle_vmwrite(struct kvm_vcpu *vcpu)
5710{
5711 unsigned long field;
5712 gva_t gva;
5713 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5714 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5715 char *p;
5716 short offset;
5717 /* The value to write might be 32 or 64 bits, depending on L1's long
5718 * mode, and eventually we need to write that into a field of several
5719 * possible lengths. The code below first zero-extends the value to 64
5720 * bit (field_value), and then copies only the approriate number of
5721 * bits into the vmcs12 field.
5722 */
5723 u64 field_value = 0;
5724 struct x86_exception e;
5725
5726 if (!nested_vmx_check_permission(vcpu) ||
5727 !nested_vmx_check_vmcs12(vcpu))
5728 return 1;
5729
5730 if (vmx_instruction_info & (1u << 10))
5731 field_value = kvm_register_read(vcpu,
5732 (((vmx_instruction_info) >> 3) & 0xf));
5733 else {
5734 if (get_vmx_mem_address(vcpu, exit_qualification,
5735 vmx_instruction_info, &gva))
5736 return 1;
5737 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5738 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5739 kvm_inject_page_fault(vcpu, &e);
5740 return 1;
5741 }
5742 }
5743
5744
5745 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5746 if (vmcs_field_readonly(field)) {
5747 nested_vmx_failValid(vcpu,
5748 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5749 skip_emulated_instruction(vcpu);
5750 return 1;
5751 }
5752
5753 offset = vmcs_field_to_offset(field);
5754 if (offset < 0) {
5755 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5756 skip_emulated_instruction(vcpu);
5757 return 1;
5758 }
5759 p = ((char *) get_vmcs12(vcpu)) + offset;
5760
5761 switch (vmcs_field_type(field)) {
5762 case VMCS_FIELD_TYPE_U16:
5763 *(u16 *)p = field_value;
5764 break;
5765 case VMCS_FIELD_TYPE_U32:
5766 *(u32 *)p = field_value;
5767 break;
5768 case VMCS_FIELD_TYPE_U64:
5769 *(u64 *)p = field_value;
5770 break;
5771 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5772 *(natural_width *)p = field_value;
5773 break;
5774 default:
5775 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5776 skip_emulated_instruction(vcpu);
5777 return 1;
5778 }
5779
5780 nested_vmx_succeed(vcpu);
5781 skip_emulated_instruction(vcpu);
5782 return 1;
5783}
5784
Nadav Har'El63846662011-05-25 23:07:29 +03005785/* Emulate the VMPTRLD instruction */
5786static int handle_vmptrld(struct kvm_vcpu *vcpu)
5787{
5788 struct vcpu_vmx *vmx = to_vmx(vcpu);
5789 gva_t gva;
5790 gpa_t vmptr;
5791 struct x86_exception e;
5792
5793 if (!nested_vmx_check_permission(vcpu))
5794 return 1;
5795
5796 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5797 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5798 return 1;
5799
5800 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5801 sizeof(vmptr), &e)) {
5802 kvm_inject_page_fault(vcpu, &e);
5803 return 1;
5804 }
5805
5806 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5807 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5808 skip_emulated_instruction(vcpu);
5809 return 1;
5810 }
5811
5812 if (vmx->nested.current_vmptr != vmptr) {
5813 struct vmcs12 *new_vmcs12;
5814 struct page *page;
5815 page = nested_get_page(vcpu, vmptr);
5816 if (page == NULL) {
5817 nested_vmx_failInvalid(vcpu);
5818 skip_emulated_instruction(vcpu);
5819 return 1;
5820 }
5821 new_vmcs12 = kmap(page);
5822 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5823 kunmap(page);
5824 nested_release_page_clean(page);
5825 nested_vmx_failValid(vcpu,
5826 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5827 skip_emulated_instruction(vcpu);
5828 return 1;
5829 }
5830 if (vmx->nested.current_vmptr != -1ull) {
5831 kunmap(vmx->nested.current_vmcs12_page);
5832 nested_release_page(vmx->nested.current_vmcs12_page);
5833 }
5834
5835 vmx->nested.current_vmptr = vmptr;
5836 vmx->nested.current_vmcs12 = new_vmcs12;
5837 vmx->nested.current_vmcs12_page = page;
5838 }
5839
5840 nested_vmx_succeed(vcpu);
5841 skip_emulated_instruction(vcpu);
5842 return 1;
5843}
5844
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005845/* Emulate the VMPTRST instruction */
5846static int handle_vmptrst(struct kvm_vcpu *vcpu)
5847{
5848 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5849 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5850 gva_t vmcs_gva;
5851 struct x86_exception e;
5852
5853 if (!nested_vmx_check_permission(vcpu))
5854 return 1;
5855
5856 if (get_vmx_mem_address(vcpu, exit_qualification,
5857 vmx_instruction_info, &vmcs_gva))
5858 return 1;
5859 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5860 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5861 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5862 sizeof(u64), &e)) {
5863 kvm_inject_page_fault(vcpu, &e);
5864 return 1;
5865 }
5866 nested_vmx_succeed(vcpu);
5867 skip_emulated_instruction(vcpu);
5868 return 1;
5869}
5870
Nadav Har'El0140cae2011-05-25 23:06:28 +03005871/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005872 * The exit handlers return 1 if the exit was handled fully and guest execution
5873 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5874 * to be done to userspace and return 0.
5875 */
Mathias Krause772e0312012-08-30 01:30:19 +02005876static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005877 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5878 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005879 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005880 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005881 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005882 [EXIT_REASON_CR_ACCESS] = handle_cr,
5883 [EXIT_REASON_DR_ACCESS] = handle_dr,
5884 [EXIT_REASON_CPUID] = handle_cpuid,
5885 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5886 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5887 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5888 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005889 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005890 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005891 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005892 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005893 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005894 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005895 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005896 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005897 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005898 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005899 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005900 [EXIT_REASON_VMOFF] = handle_vmoff,
5901 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005902 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5903 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005904 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005905 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005906 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005907 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005908 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005909 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005910 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5911 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005912 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005913 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5914 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005915};
5916
5917static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005918 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005919
Jan Kiszka908a7bd2013-02-18 11:21:16 +01005920static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
5921 struct vmcs12 *vmcs12)
5922{
5923 unsigned long exit_qualification;
5924 gpa_t bitmap, last_bitmap;
5925 unsigned int port;
5926 int size;
5927 u8 b;
5928
5929 if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
5930 return 1;
5931
5932 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
5933 return 0;
5934
5935 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5936
5937 port = exit_qualification >> 16;
5938 size = (exit_qualification & 7) + 1;
5939
5940 last_bitmap = (gpa_t)-1;
5941 b = -1;
5942
5943 while (size > 0) {
5944 if (port < 0x8000)
5945 bitmap = vmcs12->io_bitmap_a;
5946 else if (port < 0x10000)
5947 bitmap = vmcs12->io_bitmap_b;
5948 else
5949 return 1;
5950 bitmap += (port & 0x7fff) / 8;
5951
5952 if (last_bitmap != bitmap)
5953 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
5954 return 1;
5955 if (b & (1 << (port & 7)))
5956 return 1;
5957
5958 port++;
5959 size--;
5960 last_bitmap = bitmap;
5961 }
5962
5963 return 0;
5964}
5965
Nadav Har'El644d7112011-05-25 23:12:35 +03005966/*
5967 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5968 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5969 * disinterest in the current event (read or write a specific MSR) by using an
5970 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5971 */
5972static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5973 struct vmcs12 *vmcs12, u32 exit_reason)
5974{
5975 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5976 gpa_t bitmap;
5977
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01005978 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03005979 return 1;
5980
5981 /*
5982 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5983 * for the four combinations of read/write and low/high MSR numbers.
5984 * First we need to figure out which of the four to use:
5985 */
5986 bitmap = vmcs12->msr_bitmap;
5987 if (exit_reason == EXIT_REASON_MSR_WRITE)
5988 bitmap += 2048;
5989 if (msr_index >= 0xc0000000) {
5990 msr_index -= 0xc0000000;
5991 bitmap += 1024;
5992 }
5993
5994 /* Then read the msr_index'th bit from this bitmap: */
5995 if (msr_index < 1024*8) {
5996 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01005997 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
5998 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03005999 return 1 & (b >> (msr_index & 7));
6000 } else
6001 return 1; /* let L1 handle the wrong parameter */
6002}
6003
6004/*
6005 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6006 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6007 * intercept (via guest_host_mask etc.) the current event.
6008 */
6009static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6010 struct vmcs12 *vmcs12)
6011{
6012 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6013 int cr = exit_qualification & 15;
6014 int reg = (exit_qualification >> 8) & 15;
6015 unsigned long val = kvm_register_read(vcpu, reg);
6016
6017 switch ((exit_qualification >> 4) & 3) {
6018 case 0: /* mov to cr */
6019 switch (cr) {
6020 case 0:
6021 if (vmcs12->cr0_guest_host_mask &
6022 (val ^ vmcs12->cr0_read_shadow))
6023 return 1;
6024 break;
6025 case 3:
6026 if ((vmcs12->cr3_target_count >= 1 &&
6027 vmcs12->cr3_target_value0 == val) ||
6028 (vmcs12->cr3_target_count >= 2 &&
6029 vmcs12->cr3_target_value1 == val) ||
6030 (vmcs12->cr3_target_count >= 3 &&
6031 vmcs12->cr3_target_value2 == val) ||
6032 (vmcs12->cr3_target_count >= 4 &&
6033 vmcs12->cr3_target_value3 == val))
6034 return 0;
6035 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6036 return 1;
6037 break;
6038 case 4:
6039 if (vmcs12->cr4_guest_host_mask &
6040 (vmcs12->cr4_read_shadow ^ val))
6041 return 1;
6042 break;
6043 case 8:
6044 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6045 return 1;
6046 break;
6047 }
6048 break;
6049 case 2: /* clts */
6050 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6051 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6052 return 1;
6053 break;
6054 case 1: /* mov from cr */
6055 switch (cr) {
6056 case 3:
6057 if (vmcs12->cpu_based_vm_exec_control &
6058 CPU_BASED_CR3_STORE_EXITING)
6059 return 1;
6060 break;
6061 case 8:
6062 if (vmcs12->cpu_based_vm_exec_control &
6063 CPU_BASED_CR8_STORE_EXITING)
6064 return 1;
6065 break;
6066 }
6067 break;
6068 case 3: /* lmsw */
6069 /*
6070 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6071 * cr0. Other attempted changes are ignored, with no exit.
6072 */
6073 if (vmcs12->cr0_guest_host_mask & 0xe &
6074 (val ^ vmcs12->cr0_read_shadow))
6075 return 1;
6076 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6077 !(vmcs12->cr0_read_shadow & 0x1) &&
6078 (val & 0x1))
6079 return 1;
6080 break;
6081 }
6082 return 0;
6083}
6084
6085/*
6086 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6087 * should handle it ourselves in L0 (and then continue L2). Only call this
6088 * when in is_guest_mode (L2).
6089 */
6090static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6091{
Nadav Har'El644d7112011-05-25 23:12:35 +03006092 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6093 struct vcpu_vmx *vmx = to_vmx(vcpu);
6094 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006095 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006096
6097 if (vmx->nested.nested_run_pending)
6098 return 0;
6099
6100 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006101 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6102 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006103 return 1;
6104 }
6105
6106 switch (exit_reason) {
6107 case EXIT_REASON_EXCEPTION_NMI:
6108 if (!is_exception(intr_info))
6109 return 0;
6110 else if (is_page_fault(intr_info))
6111 return enable_ept;
6112 return vmcs12->exception_bitmap &
6113 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6114 case EXIT_REASON_EXTERNAL_INTERRUPT:
6115 return 0;
6116 case EXIT_REASON_TRIPLE_FAULT:
6117 return 1;
6118 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006119 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006120 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006121 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006122 case EXIT_REASON_TASK_SWITCH:
6123 return 1;
6124 case EXIT_REASON_CPUID:
6125 return 1;
6126 case EXIT_REASON_HLT:
6127 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6128 case EXIT_REASON_INVD:
6129 return 1;
6130 case EXIT_REASON_INVLPG:
6131 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6132 case EXIT_REASON_RDPMC:
6133 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6134 case EXIT_REASON_RDTSC:
6135 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6136 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6137 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6138 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6139 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6140 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
6141 /*
6142 * VMX instructions trap unconditionally. This allows L1 to
6143 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6144 */
6145 return 1;
6146 case EXIT_REASON_CR_ACCESS:
6147 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6148 case EXIT_REASON_DR_ACCESS:
6149 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6150 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006151 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006152 case EXIT_REASON_MSR_READ:
6153 case EXIT_REASON_MSR_WRITE:
6154 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6155 case EXIT_REASON_INVALID_STATE:
6156 return 1;
6157 case EXIT_REASON_MWAIT_INSTRUCTION:
6158 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6159 case EXIT_REASON_MONITOR_INSTRUCTION:
6160 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6161 case EXIT_REASON_PAUSE_INSTRUCTION:
6162 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6163 nested_cpu_has2(vmcs12,
6164 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6165 case EXIT_REASON_MCE_DURING_VMENTRY:
6166 return 0;
6167 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6168 return 1;
6169 case EXIT_REASON_APIC_ACCESS:
6170 return nested_cpu_has2(vmcs12,
6171 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6172 case EXIT_REASON_EPT_VIOLATION:
6173 case EXIT_REASON_EPT_MISCONFIG:
6174 return 0;
Jan Kiszka0238ea92013-03-13 11:31:24 +01006175 case EXIT_REASON_PREEMPTION_TIMER:
6176 return vmcs12->pin_based_vm_exec_control &
6177 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'El644d7112011-05-25 23:12:35 +03006178 case EXIT_REASON_WBINVD:
6179 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6180 case EXIT_REASON_XSETBV:
6181 return 1;
6182 default:
6183 return 1;
6184 }
6185}
6186
Avi Kivity586f9602010-11-18 13:09:54 +02006187static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6188{
6189 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6190 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6191}
6192
Avi Kivity6aa8b732006-12-10 02:21:36 -08006193/*
6194 * The guest has exited. See if we can fix it or if we need userspace
6195 * assistance.
6196 */
Avi Kivity851ba692009-08-24 11:10:17 +03006197static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006198{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006199 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006200 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006201 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006202
Mohammed Gamal80ced182009-09-01 12:48:18 +02006203 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006204 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006205 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006206
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006207 /*
6208 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
6209 * we did not inject a still-pending event to L1 now because of
6210 * nested_run_pending, we need to re-enable this bit.
6211 */
6212 if (vmx->nested.nested_run_pending)
6213 kvm_make_request(KVM_REQ_EVENT, vcpu);
6214
Nadav Har'El509c75e2011-06-02 11:54:52 +03006215 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6216 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006217 vmx->nested.nested_run_pending = 1;
6218 else
6219 vmx->nested.nested_run_pending = 0;
6220
6221 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6222 nested_vmx_vmexit(vcpu);
6223 return 1;
6224 }
6225
Mohammed Gamal51207022010-05-31 22:40:54 +03006226 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6227 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6228 vcpu->run->fail_entry.hardware_entry_failure_reason
6229 = exit_reason;
6230 return 0;
6231 }
6232
Avi Kivity29bd8a72007-09-10 17:27:03 +03006233 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006234 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6235 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006236 = vmcs_read32(VM_INSTRUCTION_ERROR);
6237 return 0;
6238 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006239
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006240 /*
6241 * Note:
6242 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6243 * delivery event since it indicates guest is accessing MMIO.
6244 * The vm-exit can be triggered again after return to guest that
6245 * will cause infinite loop.
6246 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006247 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006248 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006249 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006250 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6251 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6252 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6253 vcpu->run->internal.ndata = 2;
6254 vcpu->run->internal.data[0] = vectoring_info;
6255 vcpu->run->internal.data[1] = exit_reason;
6256 return 0;
6257 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006258
Nadav Har'El644d7112011-05-25 23:12:35 +03006259 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6260 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6261 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006262 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006263 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006264 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006265 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006266 /*
6267 * This CPU don't support us in finding the end of an
6268 * NMI-blocked window if the guest runs with IRQs
6269 * disabled. So we pull the trigger after 1 s of
6270 * futile waiting, but inform the user about this.
6271 */
6272 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6273 "state on VCPU %d after 1 s timeout\n",
6274 __func__, vcpu->vcpu_id);
6275 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006276 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006277 }
6278
Avi Kivity6aa8b732006-12-10 02:21:36 -08006279 if (exit_reason < kvm_vmx_max_exit_handlers
6280 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006281 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006282 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006283 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6284 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006285 }
6286 return 0;
6287}
6288
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006289static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006290{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006291 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006292 vmcs_write32(TPR_THRESHOLD, 0);
6293 return;
6294 }
6295
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006296 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006297}
6298
Yang Zhang8d146952013-01-25 10:18:50 +08006299static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6300{
6301 u32 sec_exec_control;
6302
6303 /*
6304 * There is not point to enable virtualize x2apic without enable
6305 * apicv
6306 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006307 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6308 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006309 return;
6310
6311 if (!vm_need_tpr_shadow(vcpu->kvm))
6312 return;
6313
6314 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6315
6316 if (set) {
6317 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6318 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6319 } else {
6320 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6321 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6322 }
6323 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6324
6325 vmx_set_msr_bitmap(vcpu);
6326}
6327
Yang Zhangc7c9c562013-01-25 10:18:51 +08006328static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6329{
6330 u16 status;
6331 u8 old;
6332
6333 if (!vmx_vm_has_apicv(kvm))
6334 return;
6335
6336 if (isr == -1)
6337 isr = 0;
6338
6339 status = vmcs_read16(GUEST_INTR_STATUS);
6340 old = status >> 8;
6341 if (isr != old) {
6342 status &= 0xff;
6343 status |= isr << 8;
6344 vmcs_write16(GUEST_INTR_STATUS, status);
6345 }
6346}
6347
6348static void vmx_set_rvi(int vector)
6349{
6350 u16 status;
6351 u8 old;
6352
6353 status = vmcs_read16(GUEST_INTR_STATUS);
6354 old = (u8)status & 0xff;
6355 if ((u8)vector != old) {
6356 status &= ~0xff;
6357 status |= (u8)vector;
6358 vmcs_write16(GUEST_INTR_STATUS, status);
6359 }
6360}
6361
6362static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6363{
6364 if (max_irr == -1)
6365 return;
6366
6367 vmx_set_rvi(max_irr);
6368}
6369
6370static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6371{
6372 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6373 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6374 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6375 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6376}
6377
Avi Kivity51aa01d2010-07-20 14:31:20 +03006378static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006379{
Avi Kivity00eba012011-03-07 17:24:54 +02006380 u32 exit_intr_info;
6381
6382 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6383 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6384 return;
6385
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006386 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006387 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006388
6389 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006390 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006391 kvm_machine_check();
6392
Gleb Natapov20f65982009-05-11 13:35:55 +03006393 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006394 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006395 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6396 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006397 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006398 kvm_after_handle_nmi(&vmx->vcpu);
6399 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006400}
Gleb Natapov20f65982009-05-11 13:35:55 +03006401
Avi Kivity51aa01d2010-07-20 14:31:20 +03006402static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6403{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006404 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006405 bool unblock_nmi;
6406 u8 vector;
6407 bool idtv_info_valid;
6408
6409 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006410
Avi Kivitycf393f72008-07-01 16:20:21 +03006411 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006412 if (vmx->nmi_known_unmasked)
6413 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006414 /*
6415 * Can't use vmx->exit_intr_info since we're not sure what
6416 * the exit reason is.
6417 */
6418 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006419 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6420 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6421 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006422 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006423 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6424 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006425 * SDM 3: 23.2.2 (September 2008)
6426 * Bit 12 is undefined in any of the following cases:
6427 * If the VM exit sets the valid bit in the IDT-vectoring
6428 * information field.
6429 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006430 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006431 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6432 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006433 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6434 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006435 else
6436 vmx->nmi_known_unmasked =
6437 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6438 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006439 } else if (unlikely(vmx->soft_vnmi_blocked))
6440 vmx->vnmi_blocked_time +=
6441 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006442}
6443
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006444static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006445 u32 idt_vectoring_info,
6446 int instr_len_field,
6447 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006448{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006449 u8 vector;
6450 int type;
6451 bool idtv_info_valid;
6452
6453 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006454
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006455 vcpu->arch.nmi_injected = false;
6456 kvm_clear_exception_queue(vcpu);
6457 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006458
6459 if (!idtv_info_valid)
6460 return;
6461
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006462 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006463
Avi Kivity668f6122008-07-02 09:28:55 +03006464 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6465 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006466
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006467 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006468 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006469 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006470 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006471 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006472 * Clear bit "block by NMI" before VM entry if a NMI
6473 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006474 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006475 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006476 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006477 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006478 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006479 /* fall through */
6480 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006481 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006482 u32 err = vmcs_read32(error_code_field);
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006483 kvm_queue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006484 } else
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006485 kvm_queue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006486 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006487 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006488 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006489 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006490 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006491 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006492 break;
6493 default:
6494 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006495 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006496}
6497
Avi Kivity83422e12010-07-20 14:43:23 +03006498static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6499{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006500 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006501 VM_EXIT_INSTRUCTION_LEN,
6502 IDT_VECTORING_ERROR_CODE);
6503}
6504
Avi Kivityb463a6f2010-07-20 15:06:17 +03006505static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6506{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006507 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006508 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6509 VM_ENTRY_INSTRUCTION_LEN,
6510 VM_ENTRY_EXCEPTION_ERROR_CODE);
6511
6512 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6513}
6514
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006515static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6516{
6517 int i, nr_msrs;
6518 struct perf_guest_switch_msr *msrs;
6519
6520 msrs = perf_guest_get_msrs(&nr_msrs);
6521
6522 if (!msrs)
6523 return;
6524
6525 for (i = 0; i < nr_msrs; i++)
6526 if (msrs[i].host == msrs[i].guest)
6527 clear_atomic_switch_msr(vmx, msrs[i].msr);
6528 else
6529 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6530 msrs[i].host);
6531}
6532
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006533static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006534{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006535 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006536 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006537
6538 /* Record the guest's net vcpu time for enforced NMI injections. */
6539 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6540 vmx->entry_time = ktime_get();
6541
6542 /* Don't enter VMX if guest state is invalid, let the exit handler
6543 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02006544 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02006545 return;
6546
6547 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6548 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6549 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6550 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6551
6552 /* When single-stepping over STI and MOV SS, we must clear the
6553 * corresponding interruptibility bits in the guest state. Otherwise
6554 * vmentry fails as it then expects bit 14 (BS) in pending debug
6555 * exceptions being set, but that's not correct for the guest debugging
6556 * case. */
6557 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6558 vmx_set_interrupt_shadow(vcpu, 0);
6559
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006560 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006561 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006562
Nadav Har'Eld462b812011-05-24 15:26:10 +03006563 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006564 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006565 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006566 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
6567 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
6568 "push %%" _ASM_CX " \n\t"
6569 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03006570 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006571 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006572 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03006573 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006574 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006575 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
6576 "mov %%cr2, %%" _ASM_DX " \n\t"
6577 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006578 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006579 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006580 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006581 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006582 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006583 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006584 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
6585 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
6586 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
6587 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
6588 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
6589 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006590#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006591 "mov %c[r8](%0), %%r8 \n\t"
6592 "mov %c[r9](%0), %%r9 \n\t"
6593 "mov %c[r10](%0), %%r10 \n\t"
6594 "mov %c[r11](%0), %%r11 \n\t"
6595 "mov %c[r12](%0), %%r12 \n\t"
6596 "mov %c[r13](%0), %%r13 \n\t"
6597 "mov %c[r14](%0), %%r14 \n\t"
6598 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006599#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03006600 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03006601
Avi Kivity6aa8b732006-12-10 02:21:36 -08006602 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03006603 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006604 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006605 "jmp 2f \n\t"
6606 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
6607 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006608 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006609 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02006610 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006611 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
6612 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
6613 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
6614 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
6615 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
6616 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
6617 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006618#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006619 "mov %%r8, %c[r8](%0) \n\t"
6620 "mov %%r9, %c[r9](%0) \n\t"
6621 "mov %%r10, %c[r10](%0) \n\t"
6622 "mov %%r11, %c[r11](%0) \n\t"
6623 "mov %%r12, %c[r12](%0) \n\t"
6624 "mov %%r13, %c[r13](%0) \n\t"
6625 "mov %%r14, %c[r14](%0) \n\t"
6626 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006627#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03006628 "mov %%cr2, %%" _ASM_AX " \n\t"
6629 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006630
Avi Kivityb188c81f2012-09-16 15:10:58 +03006631 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006632 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006633 ".pushsection .rodata \n\t"
6634 ".global vmx_return \n\t"
6635 "vmx_return: " _ASM_PTR " 2b \n\t"
6636 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02006637 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006638 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006639 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03006640 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006641 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6642 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6643 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6644 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6645 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6646 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6647 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006648#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006649 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6650 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6651 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6652 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6653 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6654 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6655 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6656 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006657#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006658 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6659 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006660 : "cc", "memory"
6661#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03006662 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006663 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006664#else
6665 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006666#endif
6667 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006668
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006669 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
6670 if (debugctlmsr)
6671 update_debugctlmsr(debugctlmsr);
6672
Avi Kivityaa67f602012-08-01 16:48:03 +03006673#ifndef CONFIG_X86_64
6674 /*
6675 * The sysexit path does not restore ds/es, so we must set them to
6676 * a reasonable value ourselves.
6677 *
6678 * We can't defer this to vmx_load_host_state() since that function
6679 * may be executed in interrupt context, which saves and restore segments
6680 * around it, nullifying its effect.
6681 */
6682 loadsegment(ds, __USER_DS);
6683 loadsegment(es, __USER_DS);
6684#endif
6685
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006686 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006687 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006688 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006689 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006690 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006691 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006692 vcpu->arch.regs_dirty = 0;
6693
Avi Kivity1155f762007-11-22 11:30:47 +02006694 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6695
Nadav Har'Eld462b812011-05-24 15:26:10 +03006696 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006697
Avi Kivity51aa01d2010-07-20 14:31:20 +03006698 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006699 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006700
6701 vmx_complete_atomic_exit(vmx);
6702 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006703 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006704}
6705
Avi Kivity6aa8b732006-12-10 02:21:36 -08006706static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6707{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006708 struct vcpu_vmx *vmx = to_vmx(vcpu);
6709
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006710 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006711 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006712 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006713 kfree(vmx->guest_msrs);
6714 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006715 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006716}
6717
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006718static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006719{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006720 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006721 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006722 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006723
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006724 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006725 return ERR_PTR(-ENOMEM);
6726
Sheng Yang2384d2b2008-01-17 15:14:33 +08006727 allocate_vpid(vmx);
6728
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006729 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6730 if (err)
6731 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006732
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006733 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006734 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006735 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006736 goto uninit_vcpu;
6737 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006738
Nadav Har'Eld462b812011-05-24 15:26:10 +03006739 vmx->loaded_vmcs = &vmx->vmcs01;
6740 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6741 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006742 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006743 if (!vmm_exclusive)
6744 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6745 loaded_vmcs_init(vmx->loaded_vmcs);
6746 if (!vmm_exclusive)
6747 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006748
Avi Kivity15ad7142007-07-11 18:17:21 +03006749 cpu = get_cpu();
6750 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006751 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006752 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006753 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006754 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006755 if (err)
6756 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006757 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006758 err = alloc_apic_access_page(kvm);
6759 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006760 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006761 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006762
Sheng Yangb927a3c2009-07-21 10:42:48 +08006763 if (enable_ept) {
6764 if (!kvm->arch.ept_identity_map_addr)
6765 kvm->arch.ept_identity_map_addr =
6766 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006767 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006768 if (alloc_identity_pagetable(kvm) != 0)
6769 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006770 if (!init_rmode_identity_map(kvm))
6771 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006772 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006773
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006774 vmx->nested.current_vmptr = -1ull;
6775 vmx->nested.current_vmcs12 = NULL;
6776
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006777 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006778
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006779free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006780 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006781free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006782 kfree(vmx->guest_msrs);
6783uninit_vcpu:
6784 kvm_vcpu_uninit(&vmx->vcpu);
6785free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006786 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006787 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006788 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006789}
6790
Yang, Sheng002c7f72007-07-31 14:23:01 +03006791static void __init vmx_check_processor_compat(void *rtn)
6792{
6793 struct vmcs_config vmcs_conf;
6794
6795 *(int *)rtn = 0;
6796 if (setup_vmcs_config(&vmcs_conf) < 0)
6797 *(int *)rtn = -EIO;
6798 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6799 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6800 smp_processor_id());
6801 *(int *)rtn = -EIO;
6802 }
6803}
6804
Sheng Yang67253af2008-04-25 10:20:22 +08006805static int get_ept_level(void)
6806{
6807 return VMX_EPT_DEFAULT_GAW + 1;
6808}
6809
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006810static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006811{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006812 u64 ret;
6813
Sheng Yang522c68c2009-04-27 20:35:43 +08006814 /* For VT-d and EPT combination
6815 * 1. MMIO: always map as UC
6816 * 2. EPT with VT-d:
6817 * a. VT-d without snooping control feature: can't guarantee the
6818 * result, try to trust guest.
6819 * b. VT-d with snooping control feature: snooping control feature of
6820 * VT-d engine can guarantee the cache correctness. Just set it
6821 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006822 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006823 * consistent with host MTRR
6824 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006825 if (is_mmio)
6826 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006827 else if (vcpu->kvm->arch.iommu_domain &&
6828 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6829 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6830 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006831 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006832 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006833 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006834
6835 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006836}
6837
Sheng Yang17cc3932010-01-05 19:02:27 +08006838static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006839{
Sheng Yang878403b2010-01-05 19:02:29 +08006840 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6841 return PT_DIRECTORY_LEVEL;
6842 else
6843 /* For shadow and EPT supported 1GB page */
6844 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006845}
6846
Sheng Yang0e851882009-12-18 16:48:46 +08006847static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6848{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006849 struct kvm_cpuid_entry2 *best;
6850 struct vcpu_vmx *vmx = to_vmx(vcpu);
6851 u32 exec_control;
6852
6853 vmx->rdtscp_enabled = false;
6854 if (vmx_rdtscp_supported()) {
6855 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6856 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6857 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6858 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6859 vmx->rdtscp_enabled = true;
6860 else {
6861 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6862 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6863 exec_control);
6864 }
6865 }
6866 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006867
Mao, Junjiead756a12012-07-02 01:18:48 +00006868 /* Exposing INVPCID only when PCID is exposed */
6869 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6870 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00006871 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00006872 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006873 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00006874 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
6875 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6876 exec_control);
6877 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006878 if (cpu_has_secondary_exec_ctrls()) {
6879 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6880 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6881 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6882 exec_control);
6883 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006884 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00006885 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00006886 }
Sheng Yang0e851882009-12-18 16:48:46 +08006887}
6888
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006889static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6890{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006891 if (func == 1 && nested)
6892 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006893}
6894
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006895/*
6896 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6897 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6898 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6899 * guest in a way that will both be appropriate to L1's requests, and our
6900 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6901 * function also has additional necessary side-effects, like setting various
6902 * vcpu->arch fields.
6903 */
6904static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6905{
6906 struct vcpu_vmx *vmx = to_vmx(vcpu);
6907 u32 exec_control;
6908
6909 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6910 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6911 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6912 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6913 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6914 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6915 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6916 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6917 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6918 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6919 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6920 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6921 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6922 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6923 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6924 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6925 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6926 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6927 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6928 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6929 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6930 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6931 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6932 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6933 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6934 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6935 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6936 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6937 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6938 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6939 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6940 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6941 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6942 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6943 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6944 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6945
6946 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6947 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6948 vmcs12->vm_entry_intr_info_field);
6949 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6950 vmcs12->vm_entry_exception_error_code);
6951 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6952 vmcs12->vm_entry_instruction_len);
6953 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6954 vmcs12->guest_interruptibility_info);
6955 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6956 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01006957 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006958 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6959 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6960 vmcs12->guest_pending_dbg_exceptions);
6961 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6962 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6963
6964 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6965
6966 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6967 (vmcs_config.pin_based_exec_ctrl |
6968 vmcs12->pin_based_vm_exec_control));
6969
Jan Kiszka0238ea92013-03-13 11:31:24 +01006970 if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
6971 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
6972 vmcs12->vmx_preemption_timer_value);
6973
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006974 /*
6975 * Whether page-faults are trapped is determined by a combination of
6976 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6977 * If enable_ept, L0 doesn't care about page faults and we should
6978 * set all of these to L1's desires. However, if !enable_ept, L0 does
6979 * care about (at least some) page faults, and because it is not easy
6980 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6981 * to exit on each and every L2 page fault. This is done by setting
6982 * MASK=MATCH=0 and (see below) EB.PF=1.
6983 * Note that below we don't need special code to set EB.PF beyond the
6984 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6985 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6986 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6987 *
6988 * A problem with this approach (when !enable_ept) is that L1 may be
6989 * injected with more page faults than it asked for. This could have
6990 * caused problems, but in practice existing hypervisors don't care.
6991 * To fix this, we will need to emulate the PFEC checking (on the L1
6992 * page tables), using walk_addr(), when injecting PFs to L1.
6993 */
6994 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6995 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6996 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6997 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6998
6999 if (cpu_has_secondary_exec_ctrls()) {
7000 u32 exec_control = vmx_secondary_exec_control(vmx);
7001 if (!vmx->rdtscp_enabled)
7002 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7003 /* Take the following fields only from vmcs12 */
7004 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7005 if (nested_cpu_has(vmcs12,
7006 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7007 exec_control |= vmcs12->secondary_vm_exec_control;
7008
7009 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7010 /*
7011 * Translate L1 physical address to host physical
7012 * address for vmcs02. Keep the page pinned, so this
7013 * physical address remains valid. We keep a reference
7014 * to it so we can release it later.
7015 */
7016 if (vmx->nested.apic_access_page) /* shouldn't happen */
7017 nested_release_page(vmx->nested.apic_access_page);
7018 vmx->nested.apic_access_page =
7019 nested_get_page(vcpu, vmcs12->apic_access_addr);
7020 /*
7021 * If translation failed, no matter: This feature asks
7022 * to exit when accessing the given address, and if it
7023 * can never be accessed, this feature won't do
7024 * anything anyway.
7025 */
7026 if (!vmx->nested.apic_access_page)
7027 exec_control &=
7028 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7029 else
7030 vmcs_write64(APIC_ACCESS_ADDR,
7031 page_to_phys(vmx->nested.apic_access_page));
7032 }
7033
7034 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7035 }
7036
7037
7038 /*
7039 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7040 * Some constant fields are set here by vmx_set_constant_host_state().
7041 * Other fields are different per CPU, and will be set later when
7042 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7043 */
7044 vmx_set_constant_host_state();
7045
7046 /*
7047 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7048 * entry, but only if the current (host) sp changed from the value
7049 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7050 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7051 * here we just force the write to happen on entry.
7052 */
7053 vmx->host_rsp = 0;
7054
7055 exec_control = vmx_exec_control(vmx); /* L0's desires */
7056 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7057 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7058 exec_control &= ~CPU_BASED_TPR_SHADOW;
7059 exec_control |= vmcs12->cpu_based_vm_exec_control;
7060 /*
7061 * Merging of IO and MSR bitmaps not currently supported.
7062 * Rather, exit every time.
7063 */
7064 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7065 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7066 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7067
7068 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7069
7070 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7071 * bitwise-or of what L1 wants to trap for L2, and what we want to
7072 * trap. Note that CR0.TS also needs updating - we do this later.
7073 */
7074 update_exception_bitmap(vcpu);
7075 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7076 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7077
7078 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
7079 vmcs_write32(VM_EXIT_CONTROLS,
7080 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
7081 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
7082 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7083
7084 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
7085 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
7086 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
7087 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7088
7089
7090 set_cr4_guest_host_mask(vmx);
7091
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007092 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7093 vmcs_write64(TSC_OFFSET,
7094 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7095 else
7096 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007097
7098 if (enable_vpid) {
7099 /*
7100 * Trivially support vpid by letting L2s share their parent
7101 * L1's vpid. TODO: move to a more elaborate solution, giving
7102 * each L2 its own vpid and exposing the vpid feature to L1.
7103 */
7104 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7105 vmx_flush_tlb(vcpu);
7106 }
7107
7108 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7109 vcpu->arch.efer = vmcs12->guest_ia32_efer;
7110 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
7111 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7112 else
7113 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7114 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7115 vmx_set_efer(vcpu, vcpu->arch.efer);
7116
7117 /*
7118 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7119 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7120 * The CR0_READ_SHADOW is what L2 should have expected to read given
7121 * the specifications by L1; It's not enough to take
7122 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7123 * have more bits than L1 expected.
7124 */
7125 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7126 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7127
7128 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7129 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7130
7131 /* shadow page tables on either EPT or shadow page tables */
7132 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7133 kvm_mmu_reset_context(vcpu);
7134
7135 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7136 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7137}
7138
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007139/*
7140 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7141 * for running an L2 nested guest.
7142 */
7143static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7144{
7145 struct vmcs12 *vmcs12;
7146 struct vcpu_vmx *vmx = to_vmx(vcpu);
7147 int cpu;
7148 struct loaded_vmcs *vmcs02;
7149
7150 if (!nested_vmx_check_permission(vcpu) ||
7151 !nested_vmx_check_vmcs12(vcpu))
7152 return 1;
7153
7154 skip_emulated_instruction(vcpu);
7155 vmcs12 = get_vmcs12(vcpu);
7156
Nadav Har'El7c177932011-05-25 23:12:04 +03007157 /*
7158 * The nested entry process starts with enforcing various prerequisites
7159 * on vmcs12 as required by the Intel SDM, and act appropriately when
7160 * they fail: As the SDM explains, some conditions should cause the
7161 * instruction to fail, while others will cause the instruction to seem
7162 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7163 * To speed up the normal (success) code path, we should avoid checking
7164 * for misconfigurations which will anyway be caught by the processor
7165 * when using the merged vmcs02.
7166 */
7167 if (vmcs12->launch_state == launch) {
7168 nested_vmx_failValid(vcpu,
7169 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7170 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7171 return 1;
7172 }
7173
7174 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7175 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7176 /*TODO: Also verify bits beyond physical address width are 0*/
7177 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7178 return 1;
7179 }
7180
7181 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7182 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7183 /*TODO: Also verify bits beyond physical address width are 0*/
7184 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7185 return 1;
7186 }
7187
7188 if (vmcs12->vm_entry_msr_load_count > 0 ||
7189 vmcs12->vm_exit_msr_load_count > 0 ||
7190 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007191 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7192 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007193 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7194 return 1;
7195 }
7196
7197 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
7198 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
7199 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
7200 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
7201 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
7202 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
7203 !vmx_control_verify(vmcs12->vm_exit_controls,
7204 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
7205 !vmx_control_verify(vmcs12->vm_entry_controls,
7206 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
7207 {
7208 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7209 return 1;
7210 }
7211
7212 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7213 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7214 nested_vmx_failValid(vcpu,
7215 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
7216 return 1;
7217 }
7218
7219 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7220 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7221 nested_vmx_entry_failure(vcpu, vmcs12,
7222 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7223 return 1;
7224 }
7225 if (vmcs12->vmcs_link_pointer != -1ull) {
7226 nested_vmx_entry_failure(vcpu, vmcs12,
7227 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
7228 return 1;
7229 }
7230
7231 /*
7232 * We're finally done with prerequisite checking, and can start with
7233 * the nested entry.
7234 */
7235
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007236 vmcs02 = nested_get_current_vmcs02(vmx);
7237 if (!vmcs02)
7238 return -ENOMEM;
7239
7240 enter_guest_mode(vcpu);
7241
7242 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
7243
7244 cpu = get_cpu();
7245 vmx->loaded_vmcs = vmcs02;
7246 vmx_vcpu_put(vcpu);
7247 vmx_vcpu_load(vcpu, cpu);
7248 vcpu->cpu = cpu;
7249 put_cpu();
7250
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007251 vmx_segment_cache_clear(vmx);
7252
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007253 vmcs12->launch_state = 1;
7254
7255 prepare_vmcs02(vcpu, vmcs12);
7256
7257 /*
7258 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
7259 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
7260 * returned as far as L1 is concerned. It will only return (and set
7261 * the success flag) when L2 exits (see nested_vmx_vmexit()).
7262 */
7263 return 1;
7264}
7265
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007266/*
7267 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7268 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7269 * This function returns the new value we should put in vmcs12.guest_cr0.
7270 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7271 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7272 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7273 * didn't trap the bit, because if L1 did, so would L0).
7274 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7275 * been modified by L2, and L1 knows it. So just leave the old value of
7276 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7277 * isn't relevant, because if L0 traps this bit it can set it to anything.
7278 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7279 * changed these bits, and therefore they need to be updated, but L0
7280 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7281 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7282 */
7283static inline unsigned long
7284vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7285{
7286 return
7287 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7288 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7289 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7290 vcpu->arch.cr0_guest_owned_bits));
7291}
7292
7293static inline unsigned long
7294vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7295{
7296 return
7297 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7298 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7299 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7300 vcpu->arch.cr4_guest_owned_bits));
7301}
7302
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007303static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
7304 struct vmcs12 *vmcs12)
7305{
7306 u32 idt_vectoring;
7307 unsigned int nr;
7308
7309 if (vcpu->arch.exception.pending) {
7310 nr = vcpu->arch.exception.nr;
7311 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7312
7313 if (kvm_exception_is_soft(nr)) {
7314 vmcs12->vm_exit_instruction_len =
7315 vcpu->arch.event_exit_inst_len;
7316 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
7317 } else
7318 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
7319
7320 if (vcpu->arch.exception.has_error_code) {
7321 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
7322 vmcs12->idt_vectoring_error_code =
7323 vcpu->arch.exception.error_code;
7324 }
7325
7326 vmcs12->idt_vectoring_info_field = idt_vectoring;
7327 } else if (vcpu->arch.nmi_pending) {
7328 vmcs12->idt_vectoring_info_field =
7329 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
7330 } else if (vcpu->arch.interrupt.pending) {
7331 nr = vcpu->arch.interrupt.nr;
7332 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7333
7334 if (vcpu->arch.interrupt.soft) {
7335 idt_vectoring |= INTR_TYPE_SOFT_INTR;
7336 vmcs12->vm_entry_instruction_len =
7337 vcpu->arch.event_exit_inst_len;
7338 } else
7339 idt_vectoring |= INTR_TYPE_EXT_INTR;
7340
7341 vmcs12->idt_vectoring_info_field = idt_vectoring;
7342 }
7343}
7344
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007345/*
7346 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7347 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7348 * and this function updates it to reflect the changes to the guest state while
7349 * L2 was running (and perhaps made some exits which were handled directly by L0
7350 * without going back to L1), and to reflect the exit reason.
7351 * Note that we do not have to copy here all VMCS fields, just those that
7352 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7353 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7354 * which already writes to vmcs12 directly.
7355 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007356static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007357{
7358 /* update guest state fields: */
7359 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7360 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7361
7362 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7363 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7364 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7365 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7366
7367 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7368 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7369 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7370 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7371 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7372 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7373 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7374 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7375 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7376 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7377 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7378 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7379 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7380 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7381 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7382 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7383 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7384 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7385 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7386 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7387 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7388 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7389 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7390 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7391 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7392 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7393 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7394 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7395 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7396 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7397 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7398 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7399 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7400 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7401 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7402 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7403
7404 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
7405 vmcs12->guest_interruptibility_info =
7406 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7407 vmcs12->guest_pending_dbg_exceptions =
7408 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7409
Jan Kiszkac18911a2013-03-13 16:06:41 +01007410 vmcs12->vm_entry_controls =
7411 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
7412 (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
7413
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007414 /* TODO: These cannot have changed unless we have MSR bitmaps and
7415 * the relevant bit asks not to trap the change */
7416 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02007417 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007418 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7419 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7420 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7421 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7422
7423 /* update exit information fields: */
7424
Jan Kiszka957c8972013-02-24 14:11:34 +01007425 vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007426 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7427
7428 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7429 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007430 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007431 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7432 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7433
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007434 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
7435 /* vm_entry_intr_info_field is cleared on exit. Emulate this
7436 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007437 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007438
7439 /*
7440 * Transfer the event that L0 or L1 may wanted to inject into
7441 * L2 to IDT_VECTORING_INFO_FIELD.
7442 */
7443 vmcs12_save_pending_event(vcpu, vmcs12);
7444 }
7445
7446 /*
7447 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
7448 * preserved above and would only end up incorrectly in L1.
7449 */
7450 vcpu->arch.nmi_injected = false;
7451 kvm_clear_exception_queue(vcpu);
7452 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007453}
7454
7455/*
7456 * A part of what we need to when the nested L2 guest exits and we want to
7457 * run its L1 parent, is to reset L1's guest state to the host state specified
7458 * in vmcs12.
7459 * This function is to be called not only on normal nested exit, but also on
7460 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7461 * Failures During or After Loading Guest State").
7462 * This function should be called when the active VMCS is L1's (vmcs01).
7463 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007464static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
7465 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007466{
7467 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7468 vcpu->arch.efer = vmcs12->host_ia32_efer;
7469 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7470 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7471 else
7472 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7473 vmx_set_efer(vcpu, vcpu->arch.efer);
7474
7475 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7476 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
Jan Kiszkac4627c72013-03-03 20:47:11 +01007477 vmx_set_rflags(vcpu, X86_EFLAGS_BIT1);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007478 /*
7479 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7480 * actually changed, because it depends on the current state of
7481 * fpu_active (which may have changed).
7482 * Note that vmx_set_cr0 refers to efer set above.
7483 */
7484 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7485 /*
7486 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7487 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7488 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7489 */
7490 update_exception_bitmap(vcpu);
7491 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7492 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7493
7494 /*
7495 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7496 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7497 */
7498 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7499 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7500
7501 /* shadow page tables on either EPT or shadow page tables */
7502 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7503 kvm_mmu_reset_context(vcpu);
7504
7505 if (enable_vpid) {
7506 /*
7507 * Trivially support vpid by letting L2s share their parent
7508 * L1's vpid. TODO: move to a more elaborate solution, giving
7509 * each L2 its own vpid and exposing the vpid feature to L1.
7510 */
7511 vmx_flush_tlb(vcpu);
7512 }
7513
7514
7515 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7516 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7517 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7518 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7519 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7520 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7521 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7522 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7523 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7524 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7525 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7526 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7527 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7528 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7529 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7530
7531 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7532 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7533 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7534 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7535 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007536
7537 kvm_set_dr(vcpu, 7, 0x400);
7538 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007539}
7540
7541/*
7542 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7543 * and modify vmcs12 to make it see what it would expect to see there if
7544 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7545 */
7546static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7547{
7548 struct vcpu_vmx *vmx = to_vmx(vcpu);
7549 int cpu;
7550 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7551
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007552 /* trying to cancel vmlaunch/vmresume is a bug */
7553 WARN_ON_ONCE(vmx->nested.nested_run_pending);
7554
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007555 leave_guest_mode(vcpu);
7556 prepare_vmcs12(vcpu, vmcs12);
7557
7558 cpu = get_cpu();
7559 vmx->loaded_vmcs = &vmx->vmcs01;
7560 vmx_vcpu_put(vcpu);
7561 vmx_vcpu_load(vcpu, cpu);
7562 vcpu->cpu = cpu;
7563 put_cpu();
7564
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007565 vmx_segment_cache_clear(vmx);
7566
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007567 /* if no vmcs02 cache requested, remove the one we used */
7568 if (VMCS02_POOL_SIZE == 0)
7569 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7570
7571 load_vmcs12_host_state(vcpu, vmcs12);
7572
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007573 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007574 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7575
7576 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7577 vmx->host_rsp = 0;
7578
7579 /* Unpin physical memory we referred to in vmcs02 */
7580 if (vmx->nested.apic_access_page) {
7581 nested_release_page(vmx->nested.apic_access_page);
7582 vmx->nested.apic_access_page = 0;
7583 }
7584
7585 /*
7586 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7587 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7588 * success or failure flag accordingly.
7589 */
7590 if (unlikely(vmx->fail)) {
7591 vmx->fail = 0;
7592 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7593 } else
7594 nested_vmx_succeed(vcpu);
7595}
7596
Nadav Har'El7c177932011-05-25 23:12:04 +03007597/*
7598 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7599 * 23.7 "VM-entry failures during or after loading guest state" (this also
7600 * lists the acceptable exit-reason and exit-qualification parameters).
7601 * It should only be called before L2 actually succeeded to run, and when
7602 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7603 */
7604static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7605 struct vmcs12 *vmcs12,
7606 u32 reason, unsigned long qualification)
7607{
7608 load_vmcs12_host_state(vcpu, vmcs12);
7609 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7610 vmcs12->exit_qualification = qualification;
7611 nested_vmx_succeed(vcpu);
7612}
7613
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007614static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7615 struct x86_instruction_info *info,
7616 enum x86_intercept_stage stage)
7617{
7618 return X86EMUL_CONTINUE;
7619}
7620
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007621static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007622 .cpu_has_kvm_support = cpu_has_kvm_support,
7623 .disabled_by_bios = vmx_disabled_by_bios,
7624 .hardware_setup = hardware_setup,
7625 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007626 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007627 .hardware_enable = hardware_enable,
7628 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007629 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007630
7631 .vcpu_create = vmx_create_vcpu,
7632 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007633 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007634
Avi Kivity04d2cc72007-09-10 18:10:54 +03007635 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007636 .vcpu_load = vmx_vcpu_load,
7637 .vcpu_put = vmx_vcpu_put,
7638
Jan Kiszkac8639012012-09-21 05:42:55 +02007639 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007640 .get_msr = vmx_get_msr,
7641 .set_msr = vmx_set_msr,
7642 .get_segment_base = vmx_get_segment_base,
7643 .get_segment = vmx_get_segment,
7644 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007645 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007646 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007647 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007648 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007649 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007650 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007651 .set_cr3 = vmx_set_cr3,
7652 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007653 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007654 .get_idt = vmx_get_idt,
7655 .set_idt = vmx_set_idt,
7656 .get_gdt = vmx_get_gdt,
7657 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007658 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007659 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007660 .get_rflags = vmx_get_rflags,
7661 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007662 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007663 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007664
7665 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007666
Avi Kivity6aa8b732006-12-10 02:21:36 -08007667 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007668 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007669 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007670 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7671 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007672 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007673 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007674 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007675 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007676 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007677 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007678 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007679 .get_nmi_mask = vmx_get_nmi_mask,
7680 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007681 .enable_nmi_window = enable_nmi_window,
7682 .enable_irq_window = enable_irq_window,
7683 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08007684 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007685 .vm_has_apicv = vmx_vm_has_apicv,
7686 .load_eoi_exitmap = vmx_load_eoi_exitmap,
7687 .hwapic_irr_update = vmx_hwapic_irr_update,
7688 .hwapic_isr_update = vmx_hwapic_isr_update,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007689
Izik Eiduscbc94022007-10-25 00:29:55 +02007690 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007691 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007692 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007693
Avi Kivity586f9602010-11-18 13:09:54 +02007694 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007695
Sheng Yang17cc3932010-01-05 19:02:27 +08007696 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007697
7698 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007699
7700 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007701 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007702
7703 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007704
7705 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007706
Joerg Roedel4051b182011-03-25 09:44:49 +01007707 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08007708 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007709 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007710 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007711 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007712 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007713
7714 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007715
7716 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007717};
7718
7719static int __init vmx_init(void)
7720{
Yang Zhang8d146952013-01-25 10:18:50 +08007721 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03007722
7723 rdmsrl_safe(MSR_EFER, &host_efer);
7724
7725 for (i = 0; i < NR_VMX_MSR; ++i)
7726 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007727
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007728 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007729 if (!vmx_io_bitmap_a)
7730 return -ENOMEM;
7731
Guo Chao2106a542012-06-15 11:31:56 +08007732 r = -ENOMEM;
7733
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007734 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007735 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007736 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007737
Avi Kivity58972972009-02-24 22:26:47 +02007738 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007739 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007740 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007741
Yang Zhang8d146952013-01-25 10:18:50 +08007742 vmx_msr_bitmap_legacy_x2apic =
7743 (unsigned long *)__get_free_page(GFP_KERNEL);
7744 if (!vmx_msr_bitmap_legacy_x2apic)
7745 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08007746
Avi Kivity58972972009-02-24 22:26:47 +02007747 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007748 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08007749 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08007750
Yang Zhang8d146952013-01-25 10:18:50 +08007751 vmx_msr_bitmap_longmode_x2apic =
7752 (unsigned long *)__get_free_page(GFP_KERNEL);
7753 if (!vmx_msr_bitmap_longmode_x2apic)
7754 goto out4;
Avi Kivity58972972009-02-24 22:26:47 +02007755
He, Qingfdef3ad2007-04-30 09:45:24 +03007756 /*
7757 * Allow direct access to the PC debug port (it is often used for I/O
7758 * delays, but the vmexits simply slow things down).
7759 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007760 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7761 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007762
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007763 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007764
Avi Kivity58972972009-02-24 22:26:47 +02007765 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7766 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007767
Sheng Yang2384d2b2008-01-17 15:14:33 +08007768 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7769
Avi Kivity0ee75be2010-04-28 15:39:01 +03007770 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7771 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007772 if (r)
Yang Zhang458f2122013-04-08 15:26:33 +08007773 goto out5;
Sheng Yang25c5f222008-03-28 13:18:56 +08007774
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007775#ifdef CONFIG_KEXEC
7776 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7777 crash_vmclear_local_loaded_vmcss);
7778#endif
7779
Avi Kivity58972972009-02-24 22:26:47 +02007780 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7781 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7782 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7783 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7784 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7785 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Yang Zhang8d146952013-01-25 10:18:50 +08007786 memcpy(vmx_msr_bitmap_legacy_x2apic,
7787 vmx_msr_bitmap_legacy, PAGE_SIZE);
7788 memcpy(vmx_msr_bitmap_longmode_x2apic,
7789 vmx_msr_bitmap_longmode, PAGE_SIZE);
7790
Yang Zhangc7c9c562013-01-25 10:18:51 +08007791 if (enable_apicv_reg_vid) {
Yang Zhang8d146952013-01-25 10:18:50 +08007792 for (msr = 0x800; msr <= 0x8ff; msr++)
7793 vmx_disable_intercept_msr_read_x2apic(msr);
7794
7795 /* According SDM, in x2apic mode, the whole id reg is used.
7796 * But in KVM, it only use the highest eight bits. Need to
7797 * intercept it */
7798 vmx_enable_intercept_msr_read_x2apic(0x802);
7799 /* TMCCT */
7800 vmx_enable_intercept_msr_read_x2apic(0x839);
7801 /* TPR */
7802 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08007803 /* EOI */
7804 vmx_disable_intercept_msr_write_x2apic(0x80b);
7805 /* SELF-IPI */
7806 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08007807 }
He, Qingfdef3ad2007-04-30 09:45:24 +03007808
Avi Kivity089d0342009-03-23 18:26:32 +02007809 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007810 kvm_mmu_set_mask_ptes(0ull,
7811 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
7812 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
7813 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007814 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007815 kvm_enable_tdp();
7816 } else
7817 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007818
He, Qingfdef3ad2007-04-30 09:45:24 +03007819 return 0;
7820
Yang Zhang458f2122013-04-08 15:26:33 +08007821out5:
7822 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08007823out4:
Avi Kivity58972972009-02-24 22:26:47 +02007824 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08007825out3:
7826 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08007827out2:
Avi Kivity58972972009-02-24 22:26:47 +02007828 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007829out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007830 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007831out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007832 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007833 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007834}
7835
7836static void __exit vmx_exit(void)
7837{
Yang Zhang8d146952013-01-25 10:18:50 +08007838 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
7839 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02007840 free_page((unsigned long)vmx_msr_bitmap_legacy);
7841 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007842 free_page((unsigned long)vmx_io_bitmap_b);
7843 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007844
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007845#ifdef CONFIG_KEXEC
7846 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
7847 synchronize_rcu();
7848#endif
7849
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007850 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007851}
7852
7853module_init(vmx_init)
7854module_exit(vmx_exit)