blob: fed1a940ca5d7604768af1f4256a180de350997a [file] [log] [blame]
Hyungwon Hwang77bbd892015-06-12 21:59:02 +09001/*
2 * Copyright (C) 2015 Samsung Electronics Co.Ltd
3 * Authors:
4 * Hyungwon Hwang <human.hwang@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundationr
9 */
10
11#include <linux/platform_device.h>
12#include <video/of_videomode.h>
13#include <linux/of_address.h>
14#include <video/videomode.h>
15#include <linux/module.h>
16#include <linux/delay.h>
17#include <linux/mutex.h>
18#include <linux/of.h>
19#include <linux/of_graph.h>
20#include <linux/clk.h>
Marek Szyprowski622688f32016-02-03 13:42:49 +010021#include <linux/component.h>
Hyungwon Hwang77bbd892015-06-12 21:59:02 +090022#include <drm/drmP.h>
23#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
25
26/* Sysreg registers for MIC */
27#define DSD_CFG_MUX 0x1004
28#define MIC0_RGB_MUX (1 << 0)
29#define MIC0_I80_MUX (1 << 1)
30#define MIC0_ON_MUX (1 << 5)
31
32/* MIC registers */
33#define MIC_OP 0x0
34#define MIC_IP_VER 0x0004
35#define MIC_V_TIMING_0 0x0008
36#define MIC_V_TIMING_1 0x000C
37#define MIC_IMG_SIZE 0x0010
38#define MIC_INPUT_TIMING_0 0x0014
39#define MIC_INPUT_TIMING_1 0x0018
40#define MIC_2D_OUTPUT_TIMING_0 0x001C
41#define MIC_2D_OUTPUT_TIMING_1 0x0020
42#define MIC_2D_OUTPUT_TIMING_2 0x0024
43#define MIC_3D_OUTPUT_TIMING_0 0x0028
44#define MIC_3D_OUTPUT_TIMING_1 0x002C
45#define MIC_3D_OUTPUT_TIMING_2 0x0030
46#define MIC_CORE_PARA_0 0x0034
47#define MIC_CORE_PARA_1 0x0038
48#define MIC_CTC_CTRL 0x0040
49#define MIC_RD_DATA 0x0044
50
51#define MIC_UPD_REG (1 << 31)
52#define MIC_ON_REG (1 << 30)
53#define MIC_TD_ON_REG (1 << 29)
54#define MIC_BS_CHG_OUT (1 << 16)
55#define MIC_VIDEO_TYPE(x) (((x) & 0xf) << 12)
56#define MIC_PSR_EN (1 << 5)
57#define MIC_SW_RST (1 << 4)
58#define MIC_ALL_RST (1 << 3)
59#define MIC_CORE_VER_CONTROL (1 << 2)
60#define MIC_MODE_SEL_COMMAND_MODE (1 << 1)
61#define MIC_MODE_SEL_MASK (1 << 1)
62#define MIC_CORE_EN (1 << 0)
63
64#define MIC_V_PULSE_WIDTH(x) (((x) & 0x3fff) << 16)
65#define MIC_V_PERIOD_LINE(x) ((x) & 0x3fff)
66
67#define MIC_VBP_SIZE(x) (((x) & 0x3fff) << 16)
68#define MIC_VFP_SIZE(x) ((x) & 0x3fff)
69
70#define MIC_IMG_V_SIZE(x) (((x) & 0x3fff) << 16)
71#define MIC_IMG_H_SIZE(x) ((x) & 0x3fff)
72
73#define MIC_H_PULSE_WIDTH_IN(x) (((x) & 0x3fff) << 16)
74#define MIC_H_PERIOD_PIXEL_IN(x) ((x) & 0x3fff)
75
76#define MIC_HBP_SIZE_IN(x) (((x) & 0x3fff) << 16)
77#define MIC_HFP_SIZE_IN(x) ((x) & 0x3fff)
78
79#define MIC_H_PULSE_WIDTH_2D(x) (((x) & 0x3fff) << 16)
80#define MIC_H_PERIOD_PIXEL_2D(x) ((x) & 0x3fff)
81
82#define MIC_HBP_SIZE_2D(x) (((x) & 0x3fff) << 16)
83#define MIC_HFP_SIZE_2D(x) ((x) & 0x3fff)
84
85#define MIC_BS_SIZE_2D(x) ((x) & 0x3fff)
86
87enum {
88 ENDPOINT_DECON_NODE,
89 ENDPOINT_DSI_NODE,
90 NUM_ENDPOINTS
91};
92
93static char *clk_names[] = { "pclk_mic0", "sclk_rgb_vclk_to_mic0" };
94#define NUM_CLKS ARRAY_SIZE(clk_names)
95static DEFINE_MUTEX(mic_mutex);
96
97struct exynos_mic {
98 struct device *dev;
99 void __iomem *reg;
100 struct regmap *sysreg;
101 struct clk *clks[NUM_CLKS];
102
103 bool i80_mode;
104 struct videomode vm;
105 struct drm_encoder *encoder;
106 struct drm_bridge bridge;
107
108 bool enabled;
109};
110
111static void mic_set_path(struct exynos_mic *mic, bool enable)
112{
113 int ret;
114 unsigned int val;
115
116 ret = regmap_read(mic->sysreg, DSD_CFG_MUX, &val);
117 if (ret) {
118 DRM_ERROR("mic: Failed to read system register\n");
119 return;
120 }
121
122 if (enable) {
123 if (mic->i80_mode)
124 val |= MIC0_I80_MUX;
125 else
126 val |= MIC0_RGB_MUX;
127
128 val |= MIC0_ON_MUX;
129 } else
130 val &= ~(MIC0_RGB_MUX | MIC0_I80_MUX | MIC0_ON_MUX);
131
Dan Carpenter36ffc2b2016-03-25 23:05:59 +0300132 ret = regmap_write(mic->sysreg, DSD_CFG_MUX, val);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900133 if (ret)
134 DRM_ERROR("mic: Failed to read system register\n");
135}
136
137static int mic_sw_reset(struct exynos_mic *mic)
138{
139 unsigned int retry = 100;
140 int ret;
141
142 writel(MIC_SW_RST, mic->reg + MIC_OP);
143
144 while (retry-- > 0) {
145 ret = readl(mic->reg + MIC_OP);
146 if (!(ret & MIC_SW_RST))
147 return 0;
148
149 udelay(10);
150 }
151
152 return -ETIMEDOUT;
153}
154
155static void mic_set_porch_timing(struct exynos_mic *mic)
156{
157 struct videomode vm = mic->vm;
158 u32 reg;
159
160 reg = MIC_V_PULSE_WIDTH(vm.vsync_len) +
161 MIC_V_PERIOD_LINE(vm.vsync_len + vm.vactive +
162 vm.vback_porch + vm.vfront_porch);
163 writel(reg, mic->reg + MIC_V_TIMING_0);
164
165 reg = MIC_VBP_SIZE(vm.vback_porch) +
166 MIC_VFP_SIZE(vm.vfront_porch);
167 writel(reg, mic->reg + MIC_V_TIMING_1);
168
169 reg = MIC_V_PULSE_WIDTH(vm.hsync_len) +
170 MIC_V_PERIOD_LINE(vm.hsync_len + vm.hactive +
171 vm.hback_porch + vm.hfront_porch);
172 writel(reg, mic->reg + MIC_INPUT_TIMING_0);
173
174 reg = MIC_VBP_SIZE(vm.hback_porch) +
175 MIC_VFP_SIZE(vm.hfront_porch);
176 writel(reg, mic->reg + MIC_INPUT_TIMING_1);
177}
178
179static void mic_set_img_size(struct exynos_mic *mic)
180{
181 struct videomode *vm = &mic->vm;
182 u32 reg;
183
184 reg = MIC_IMG_H_SIZE(vm->hactive) +
185 MIC_IMG_V_SIZE(vm->vactive);
186
187 writel(reg, mic->reg + MIC_IMG_SIZE);
188}
189
190static void mic_set_output_timing(struct exynos_mic *mic)
191{
192 struct videomode vm = mic->vm;
193 u32 reg, bs_size_2d;
194
195 DRM_DEBUG("w: %u, h: %u\n", vm.hactive, vm.vactive);
196 bs_size_2d = ((vm.hactive >> 2) << 1) + (vm.vactive % 4);
197 reg = MIC_BS_SIZE_2D(bs_size_2d);
198 writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_2);
199
200 if (!mic->i80_mode) {
201 reg = MIC_H_PULSE_WIDTH_2D(vm.hsync_len) +
202 MIC_H_PERIOD_PIXEL_2D(vm.hsync_len + bs_size_2d +
203 vm.hback_porch + vm.hfront_porch);
204 writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_0);
205
206 reg = MIC_HBP_SIZE_2D(vm.hback_porch) +
207 MIC_H_PERIOD_PIXEL_2D(vm.hfront_porch);
208 writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_1);
209 }
210}
211
212static void mic_set_reg_on(struct exynos_mic *mic, bool enable)
213{
214 u32 reg = readl(mic->reg + MIC_OP);
215
216 if (enable) {
217 reg &= ~(MIC_MODE_SEL_MASK | MIC_CORE_VER_CONTROL | MIC_PSR_EN);
218 reg |= (MIC_CORE_EN | MIC_BS_CHG_OUT | MIC_ON_REG);
219
220 reg &= ~MIC_MODE_SEL_COMMAND_MODE;
221 if (mic->i80_mode)
222 reg |= MIC_MODE_SEL_COMMAND_MODE;
223 } else {
224 reg &= ~MIC_CORE_EN;
225 }
226
227 reg |= MIC_UPD_REG;
228 writel(reg, mic->reg + MIC_OP);
229}
230
231static struct device_node *get_remote_node(struct device_node *from, int reg)
232{
233 struct device_node *endpoint = NULL, *remote_node = NULL;
234
235 endpoint = of_graph_get_endpoint_by_regs(from, reg, -1);
236 if (!endpoint) {
237 DRM_ERROR("mic: Failed to find remote port from %s",
238 from->full_name);
239 goto exit;
240 }
241
242 remote_node = of_graph_get_remote_port_parent(endpoint);
243 if (!remote_node) {
244 DRM_ERROR("mic: Failed to find remote port parent from %s",
245 from->full_name);
246 goto exit;
247 }
248
249exit:
250 of_node_put(endpoint);
251 return remote_node;
252}
253
254static int parse_dt(struct exynos_mic *mic)
255{
256 int ret = 0, i, j;
257 struct device_node *remote_node;
258 struct device_node *nodes[3];
259
260 /*
261 * The order of endpoints does matter.
262 * The first node must be for decon and the second one must be for dsi.
263 */
264 for (i = 0, j = 0; i < NUM_ENDPOINTS; i++) {
265 remote_node = get_remote_node(mic->dev->of_node, i);
266 if (!remote_node) {
267 ret = -EPIPE;
268 goto exit;
269 }
270 nodes[j++] = remote_node;
271
272 switch (i) {
273 case ENDPOINT_DECON_NODE:
274 /* decon node */
275 if (of_get_child_by_name(remote_node,
276 "i80-if-timings"))
277 mic->i80_mode = 1;
278
279 break;
280 case ENDPOINT_DSI_NODE:
281 /* panel node */
282 remote_node = get_remote_node(remote_node, 1);
283 if (!remote_node) {
284 ret = -EPIPE;
285 goto exit;
286 }
287 nodes[j++] = remote_node;
288
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900289 break;
290 default:
291 DRM_ERROR("mic: Unknown endpoint from MIC");
292 break;
293 }
294 }
295
296exit:
297 while (--j > -1)
298 of_node_put(nodes[j]);
299
300 return ret;
301}
302
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100303static void mic_disable(struct drm_bridge *bridge) { }
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900304
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100305static void mic_post_disable(struct drm_bridge *bridge)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900306{
307 struct exynos_mic *mic = bridge->driver_private;
308 int i;
309
310 mutex_lock(&mic_mutex);
311 if (!mic->enabled)
312 goto already_disabled;
313
314 mic_set_path(mic, 0);
315
316 for (i = NUM_CLKS - 1; i > -1; i--)
317 clk_disable_unprepare(mic->clks[i]);
318
319 mic->enabled = 0;
320
321already_disabled:
322 mutex_unlock(&mic_mutex);
323}
324
Hoegeun Kwone87eb572017-01-05 19:20:06 +0900325static void mic_mode_set(struct drm_bridge *bridge,
326 struct drm_display_mode *mode,
327 struct drm_display_mode *adjusted_mode)
328{
329 struct exynos_mic *mic = bridge->driver_private;
330
331 mutex_lock(&mic_mutex);
332 drm_display_mode_to_videomode(mode, &mic->vm);
333 mutex_unlock(&mic_mutex);
334}
335
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100336static void mic_pre_enable(struct drm_bridge *bridge)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900337{
338 struct exynos_mic *mic = bridge->driver_private;
339 int ret, i;
340
341 mutex_lock(&mic_mutex);
342 if (mic->enabled)
343 goto already_enabled;
344
345 for (i = 0; i < NUM_CLKS; i++) {
346 ret = clk_prepare_enable(mic->clks[i]);
347 if (ret < 0) {
348 DRM_ERROR("Failed to enable clock (%s)\n",
349 clk_names[i]);
350 goto turn_off_clks;
351 }
352 }
353
354 mic_set_path(mic, 1);
355
356 ret = mic_sw_reset(mic);
357 if (ret) {
358 DRM_ERROR("Failed to reset\n");
359 goto turn_off_clks;
360 }
361
362 if (!mic->i80_mode)
363 mic_set_porch_timing(mic);
364 mic_set_img_size(mic);
365 mic_set_output_timing(mic);
366 mic_set_reg_on(mic, 1);
367 mic->enabled = 1;
368 mutex_unlock(&mic_mutex);
369
370 return;
371
372turn_off_clks:
373 while (--i > -1)
374 clk_disable_unprepare(mic->clks[i]);
375already_enabled:
376 mutex_unlock(&mic_mutex);
377}
378
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100379static void mic_enable(struct drm_bridge *bridge) { }
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900380
Marek Szyprowski622688f32016-02-03 13:42:49 +0100381static const struct drm_bridge_funcs mic_bridge_funcs = {
382 .disable = mic_disable,
383 .post_disable = mic_post_disable,
Hoegeun Kwone87eb572017-01-05 19:20:06 +0900384 .mode_set = mic_mode_set,
Marek Szyprowski622688f32016-02-03 13:42:49 +0100385 .pre_enable = mic_pre_enable,
386 .enable = mic_enable,
387};
388
389static int exynos_mic_bind(struct device *dev, struct device *master,
390 void *data)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900391{
Marek Szyprowski622688f32016-02-03 13:42:49 +0100392 struct exynos_mic *mic = dev_get_drvdata(dev);
393 int ret;
394
395 mic->bridge.funcs = &mic_bridge_funcs;
396 mic->bridge.of_node = dev->of_node;
397 mic->bridge.driver_private = mic;
398 ret = drm_bridge_add(&mic->bridge);
399 if (ret)
400 DRM_ERROR("mic: Failed to add MIC to the global bridge list\n");
401
402 return ret;
403}
404
405static void exynos_mic_unbind(struct device *dev, struct device *master,
406 void *data)
407{
408 struct exynos_mic *mic = dev_get_drvdata(dev);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900409 int i;
410
411 mutex_lock(&mic_mutex);
412 if (!mic->enabled)
413 goto already_disabled;
414
415 for (i = NUM_CLKS - 1; i > -1; i--)
416 clk_disable_unprepare(mic->clks[i]);
417
418already_disabled:
419 mutex_unlock(&mic_mutex);
Marek Szyprowski622688f32016-02-03 13:42:49 +0100420
421 drm_bridge_remove(&mic->bridge);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900422}
423
Marek Szyprowski622688f32016-02-03 13:42:49 +0100424static const struct component_ops exynos_mic_component_ops = {
425 .bind = exynos_mic_bind,
426 .unbind = exynos_mic_unbind,
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900427};
428
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100429static int exynos_mic_probe(struct platform_device *pdev)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900430{
431 struct device *dev = &pdev->dev;
432 struct exynos_mic *mic;
433 struct resource res;
434 int ret, i;
435
436 mic = devm_kzalloc(dev, sizeof(*mic), GFP_KERNEL);
437 if (!mic) {
438 DRM_ERROR("mic: Failed to allocate memory for MIC object\n");
439 ret = -ENOMEM;
440 goto err;
441 }
442
443 mic->dev = dev;
444
445 ret = parse_dt(mic);
446 if (ret)
447 goto err;
448
449 ret = of_address_to_resource(dev->of_node, 0, &res);
450 if (ret) {
451 DRM_ERROR("mic: Failed to get mem region for MIC\n");
452 goto err;
453 }
454 mic->reg = devm_ioremap(dev, res.start, resource_size(&res));
455 if (!mic->reg) {
456 DRM_ERROR("mic: Failed to remap for MIC\n");
457 ret = -ENOMEM;
458 goto err;
459 }
460
461 mic->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
462 "samsung,disp-syscon");
463 if (IS_ERR(mic->sysreg)) {
464 DRM_ERROR("mic: Failed to get system register.\n");
Dan Carpenter6c9c1582016-03-17 13:32:15 +0300465 ret = PTR_ERR(mic->sysreg);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900466 goto err;
467 }
468
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900469 for (i = 0; i < NUM_CLKS; i++) {
Marek Szyprowski38b5e5f2016-02-03 13:42:48 +0100470 mic->clks[i] = devm_clk_get(dev, clk_names[i]);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900471 if (IS_ERR(mic->clks[i])) {
472 DRM_ERROR("mic: Failed to get clock (%s)\n",
473 clk_names[i]);
474 ret = PTR_ERR(mic->clks[i]);
475 goto err;
476 }
477 }
478
Marek Szyprowski622688f32016-02-03 13:42:49 +0100479 platform_set_drvdata(pdev, mic);
480
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900481 DRM_DEBUG_KMS("MIC has been probed\n");
Marek Szyprowski622688f32016-02-03 13:42:49 +0100482 return component_add(dev, &exynos_mic_component_ops);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900483
484err:
485 return ret;
486}
487
488static int exynos_mic_remove(struct platform_device *pdev)
489{
Marek Szyprowski622688f32016-02-03 13:42:49 +0100490 component_del(&pdev->dev, &exynos_mic_component_ops);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900491 return 0;
492}
493
494static const struct of_device_id exynos_mic_of_match[] = {
495 { .compatible = "samsung,exynos5433-mic" },
496 { }
497};
498MODULE_DEVICE_TABLE(of, exynos_mic_of_match);
499
500struct platform_driver mic_driver = {
501 .probe = exynos_mic_probe,
502 .remove = exynos_mic_remove,
503 .driver = {
504 .name = "exynos-mic",
505 .owner = THIS_MODULE,
506 .of_match_table = exynos_mic_of_match,
507 },
508};