blob: 4a56e7d626a64ff1c8fae0a576c28514a85c93d4 [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
Dave Airlie7c1c2872008-11-28 14:22:24 +100034#include "drm_sarea.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "radeon_drm.h"
36#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100037#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Alex Deucher9f184092008-05-28 11:21:25 +100039#include "radeon_microcode.h"
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#define RADEON_FIFO_DEBUG 0
42
Dave Airlie84b1fd12007-07-11 15:53:27 +100043static int radeon_do_cleanup_cp(struct drm_device * dev);
Jerome Glisse54f961a2008-08-13 09:46:31 +100044static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
David Millerb07fa022009-02-12 02:15:37 -080046static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
47{
48 u32 val;
49
50 if (dev_priv->flags & RADEON_IS_AGP) {
51 val = DRM_READ32(dev_priv->ring_rptr, off);
52 } else {
53 val = *(((volatile u32 *)
54 dev_priv->ring_rptr->handle) +
55 (off / sizeof(u32)));
56 val = le32_to_cpu(val);
57 }
58 return val;
59}
60
61u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
62{
63 if (dev_priv->writeback_works)
64 return radeon_read_ring_rptr(dev_priv, 0);
65 else
66 return RADEON_READ(RADEON_CP_RB_RPTR);
67}
68
69static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
70{
71 if (dev_priv->flags & RADEON_IS_AGP)
72 DRM_WRITE32(dev_priv->ring_rptr, off, val);
73 else
74 *(((volatile u32 *) dev_priv->ring_rptr->handle) +
75 (off / sizeof(u32))) = cpu_to_le32(val);
76}
77
78void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
79{
80 radeon_write_ring_rptr(dev_priv, 0, val);
81}
82
83u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
84{
85 if (dev_priv->writeback_works)
86 return radeon_read_ring_rptr(dev_priv,
87 RADEON_SCRATCHOFF(index));
88 else
89 return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
90}
91
Alex Deucher45e51902008-05-28 13:28:59 +100092static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +100093{
94 u32 ret;
95 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
96 ret = RADEON_READ(R520_MC_IND_DATA);
97 RADEON_WRITE(R520_MC_IND_INDEX, 0);
98 return ret;
99}
100
Alex Deucher45e51902008-05-28 13:28:59 +1000101static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
102{
103 u32 ret;
104 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
105 ret = RADEON_READ(RS480_NB_MC_DATA);
106 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
107 return ret;
108}
109
Maciej Cencora60f92682008-02-19 21:32:45 +1000110static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
111{
Alex Deucher45e51902008-05-28 13:28:59 +1000112 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +1000113 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +1000114 ret = RADEON_READ(RS690_MC_DATA);
115 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
116 return ret;
117}
118
119static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
120{
Alex Deucherf0738e92008-10-16 17:12:02 +1000121 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
122 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000123 return RS690_READ_MCIND(dev_priv, addr);
124 else
125 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +1000126}
127
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000128u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
129{
130
131 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000132 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Alex Deucherf0738e92008-10-16 17:12:02 +1000133 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
134 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000135 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000136 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000137 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000138 else
139 return RADEON_READ(RADEON_MC_FB_LOCATION);
140}
141
142static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
143{
144 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000145 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000146 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
147 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000148 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000149 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000150 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000151 else
152 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
153}
154
155static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
156{
157 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000158 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000159 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
160 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000161 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000162 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000163 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000164 else
165 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
166}
167
Dave Airlie70b13d52008-06-19 11:40:44 +1000168static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
169{
170 u32 agp_base_hi = upper_32_bits(agp_base);
171 u32 agp_base_lo = agp_base & 0xffffffff;
172
173 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
174 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
175 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherf0738e92008-10-16 17:12:02 +1000176 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
177 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000178 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
179 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
180 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
181 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
182 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000183 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
184 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Alex Deucher5cfb6952008-06-19 12:38:29 +1000185 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000186 RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
Dave Airlie70b13d52008-06-19 11:40:44 +1000187 } else {
188 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
189 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
190 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
191 }
192}
193
Dave Airlie84b1fd12007-07-11 15:53:27 +1000194static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
196 drm_radeon_private_t *dev_priv = dev->dev_private;
197
198 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
199 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
200}
201
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000202static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
Dave Airlieea98a922005-09-11 20:28:11 +1000204 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
205 return RADEON_READ(RADEON_PCIE_DATA);
206}
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000209static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700211 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000212 printk("RBBM_STATUS = 0x%08x\n",
213 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
214 printk("CP_RB_RTPR = 0x%08x\n",
215 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
216 printk("CP_RB_WTPR = 0x%08x\n",
217 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
218 printk("AIC_CNTL = 0x%08x\n",
219 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
220 printk("AIC_STAT = 0x%08x\n",
221 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
222 printk("AIC_PT_BASE = 0x%08x\n",
223 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
224 printk("TLB_ADDR = 0x%08x\n",
225 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
226 printk("TLB_DATA = 0x%08x\n",
227 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228}
229#endif
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231/* ================================================================
232 * Engine, FIFO control
233 */
234
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000235static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
237 u32 tmp;
238 int i;
239
240 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
241
Alex Deucher259434a2008-05-28 11:51:12 +1000242 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
243 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
244 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
245 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Alex Deucher259434a2008-05-28 11:51:12 +1000247 for (i = 0; i < dev_priv->usec_timeout; i++) {
248 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
249 & RADEON_RB3D_DC_BUSY)) {
250 return 0;
251 }
252 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 }
Alex Deucher259434a2008-05-28 11:51:12 +1000254 } else {
Jerome Glisse54f961a2008-08-13 09:46:31 +1000255 /* don't flush or purge cache here or lockup */
256 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 }
258
259#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000260 DRM_ERROR("failed!\n");
261 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000263 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000266static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267{
268 int i;
269
270 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
271
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000272 for (i = 0; i < dev_priv->usec_timeout; i++) {
273 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
274 & RADEON_RBBM_FIFOCNT_MASK);
275 if (slots >= entries)
276 return 0;
277 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000279 DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000280 RADEON_READ(RADEON_RBBM_STATUS),
281 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000284 DRM_ERROR("failed!\n");
285 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000287 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288}
289
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000290static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291{
292 int i, ret;
293
294 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
295
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000296 ret = radeon_do_wait_for_fifo(dev_priv, 64);
297 if (ret)
298 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000300 for (i = 0; i < dev_priv->usec_timeout; i++) {
301 if (!(RADEON_READ(RADEON_RBBM_STATUS)
302 & RADEON_RBBM_ACTIVE)) {
303 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 return 0;
305 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000306 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000308 DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000309 RADEON_READ(RADEON_RBBM_STATUS),
310 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000313 DRM_ERROR("failed!\n");
314 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000316 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317}
318
Alex Deucher5b92c402008-05-28 11:57:40 +1000319static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
320{
321 uint32_t gb_tile_config, gb_pipe_sel = 0;
322
323 /* RS4xx/RS6xx/R4xx/R5xx */
324 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
325 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
326 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
327 } else {
328 /* R3xx */
329 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
330 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
331 dev_priv->num_gb_pipes = 2;
332 } else {
333 /* R3Vxx */
334 dev_priv->num_gb_pipes = 1;
335 }
336 }
337 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
338
339 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
340
341 switch (dev_priv->num_gb_pipes) {
342 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
343 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
344 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
345 default:
346 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
347 }
348
349 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
350 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
351 RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
352 }
353 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
354 radeon_do_wait_for_idle(dev_priv);
355 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
356 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
357 R300_DC_AUTOFLUSH_ENABLE |
358 R300_DC_DC_DISABLE_IGNORE_PE));
359
360
361}
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363/* ================================================================
364 * CP control, initialization
365 */
366
367/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000368static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
370 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000371 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000373 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000375 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000376 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
377 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
378 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
379 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
380 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
381 DRM_INFO("Loading R100 Microcode\n");
382 for (i = 0; i < 256; i++) {
383 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
384 R100_cp_microcode[i][1]);
385 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
386 R100_cp_microcode[i][0]);
387 }
388 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
389 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
390 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
391 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000393 for (i = 0; i < 256; i++) {
394 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
395 R200_cp_microcode[i][1]);
396 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
397 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 }
Alex Deucher9f184092008-05-28 11:21:25 +1000399 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
400 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
401 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
402 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000403 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000404 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000406 for (i = 0; i < 256; i++) {
407 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
408 R300_cp_microcode[i][1]);
409 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
410 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
Alex Deucher9f184092008-05-28 11:21:25 +1000412 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000413 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
Alex Deucher9f184092008-05-28 11:21:25 +1000414 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
415 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000416 for (i = 0; i < 256; i++) {
417 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000418 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000419 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000420 R420_cp_microcode[i][0]);
421 }
Alex Deucherf0738e92008-10-16 17:12:02 +1000422 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
423 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
424 DRM_INFO("Loading RS690/RS740 Microcode\n");
Alex Deucher9f184092008-05-28 11:21:25 +1000425 for (i = 0; i < 256; i++) {
426 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
427 RS690_cp_microcode[i][1]);
428 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
429 RS690_cp_microcode[i][0]);
430 }
431 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
432 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
433 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
434 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
435 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
436 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
437 DRM_INFO("Loading R500 Microcode\n");
438 for (i = 0; i < 256; i++) {
439 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
440 R520_cp_microcode[i][1]);
441 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
442 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 }
444 }
445}
446
447/* Flush any pending commands to the CP. This should only be used just
448 * prior to a wait for idle, as it informs the engine that the command
449 * stream is ending.
450 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000451static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000453 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454#if 0
455 u32 tmp;
456
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000457 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
458 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459#endif
460}
461
462/* Wait for the CP to go idle.
463 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000464int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465{
466 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000467 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000469 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
471 RADEON_PURGE_CACHE();
472 RADEON_PURGE_ZCACHE();
473 RADEON_WAIT_UNTIL_IDLE();
474
475 ADVANCE_RING();
476 COMMIT_RING();
477
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000478 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
481/* Start the Command Processor.
482 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000483static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000486 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000488 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000490 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492 dev_priv->cp_running = 1;
493
Jerome Glisse54f961a2008-08-13 09:46:31 +1000494 BEGIN_RING(8);
495 /* isync can only be written through cp on r5xx write it here */
496 OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
497 OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
498 RADEON_ISYNC_ANY3D_IDLE2D |
499 RADEON_ISYNC_WAIT_IDLEGUI |
500 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 RADEON_PURGE_CACHE();
502 RADEON_PURGE_ZCACHE();
503 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 ADVANCE_RING();
505 COMMIT_RING();
Jerome Glisse54f961a2008-08-13 09:46:31 +1000506
507 dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508}
509
510/* Reset the Command Processor. This will not flush any pending
511 * commands, so you must wait for the CP command stream to complete
512 * before calling this routine.
513 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000514static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000517 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000519 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
520 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
521 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 dev_priv->ring.tail = cur_read_ptr;
523}
524
525/* Stop the Command Processor. This will not flush any pending
526 * commands, so you must flush the command stream and wait for the CP
527 * to go idle before calling this routine.
528 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000529static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000531 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000533 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535 dev_priv->cp_running = 0;
536}
537
538/* Reset the engine. This will stop the CP if it is running.
539 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000540static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541{
542 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000543 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000544 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000546 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Alex Deucherd396db32008-05-28 11:54:06 +1000548 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
549 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000550 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
551 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000553 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
554 RADEON_FORCEON_MCLKA |
555 RADEON_FORCEON_MCLKB |
556 RADEON_FORCEON_YCLKA |
557 RADEON_FORCEON_YCLKB |
558 RADEON_FORCEON_MC |
559 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Alex Deucherd396db32008-05-28 11:54:06 +1000562 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
Alex Deucherd396db32008-05-28 11:54:06 +1000564 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
565 RADEON_SOFT_RESET_CP |
566 RADEON_SOFT_RESET_HI |
567 RADEON_SOFT_RESET_SE |
568 RADEON_SOFT_RESET_RE |
569 RADEON_SOFT_RESET_PP |
570 RADEON_SOFT_RESET_E2 |
571 RADEON_SOFT_RESET_RB));
572 RADEON_READ(RADEON_RBBM_SOFT_RESET);
573 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
574 ~(RADEON_SOFT_RESET_CP |
575 RADEON_SOFT_RESET_HI |
576 RADEON_SOFT_RESET_SE |
577 RADEON_SOFT_RESET_RE |
578 RADEON_SOFT_RESET_PP |
579 RADEON_SOFT_RESET_E2 |
580 RADEON_SOFT_RESET_RB)));
581 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Alex Deucherd396db32008-05-28 11:54:06 +1000583 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000584 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
585 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
586 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
587 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Alex Deucher5b92c402008-05-28 11:57:40 +1000589 /* setup the raster pipes */
590 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
591 radeon_init_pipes(dev_priv);
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000594 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596 /* The CP is no longer running after an engine reset */
597 dev_priv->cp_running = 0;
598
599 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000600 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602 return 0;
603}
604
Dave Airlie84b1fd12007-07-11 15:53:27 +1000605static void radeon_cp_init_ring_buffer(struct drm_device * dev,
etienne3d161182009-02-20 09:44:45 +1000606 drm_radeon_private_t *dev_priv,
607 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
etienne3d161182009-02-20 09:44:45 +1000609 struct drm_radeon_master_private *master_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 u32 ring_start, cur_read_ptr;
611 u32 tmp;
Dave Airliebc5f4522007-11-05 12:50:58 +1000612
Dave Airlied5ea7022006-03-19 19:37:55 +1100613 /* Initialize the memory controller. With new memory map, the fb location
614 * is not changed, it should have been properly initialized already. Part
615 * of the problem is that the code below is bogus, assuming the GART is
616 * always appended to the fb which is not necessarily the case
617 */
618 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000619 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100620 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
621 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000624 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000625 radeon_write_agp_base(dev_priv, dev->agp->base);
626
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000627 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000628 (((dev_priv->gart_vm_start - 1 +
629 dev_priv->gart_size) & 0xffff0000) |
630 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
632 ring_start = (dev_priv->cp_ring->offset
633 - dev->agp->base
634 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100635 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636#endif
637 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100638 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 + dev_priv->gart_vm_start);
640
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000641 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000644 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000647 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
648 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
649 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 dev_priv->ring.tail = cur_read_ptr;
651
652#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000653 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000654 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
655 dev_priv->ring_rptr->offset
656 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 } else
658#endif
659 {
David Millere8a89432009-02-12 02:15:44 -0800660 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
661 dev_priv->ring_rptr->offset
662 - ((unsigned long) dev->sg->virtual)
663 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 }
665
Dave Airlied5ea7022006-03-19 19:37:55 +1100666 /* Set ring buffer size */
667#ifdef __BIG_ENDIAN
668 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000669 RADEON_BUF_SWAP_32BIT |
670 (dev_priv->ring.fetch_size_l2ow << 18) |
671 (dev_priv->ring.rptr_update_l2qw << 8) |
672 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100673#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000674 RADEON_WRITE(RADEON_CP_RB_CNTL,
675 (dev_priv->ring.fetch_size_l2ow << 18) |
676 (dev_priv->ring.rptr_update_l2qw << 8) |
677 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100678#endif
679
Dave Airlied5ea7022006-03-19 19:37:55 +1100680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 /* Initialize the scratch register pointer. This will cause
682 * the scratch register values to be written out to memory
683 * whenever they are updated.
684 *
685 * We simply put this behind the ring read pointer, this works
686 * with PCI GART as well as (whatever kind of) AGP GART
687 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000688 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
689 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000691 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
Dave Airlied5ea7022006-03-19 19:37:55 +1100693 /* Turn on bus mastering */
Alex Deucher4e270e92008-10-28 07:48:34 +1000694 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000695 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Alex Deucher4e270e92008-10-28 07:48:34 +1000696 /* rs600/rs690/rs740 */
697 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
Alex Deucheredc6f382008-10-17 09:21:45 +1000698 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
Alex Deucher4e270e92008-10-28 07:48:34 +1000699 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
700 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
701 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
702 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
703 /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
Alex Deucheredc6f382008-10-17 09:21:45 +1000704 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
705 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
706 } /* PCIE cards appears to not need this */
Dave Airlied5ea7022006-03-19 19:37:55 +1100707
David Millerb07fa022009-02-12 02:15:37 -0800708 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000709 RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100710
David Millerb07fa022009-02-12 02:15:37 -0800711 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000712 RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100713
David Millerb07fa022009-02-12 02:15:37 -0800714 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000715 RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100716
etienne3d161182009-02-20 09:44:45 +1000717 /* reset sarea copies of these */
718 master_priv = file_priv->master->driver_priv;
719 if (master_priv->sarea_priv) {
720 master_priv->sarea_priv->last_frame = 0;
721 master_priv->sarea_priv->last_dispatch = 0;
722 master_priv->sarea_priv->last_clear = 0;
723 }
724
Dave Airlied5ea7022006-03-19 19:37:55 +1100725 radeon_do_wait_for_idle(dev_priv);
726
727 /* Sync everything up */
728 RADEON_WRITE(RADEON_ISYNC_CNTL,
729 (RADEON_ISYNC_ANY2D_IDLE3D |
730 RADEON_ISYNC_ANY3D_IDLE2D |
731 RADEON_ISYNC_WAIT_IDLEGUI |
732 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
733
734}
735
736static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
737{
738 u32 tmp;
739
Dave Airlie6b79d522008-09-02 10:10:16 +1000740 /* Start with assuming that writeback doesn't work */
741 dev_priv->writeback_works = 0;
742
Dave Airlied5ea7022006-03-19 19:37:55 +1100743 /* Writeback doesn't seem to work everywhere, test it here and possibly
744 * enable it if it appears to work
745 */
David Millerb07fa022009-02-12 02:15:37 -0800746 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
747
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000748 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000750 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
David Millerb07fa022009-02-12 02:15:37 -0800751 u32 val;
752
753 val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
754 if (val == 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000756 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 }
758
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000759 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100761 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 } else {
763 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100764 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000766 if (radeon_no_wb == 1) {
767 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100768 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000770
771 if (!dev_priv->writeback_works) {
772 /* Disable writeback to avoid unnecessary bus master transfer */
773 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
774 RADEON_RB_NO_UPDATE);
775 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
776 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777}
778
Dave Airlief2b04cd2007-05-08 15:19:23 +1000779/* Enable or disable IGP GART on the chip */
780static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
781{
Maciej Cencora60f92682008-02-19 21:32:45 +1000782 u32 temp;
783
784 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000785 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000786 dev_priv->gart_vm_start,
787 (long)dev_priv->gart_info.bus_addr,
788 dev_priv->gart_size);
789
Alex Deucher45e51902008-05-28 13:28:59 +1000790 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
Alex Deucherf0738e92008-10-16 17:12:02 +1000791 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
792 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000793 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
794 RS690_BLOCK_GFX_D3_EN));
795 else
796 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000797
Alex Deucher45e51902008-05-28 13:28:59 +1000798 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
799 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000800
Alex Deucher45e51902008-05-28 13:28:59 +1000801 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
802 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
803 RS480_TLB_ENABLE |
804 RS480_GTW_LAC_EN |
805 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000806
Dave Airliefa0d71b2008-05-28 11:27:01 +1000807 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
808 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000809 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000810
Alex Deucher45e51902008-05-28 13:28:59 +1000811 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
812 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
813 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000814
Alex Deucher5cfb6952008-06-19 12:38:29 +1000815 radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
Dave Airlie3722bfc2008-05-28 11:28:27 +1000816
Maciej Cencora60f92682008-02-19 21:32:45 +1000817 dev_priv->gart_size = 32*1024*1024;
818 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
819 0xffff0000) | (dev_priv->gart_vm_start >> 16));
820
Alex Deucher45e51902008-05-28 13:28:59 +1000821 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000822
Alex Deucher45e51902008-05-28 13:28:59 +1000823 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
824 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
825 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000826
827 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000828 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
829 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000830 break;
831 DRM_UDELAY(1);
832 } while (1);
833
Alex Deucher45e51902008-05-28 13:28:59 +1000834 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
835 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000836
Maciej Cencora60f92682008-02-19 21:32:45 +1000837 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000838 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
839 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000840 break;
841 DRM_UDELAY(1);
842 } while (1);
843
Alex Deucher45e51902008-05-28 13:28:59 +1000844 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000845 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000846 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000847 }
848}
849
Dave Airlieea98a922005-09-11 20:28:11 +1000850static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851{
Dave Airlieea98a922005-09-11 20:28:11 +1000852 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
853 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Dave Airlieea98a922005-09-11 20:28:11 +1000855 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000856 dev_priv->gart_vm_start,
857 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000858 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000859 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
860 dev_priv->gart_vm_start);
861 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
862 dev_priv->gart_info.bus_addr);
863 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
864 dev_priv->gart_vm_start);
865 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
866 dev_priv->gart_vm_start +
867 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000869 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000871 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
872 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000874 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
875 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 }
877}
878
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000880static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881{
Dave Airlied985c102006-01-02 21:32:48 +1100882 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Alex Deucher45e51902008-05-28 13:28:59 +1000884 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucherf0738e92008-10-16 17:12:02 +1000885 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000886 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000887 radeon_set_igpgart(dev_priv, on);
888 return;
889 }
890
Dave Airlie54a56ac2006-09-22 04:25:09 +1000891 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000892 radeon_set_pciegart(dev_priv, on);
893 return;
894 }
895
Dave Airliebc5f4522007-11-05 12:50:58 +1000896 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100897
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000898 if (on) {
899 RADEON_WRITE(RADEON_AIC_CNTL,
900 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
902 /* set PCI GART page-table base address
903 */
Dave Airlieea98a922005-09-11 20:28:11 +1000904 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
906 /* set address range for PCI address translate
907 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000908 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
909 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
910 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
912 /* Turn off AGP aperture -- is this required for PCI GART?
913 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000914 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000915 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000917 RADEON_WRITE(RADEON_AIC_CNTL,
918 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 }
920}
921
Dave Airlie7c1c2872008-11-28 14:22:24 +1000922static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
923 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924{
Dave Airlied985c102006-01-02 21:32:48 +1100925 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000926 struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
Dave Airlied985c102006-01-02 21:32:48 +1100927
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000928 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
Dave Airlief3dd5c32006-03-25 18:09:46 +1100930 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000931 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000932 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100933 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000934 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100935 }
936
Dave Airlie54a56ac2006-09-22 04:25:09 +1000937 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100938 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000939 dev_priv->flags &= ~RADEON_IS_AGP;
940 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +1000941 && !init->is_pci) {
942 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000943 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +1100944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
Dave Airlie54a56ac2006-09-22 04:25:09 +1000946 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000947 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000949 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 }
951
952 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000953 if (dev_priv->usec_timeout < 1 ||
954 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
955 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000957 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 }
959
Dave Airlieddbee332007-07-11 12:16:01 +1000960 /* Enable vblank on CRTC1 for older X servers
961 */
962 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
963
Dave Airlied985c102006-01-02 21:32:48 +1100964 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000966 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 break;
968 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000969 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 break;
971 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000972 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000974
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 dev_priv->do_boxes = 0;
976 dev_priv->cp_mode = init->cp_mode;
977
978 /* We don't support anything other than bus-mastering ring mode,
979 * but the ring can be in either AGP or PCI space for the ring
980 * read pointer.
981 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000982 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
983 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
984 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000986 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 }
988
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000989 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 case 16:
991 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
992 break;
993 case 32:
994 default:
995 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
996 break;
997 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000998 dev_priv->front_offset = init->front_offset;
999 dev_priv->front_pitch = init->front_pitch;
1000 dev_priv->back_offset = init->back_offset;
1001 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001003 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 case 16:
1005 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
1006 break;
1007 case 32:
1008 default:
1009 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
1010 break;
1011 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001012 dev_priv->depth_offset = init->depth_offset;
1013 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015 /* Hardware state for depth clears. Remove this if/when we no
1016 * longer clear the depth buffer with a 3D rectangle. Hard-code
1017 * all values to prevent unwanted 3D state from slipping through
1018 * and screwing with the clear operation.
1019 */
1020 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
1021 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001022 (dev_priv->microcode_version ==
1023 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001025 dev_priv->depth_clear.rb3d_zstencilcntl =
1026 (dev_priv->depth_fmt |
1027 RADEON_Z_TEST_ALWAYS |
1028 RADEON_STENCIL_TEST_ALWAYS |
1029 RADEON_STENCIL_S_FAIL_REPLACE |
1030 RADEON_STENCIL_ZPASS_REPLACE |
1031 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
1033 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
1034 RADEON_BFACE_SOLID |
1035 RADEON_FFACE_SOLID |
1036 RADEON_FLAT_SHADE_VTX_LAST |
1037 RADEON_DIFFUSE_SHADE_FLAT |
1038 RADEON_ALPHA_SHADE_FLAT |
1039 RADEON_SPECULAR_SHADE_FLAT |
1040 RADEON_FOG_SHADE_FLAT |
1041 RADEON_VTX_PIX_CENTER_OGL |
1042 RADEON_ROUND_MODE_TRUNC |
1043 RADEON_ROUND_PREC_8TH_PIX);
1044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 dev_priv->ring_offset = init->ring_offset;
1047 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
1048 dev_priv->buffers_offset = init->buffers_offset;
1049 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001050
Dave Airlie7c1c2872008-11-28 14:22:24 +10001051 master_priv->sarea = drm_getsarea(dev);
1052 if (!master_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001055 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 }
1057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001059 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001062 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001065 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001068 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
Dave Airlied1f2b552005-08-05 22:11:22 +10001070 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001072 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001075 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 }
1077
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001078 if (init->gart_textures_offset) {
1079 dev_priv->gart_textures =
1080 drm_core_findmap(dev, init->gart_textures_offset);
1081 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001084 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 }
1086 }
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001089 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie9b8d5a12009-02-07 11:15:41 +10001090 drm_core_ioremap_wc(dev_priv->cp_ring, dev);
1091 drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
1092 drm_core_ioremap_wc(dev->agp_buffer_map, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001093 if (!dev_priv->cp_ring->handle ||
1094 !dev_priv->ring_rptr->handle ||
1095 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001098 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 }
1100 } else
1101#endif
1102 {
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001103 dev_priv->cp_ring->handle =
1104 (void *)(unsigned long)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 dev_priv->ring_rptr->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001106 (void *)(unsigned long)dev_priv->ring_rptr->offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001107 dev->agp_buffer_map->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001108 (void *)(unsigned long)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001110 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1111 dev_priv->cp_ring->handle);
1112 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1113 dev_priv->ring_rptr->handle);
1114 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1115 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 }
1117
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001118 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001119 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001120 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001121 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001123 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1124 ((dev_priv->front_offset
1125 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001127 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1128 ((dev_priv->back_offset
1129 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001131 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1132 ((dev_priv->depth_offset
1133 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001136
1137 /* New let's set the memory map ... */
1138 if (dev_priv->new_memmap) {
1139 u32 base = 0;
1140
1141 DRM_INFO("Setting GART location based on new memory map\n");
1142
1143 /* If using AGP, try to locate the AGP aperture at the same
1144 * location in the card and on the bus, though we have to
1145 * align it down.
1146 */
1147#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001148 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001149 base = dev->agp->base;
1150 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001151 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1152 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001153 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1154 dev->agp->base);
1155 base = 0;
1156 }
1157 }
1158#endif
1159 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1160 if (base == 0) {
1161 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001162 if (base < dev_priv->fb_location ||
1163 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001164 base = dev_priv->fb_location
1165 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001166 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001167 dev_priv->gart_vm_start = base & 0xffc00000u;
1168 if (dev_priv->gart_vm_start != base)
1169 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1170 base, dev_priv->gart_vm_start);
1171 } else {
1172 DRM_INFO("Setting GART location based on old memory map\n");
1173 dev_priv->gart_vm_start = dev_priv->fb_location +
1174 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1175 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
1177#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001178 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001180 - dev->agp->base
1181 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 else
1183#endif
1184 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001185 - (unsigned long)dev->sg->virtual
1186 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001188 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1189 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1190 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1191 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001193 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1194 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 + init->ring_size / sizeof(u32));
1196 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001197 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Roland Scheidegger576cc452008-02-07 14:59:24 +10001199 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1200 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1201
1202 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1203 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001204 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
1206 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1207
1208#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001209 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001211 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 } else
1213#endif
1214 {
Dave Airlieb05c2382008-03-17 10:24:24 +10001215 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001216 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001217 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001218 dev_priv->gart_info.bus_addr =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001219 (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001220 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001221 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001222 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001223 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001224
Dave Airlie242e3df2008-07-15 15:48:05 +10001225 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001226 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001227 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001228
Dave Airlief2b04cd2007-05-08 15:19:23 +10001229 if (dev_priv->flags & RADEON_IS_PCIE)
1230 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1231 else
1232 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001233 dev_priv->gart_info.gart_table_location =
1234 DRM_ATI_GART_FB;
1235
Dave Airlief26c4732006-01-02 17:18:39 +11001236 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001237 dev_priv->gart_info.addr,
1238 dev_priv->pcigart_offset);
1239 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001240 if (dev_priv->flags & RADEON_IS_IGPGART)
1241 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1242 else
1243 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001244 dev_priv->gart_info.gart_table_location =
1245 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001246 dev_priv->gart_info.addr = NULL;
1247 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001248 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001249 DRM_ERROR
1250 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001251 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001252 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001253 }
1254 }
1255
1256 if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001257 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001259 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 }
1261
1262 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001263 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 }
1265
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001266 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001267 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
1269 dev_priv->last_buf = 0;
1270
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001271 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001272 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
1274 return 0;
1275}
1276
Dave Airlie84b1fd12007-07-11 15:53:27 +10001277static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278{
1279 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001280 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
1282 /* Make sure interrupts are disabled here because the uninstall ioctl
1283 * may not have been called from userspace and after dev_private
1284 * is freed, it's too late.
1285 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001286 if (dev->irq_enabled)
1287 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
1289#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001290 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001291 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001292 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001293 dev_priv->cp_ring = NULL;
1294 }
1295 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001296 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001297 dev_priv->ring_rptr = NULL;
1298 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001299 if (dev->agp_buffer_map != NULL) {
1300 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 dev->agp_buffer_map = NULL;
1302 }
1303 } else
1304#endif
1305 {
Dave Airlied985c102006-01-02 21:32:48 +11001306
1307 if (dev_priv->gart_info.bus_addr) {
1308 /* Turn off PCI GART */
1309 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001310 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1311 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001312 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001313
Dave Airlied985c102006-01-02 21:32:48 +11001314 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1315 {
Dave Airlief26c4732006-01-02 17:18:39 +11001316 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001317 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 /* only clear to the start of flags */
1321 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1322
1323 return 0;
1324}
1325
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001326/* This code will reinit the Radeon CP hardware after a resume from disc.
1327 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 * here we make sure that all Radeon hardware initialisation is re-done without
1329 * affecting running applications.
1330 *
1331 * Charl P. Botha <http://cpbotha.net>
1332 */
etienne3d161182009-02-20 09:44:45 +10001333static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334{
1335 drm_radeon_private_t *dev_priv = dev->dev_private;
1336
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001337 if (!dev_priv) {
1338 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001339 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 }
1341
1342 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1343
1344#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001345 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001347 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 } else
1349#endif
1350 {
1351 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001352 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 }
1354
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001355 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001356 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001358 radeon_do_engine_reset(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001359 radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
1361 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1362
1363 return 0;
1364}
1365
Eric Anholtc153f452007-09-03 12:06:45 +10001366int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
Eric Anholtc153f452007-09-03 12:06:45 +10001368 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Eric Anholt6c340ea2007-08-25 20:23:09 +10001370 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Eric Anholtc153f452007-09-03 12:06:45 +10001372 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001373 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001374
Eric Anholtc153f452007-09-03 12:06:45 +10001375 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 case RADEON_INIT_CP:
1377 case RADEON_INIT_R200_CP:
1378 case RADEON_INIT_R300_CP:
Dave Airlie7c1c2872008-11-28 14:22:24 +10001379 return radeon_do_init_cp(dev, init, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001381 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 }
1383
Eric Anholt20caafa2007-08-25 19:22:43 +10001384 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385}
1386
Eric Anholtc153f452007-09-03 12:06:45 +10001387int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001390 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Eric Anholt6c340ea2007-08-25 20:23:09 +10001392 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001394 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001395 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 return 0;
1397 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001398 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001399 DRM_DEBUG("called with bogus CP mode (%d)\n",
1400 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 return 0;
1402 }
1403
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001404 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
1406 return 0;
1407}
1408
1409/* Stop the CP. The engine must have been idled before calling this
1410 * routine.
1411 */
Eric Anholtc153f452007-09-03 12:06:45 +10001412int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001415 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001417 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
Eric Anholt6c340ea2007-08-25 20:23:09 +10001419 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 if (!dev_priv->cp_running)
1422 return 0;
1423
1424 /* Flush any pending CP commands. This ensures any outstanding
1425 * commands are exectuted by the engine before we turn it off.
1426 */
Eric Anholtc153f452007-09-03 12:06:45 +10001427 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001428 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 }
1430
1431 /* If we fail to make the engine go idle, we return an error
1432 * code so that the DRM ioctl wrapper can try again.
1433 */
Eric Anholtc153f452007-09-03 12:06:45 +10001434 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001435 ret = radeon_do_cp_idle(dev_priv);
1436 if (ret)
1437 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 }
1439
1440 /* Finally, we can turn off the CP. If the engine isn't idle,
1441 * we will get some dropped triangles as they won't be fully
1442 * rendered before the CP is shut down.
1443 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001444 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
1446 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001447 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448
1449 return 0;
1450}
1451
Dave Airlie84b1fd12007-07-11 15:53:27 +10001452void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453{
1454 drm_radeon_private_t *dev_priv = dev->dev_private;
1455 int i, ret;
1456
1457 if (dev_priv) {
1458 if (dev_priv->cp_running) {
1459 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001460 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1462#ifdef __linux__
1463 schedule();
1464#else
1465 tsleep(&ret, PZERO, "rdnrel", 1);
1466#endif
1467 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001468 radeon_do_cp_stop(dev_priv);
1469 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 }
1471
1472 /* Disable *all* interrupts */
1473 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001474 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001476 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001478 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1479 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1480 16 * i, 0);
1481 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1482 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 }
1484 }
1485
1486 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001487 radeon_mem_takedown(&(dev_priv->gart_heap));
1488 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
1490 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001491 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 }
1493}
1494
1495/* Just reset the CP ring. Called as part of an X Server engine reset.
1496 */
Eric Anholtc153f452007-09-03 12:06:45 +10001497int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001500 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Eric Anholt6c340ea2007-08-25 20:23:09 +10001502 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001504 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001505 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001506 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 }
1508
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001509 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
1511 /* The CP is no longer running after an engine reset */
1512 dev_priv->cp_running = 0;
1513
1514 return 0;
1515}
1516
Eric Anholtc153f452007-09-03 12:06:45 +10001517int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001520 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
Eric Anholt6c340ea2007-08-25 20:23:09 +10001522 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001524 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525}
1526
1527/* Added by Charl P. Botha to call radeon_do_resume_cp().
1528 */
Eric Anholtc153f452007-09-03 12:06:45 +10001529int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
etienne3d161182009-02-20 09:44:45 +10001531 return radeon_do_resume_cp(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532}
1533
Eric Anholtc153f452007-09-03 12:06:45 +10001534int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001536 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Eric Anholt6c340ea2007-08-25 20:23:09 +10001538 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001540 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541}
1542
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543/* ================================================================
1544 * Fullscreen mode
1545 */
1546
1547/* KW: Deprecated to say the least:
1548 */
Eric Anholtc153f452007-09-03 12:06:45 +10001549int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550{
1551 return 0;
1552}
1553
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554/* ================================================================
1555 * Freelist management
1556 */
1557
1558/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1559 * bufs until freelist code is used. Note this hides a problem with
1560 * the scratch register * (used to keep track of last buffer
1561 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001562 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 *
1564 * KW: It's also a good way to find free buffers quickly.
1565 *
1566 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1567 * sleep. However, bugs in older versions of radeon_accel.c mean that
1568 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001569 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 * However, it does leave open a potential deadlock where all the
1571 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001572 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 */
1574
Dave Airlie056219e2007-07-11 16:17:42 +10001575struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576{
Dave Airliecdd55a22007-07-11 16:32:08 +10001577 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 drm_radeon_private_t *dev_priv = dev->dev_private;
1579 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001580 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 int i, t;
1582 int start;
1583
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001584 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 dev_priv->last_buf = 0;
1586
1587 start = dev_priv->last_buf;
1588
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001589 for (t = 0; t < dev_priv->usec_timeout; t++) {
David Millerb07fa022009-02-12 02:15:37 -08001590 u32 done_age = GET_SCRATCH(dev_priv, 1);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001591 DRM_DEBUG("done_age = %d\n", done_age);
1592 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 buf = dma->buflist[i];
1594 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001595 if (buf->file_priv == NULL || (buf->pending &&
1596 buf_priv->age <=
1597 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 dev_priv->stats.requested_bufs++;
1599 buf->pending = 0;
1600 return buf;
1601 }
1602 start = 0;
1603 }
1604
1605 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001606 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 dev_priv->stats.freelist_loops++;
1608 }
1609 }
1610
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001611 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 return NULL;
1613}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001614
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001616struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617{
Dave Airliecdd55a22007-07-11 16:32:08 +10001618 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 drm_radeon_private_t *dev_priv = dev->dev_private;
1620 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001621 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 int i, t;
1623 int start;
David Millerb07fa022009-02-12 02:15:37 -08001624 u32 done_age;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
David Millerb07fa022009-02-12 02:15:37 -08001626 done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001627 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 dev_priv->last_buf = 0;
1629
1630 start = dev_priv->last_buf;
1631 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001632
1633 for (t = 0; t < 2; t++) {
1634 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 buf = dma->buflist[i];
1636 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001637 if (buf->file_priv == 0 || (buf->pending &&
1638 buf_priv->age <=
1639 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 dev_priv->stats.requested_bufs++;
1641 buf->pending = 0;
1642 return buf;
1643 }
1644 }
1645 start = 0;
1646 }
1647
1648 return NULL;
1649}
1650#endif
1651
Dave Airlie84b1fd12007-07-11 15:53:27 +10001652void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
Dave Airliecdd55a22007-07-11 16:32:08 +10001654 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 drm_radeon_private_t *dev_priv = dev->dev_private;
1656 int i;
1657
1658 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001659 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001660 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1662 buf_priv->age = 0;
1663 }
1664}
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666/* ================================================================
1667 * CP command submission
1668 */
1669
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001670int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671{
1672 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1673 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001674 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001676 for (i = 0; i < dev_priv->usec_timeout; i++) {
1677 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
1679 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001680 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001682 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1686
1687 if (head != last_head)
1688 i = 0;
1689 last_head = head;
1690
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001691 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 }
1693
1694 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1695#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001696 radeon_status(dev_priv);
1697 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001699 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700}
1701
Eric Anholt6c340ea2007-08-25 20:23:09 +10001702static int radeon_cp_get_buffers(struct drm_device *dev,
1703 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001704 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705{
1706 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001707 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001709 for (i = d->granted_count; i < d->request_count; i++) {
1710 buf = radeon_freelist_get(dev);
1711 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001712 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713
Eric Anholt6c340ea2007-08-25 20:23:09 +10001714 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001716 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1717 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001718 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001719 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1720 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001721 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
1723 d->granted_count++;
1724 }
1725 return 0;
1726}
1727
Eric Anholtc153f452007-09-03 12:06:45 +10001728int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729{
Dave Airliecdd55a22007-07-11 16:32:08 +10001730 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001732 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
Eric Anholt6c340ea2007-08-25 20:23:09 +10001734 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 /* Please don't send us buffers.
1737 */
Eric Anholtc153f452007-09-03 12:06:45 +10001738 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001739 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001740 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001741 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 }
1743
1744 /* We'll send you buffers.
1745 */
Eric Anholtc153f452007-09-03 12:06:45 +10001746 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001747 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001748 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001749 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 }
1751
Eric Anholtc153f452007-09-03 12:06:45 +10001752 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
Eric Anholtc153f452007-09-03 12:06:45 +10001754 if (d->request_count) {
1755 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 }
1757
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 return ret;
1759}
1760
Dave Airlie22eae942005-11-10 22:16:34 +11001761int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762{
1763 drm_radeon_private_t *dev_priv;
1764 int ret = 0;
1765
1766 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1767 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001768 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
1770 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1771 dev->dev_private = (void *)dev_priv;
1772 dev_priv->flags = flags;
1773
Dave Airlie54a56ac2006-09-22 04:25:09 +10001774 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 case CHIP_R100:
1776 case CHIP_RV200:
1777 case CHIP_R200:
1778 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001779 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001780 case CHIP_R420:
Alex Deucheredc6f382008-10-17 09:21:45 +10001781 case CHIP_R423:
Dave Airlieb15ec362006-08-19 17:43:52 +10001782 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001783 case CHIP_RV515:
1784 case CHIP_R520:
1785 case CHIP_RV570:
1786 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001787 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 break;
1789 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001790 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 break;
1792 }
Dave Airlie414ed532005-08-16 20:43:16 +10001793
1794 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001795 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001796 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001797 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001798 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001799 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001800
Dave Airlie78538bf2008-11-11 17:56:16 +10001801 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1802 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1803 _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
1804 if (ret != 0)
1805 return ret;
1806
Keith Packard52440212008-11-18 09:30:25 -08001807 ret = drm_vblank_init(dev, 2);
1808 if (ret) {
1809 radeon_driver_unload(dev);
1810 return ret;
1811 }
1812
Dave Airlie414ed532005-08-16 20:43:16 +10001813 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001814 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 return ret;
1816}
1817
Dave Airlie7c1c2872008-11-28 14:22:24 +10001818int radeon_master_create(struct drm_device *dev, struct drm_master *master)
1819{
1820 struct drm_radeon_master_private *master_priv;
1821 unsigned long sareapage;
1822 int ret;
1823
1824 master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
1825 if (!master_priv)
1826 return -ENOMEM;
1827
1828 /* prebuild the SAREA */
Dave Airliebdf539a2008-12-18 16:56:11 +10001829 sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001830 ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
1831 &master_priv->sarea);
1832 if (ret) {
1833 DRM_ERROR("SAREA setup failed\n");
1834 return ret;
1835 }
1836 master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
1837 master_priv->sarea_priv->pfCurrentPage = 0;
1838
1839 master->driver_priv = master_priv;
1840 return 0;
1841}
1842
1843void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
1844{
1845 struct drm_radeon_master_private *master_priv = master->driver_priv;
1846
1847 if (!master_priv)
1848 return;
1849
1850 if (master_priv->sarea_priv &&
1851 master_priv->sarea_priv->pfCurrentPage != 0)
1852 radeon_cp_dispatch_flip(dev, master);
1853
1854 master_priv->sarea_priv = NULL;
1855 if (master_priv->sarea)
Dave Airlie4e74f362008-12-19 10:23:14 +11001856 drm_rmmap_locked(dev, master_priv->sarea);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001857
1858 drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
1859
1860 master->driver_priv = NULL;
1861}
1862
Dave Airlie22eae942005-11-10 22:16:34 +11001863/* Create mappings for registers and framebuffer so userland doesn't necessarily
1864 * have to find them.
1865 */
1866int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001867{
1868 int ret;
1869 drm_local_map_t *map;
1870 drm_radeon_private_t *dev_priv = dev->dev_private;
1871
Dave Airlief2b04cd2007-05-08 15:19:23 +10001872 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1873
Dave Airlie7fc86862007-11-05 10:45:27 +10001874 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1875 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001876 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1877 _DRM_WRITE_COMBINING, &map);
1878 if (ret != 0)
1879 return ret;
1880
1881 return 0;
1882}
1883
Dave Airlie22eae942005-11-10 22:16:34 +11001884int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885{
1886 drm_radeon_private_t *dev_priv = dev->dev_private;
1887
1888 DRM_DEBUG("\n");
Dave Airlie78538bf2008-11-11 17:56:16 +10001889
1890 drm_rmmap(dev, dev_priv->mmio);
1891
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1893
1894 dev->dev_private = NULL;
1895 return 0;
1896}