blob: c79dc78746fcbf27e25530c4c94fe0e4f588eef8 [file] [log] [blame]
Yuval Mintze712d522015-10-26 11:02:27 +02001/* QLogic qede NIC Driver
2* Copyright (c) 2015 QLogic Corporation
3*
4* This software is available under the terms of the GNU General Public License
5* (GPL) Version 2, available from the file COPYING in the main directory of
6* this source tree.
7*/
8
9#ifndef _QEDE_H_
10#define _QEDE_H_
11#include <linux/compiler.h>
12#include <linux/version.h>
13#include <linux/workqueue.h>
14#include <linux/netdevice.h>
15#include <linux/interrupt.h>
16#include <linux/bitmap.h>
17#include <linux/kernel.h>
18#include <linux/mutex.h>
Mintz, Yuval496e0512016-11-29 16:47:09 +020019#include <linux/bpf.h>
Yuval Mintze712d522015-10-26 11:02:27 +020020#include <linux/io.h>
21#include <linux/qed/common_hsi.h>
22#include <linux/qed/eth_common.h>
23#include <linux/qed/qed_if.h>
24#include <linux/qed/qed_chain.h>
25#include <linux/qed/qed_eth_if.h>
26
27#define QEDE_MAJOR_VERSION 8
Manish Chopra831a8e62016-06-30 02:35:22 -040028#define QEDE_MINOR_VERSION 10
Yuval Mintz05fafbf2016-08-19 09:33:31 +030029#define QEDE_REVISION_VERSION 9
Yuval Mintz7c2d7d72016-04-10 12:43:02 +030030#define QEDE_ENGINEERING_VERSION 20
Yuval Mintze712d522015-10-26 11:02:27 +020031#define DRV_MODULE_VERSION __stringify(QEDE_MAJOR_VERSION) "." \
32 __stringify(QEDE_MINOR_VERSION) "." \
33 __stringify(QEDE_REVISION_VERSION) "." \
34 __stringify(QEDE_ENGINEERING_VERSION)
35
Yuval Mintze712d522015-10-26 11:02:27 +020036#define DRV_MODULE_SYM qede
37
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020038struct qede_stats {
39 u64 no_buff_discards;
Sudarsana Reddy Kalluru1a5a3662016-08-16 10:51:01 -040040 u64 packet_too_big_discard;
41 u64 ttl0_discard;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020042 u64 rx_ucast_bytes;
43 u64 rx_mcast_bytes;
44 u64 rx_bcast_bytes;
45 u64 rx_ucast_pkts;
46 u64 rx_mcast_pkts;
47 u64 rx_bcast_pkts;
48 u64 mftag_filter_discards;
49 u64 mac_filter_discards;
50 u64 tx_ucast_bytes;
51 u64 tx_mcast_bytes;
52 u64 tx_bcast_bytes;
53 u64 tx_ucast_pkts;
54 u64 tx_mcast_pkts;
55 u64 tx_bcast_pkts;
56 u64 tx_err_drop_pkts;
57 u64 coalesced_pkts;
58 u64 coalesced_events;
59 u64 coalesced_aborts_num;
60 u64 non_coalesced_pkts;
61 u64 coalesced_bytes;
62
63 /* port */
64 u64 rx_64_byte_packets;
Yuval Mintzd4967cf2016-04-22 08:41:01 +030065 u64 rx_65_to_127_byte_packets;
66 u64 rx_128_to_255_byte_packets;
67 u64 rx_256_to_511_byte_packets;
68 u64 rx_512_to_1023_byte_packets;
69 u64 rx_1024_to_1518_byte_packets;
70 u64 rx_1519_to_1522_byte_packets;
71 u64 rx_1519_to_2047_byte_packets;
72 u64 rx_2048_to_4095_byte_packets;
73 u64 rx_4096_to_9216_byte_packets;
74 u64 rx_9217_to_16383_byte_packets;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020075 u64 rx_crc_errors;
76 u64 rx_mac_crtl_frames;
77 u64 rx_pause_frames;
78 u64 rx_pfc_frames;
79 u64 rx_align_errors;
80 u64 rx_carrier_errors;
81 u64 rx_oversize_packets;
82 u64 rx_jabbers;
83 u64 rx_undersize_packets;
84 u64 rx_fragments;
85 u64 tx_64_byte_packets;
86 u64 tx_65_to_127_byte_packets;
87 u64 tx_128_to_255_byte_packets;
88 u64 tx_256_to_511_byte_packets;
89 u64 tx_512_to_1023_byte_packets;
90 u64 tx_1024_to_1518_byte_packets;
91 u64 tx_1519_to_2047_byte_packets;
92 u64 tx_2048_to_4095_byte_packets;
93 u64 tx_4096_to_9216_byte_packets;
94 u64 tx_9217_to_16383_byte_packets;
95 u64 tx_pause_frames;
96 u64 tx_pfc_frames;
97 u64 tx_lpi_entry_count;
98 u64 tx_total_collisions;
99 u64 brb_truncates;
100 u64 brb_discards;
101 u64 tx_mac_ctrl_frames;
102};
103
Sudarsana Reddy Kalluru7c1bfca2016-02-18 17:00:40 +0200104struct qede_vlan {
105 struct list_head list;
106 u16 vid;
107 bool configured;
108};
109
Ram Amranicee9fbd2016-10-01 21:59:56 +0300110struct qede_rdma_dev {
111 struct qedr_dev *qedr_dev;
112 struct list_head entry;
113 struct list_head roce_event_list;
114 struct workqueue_struct *roce_wq;
115};
116
Yuval Mintze712d522015-10-26 11:02:27 +0200117struct qede_dev {
118 struct qed_dev *cdev;
119 struct net_device *ndev;
120 struct pci_dev *pdev;
121
122 u32 dp_module;
123 u8 dp_level;
124
Yuval Mintzfefb0202016-05-11 16:36:19 +0300125 u32 flags;
126#define QEDE_FLAG_IS_VF BIT(0)
127#define IS_VF(edev) (!!((edev)->flags & QEDE_FLAG_IS_VF))
128
Yuval Mintze712d522015-10-26 11:02:27 +0200129 const struct qed_eth_ops *ops;
130
Mintz, Yuval80439a12016-11-29 16:47:02 +0200131 struct qed_dev_eth_info dev_info;
Yuval Mintze712d522015-10-26 11:02:27 +0200132#define QEDE_MAX_RSS_CNT(edev) ((edev)->dev_info.num_queues)
Mintz, Yuval80439a12016-11-29 16:47:02 +0200133#define QEDE_MAX_TSS_CNT(edev) ((edev)->dev_info.num_queues)
Yuval Mintze712d522015-10-26 11:02:27 +0200134
Yuval Mintz29502192015-10-26 11:02:29 +0200135 struct qede_fastpath *fp_array;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400136 u8 req_num_tx;
137 u8 fp_num_tx;
138 u8 req_num_rx;
139 u8 fp_num_rx;
140 u16 req_queues;
141 u16 num_queues;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400142#define QEDE_QUEUE_CNT(edev) ((edev)->num_queues)
143#define QEDE_RSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_tx)
Mintz, Yuval80439a12016-11-29 16:47:02 +0200144#define QEDE_TSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_rx)
Yuval Mintze712d522015-10-26 11:02:27 +0200145
146 struct qed_int_info int_info;
147 unsigned char primary_mac[ETH_ALEN];
148
149 /* Smaller private varaiant of the RTNL lock */
150 struct mutex qede_lock;
151 u32 state; /* Protected by qede_lock */
Yuval Mintz29502192015-10-26 11:02:29 +0200152 u16 rx_buf_size;
Manish Chopra3d789992016-06-30 02:35:21 -0400153 u32 rx_copybreak;
154
Yuval Mintz29502192015-10-26 11:02:29 +0200155 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
156#define ETH_OVERHEAD (ETH_HLEN + 8 + 8)
157 /* Max supported alignment is 256 (8 shift)
158 * minimal alignment shift 6 is optimal for 57xxx HW performance
159 */
160#define QEDE_RX_ALIGN_SHIFT max(6, min(8, L1_CACHE_SHIFT))
161 /* We assume skb_build() uses sizeof(struct skb_shared_info) bytes
162 * at the end of skb->data, to avoid wasting a full cache line.
163 * This reduces memory use (skb->truesize).
164 */
165#define QEDE_FW_RX_ALIGN_END \
166 max_t(u64, 1UL << QEDE_RX_ALIGN_SHIFT, \
167 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
168
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200169 struct qede_stats stats;
Sudarsana Reddy Kalluru961acde2016-04-10 12:43:01 +0300170#define QEDE_RSS_INDIR_INITED BIT(0)
171#define QEDE_RSS_KEY_INITED BIT(1)
172#define QEDE_RSS_CAPS_INITED BIT(2)
173 u32 rss_params_inited; /* bit-field to track initialized rss params */
Yuval Mintz29502192015-10-26 11:02:29 +0200174 struct qed_update_vport_rss_params rss_params;
175 u16 q_num_rx_buffers; /* Must be a power of two */
176 u16 q_num_tx_buffers; /* Must be a power of two */
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200177
Manish Chopra55482ed2016-03-04 12:35:06 -0500178 bool gro_disable;
Sudarsana Reddy Kalluru7c1bfca2016-02-18 17:00:40 +0200179 struct list_head vlan_list;
180 u16 configured_vlans;
181 u16 non_configured_vlans;
182 bool accept_any_vlan;
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200183 struct delayed_work sp_task;
184 unsigned long sp_flags;
Manish Choprab18e1702016-04-14 01:38:30 -0400185 u16 vxlan_dst_port;
Manish Chopra9a109dd2016-04-14 01:38:31 -0400186 u16 geneve_dst_port;
Ram Amranicee9fbd2016-10-01 21:59:56 +0300187
Mintz, Yuval14d39642016-10-31 07:14:23 +0200188 bool wol_enabled;
189
Ram Amranicee9fbd2016-10-01 21:59:56 +0300190 struct qede_rdma_dev rdma_info;
Mintz, Yuval496e0512016-11-29 16:47:09 +0200191
192 struct bpf_prog *xdp_prog;
Yuval Mintz29502192015-10-26 11:02:29 +0200193};
194
195enum QEDE_STATE {
196 QEDE_STATE_CLOSED,
197 QEDE_STATE_OPEN,
198};
199
200#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
201
202#define MAX_NUM_TC 8
203#define MAX_NUM_PRI 8
204
205/* The driver supports the new build_skb() API:
206 * RX ring buffer contains pointer to kmalloc() data only,
207 * skb are built only after the frame was DMA-ed.
208 */
209struct sw_rx_data {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500210 struct page *data;
211 dma_addr_t mapping;
212 unsigned int page_offset;
Yuval Mintz29502192015-10-26 11:02:29 +0200213};
214
Manish Chopra55482ed2016-03-04 12:35:06 -0500215enum qede_agg_state {
216 QEDE_AGG_STATE_NONE = 0,
217 QEDE_AGG_STATE_START = 1,
218 QEDE_AGG_STATE_ERROR = 2
219};
220
221struct qede_agg_info {
Mintz, Yuval01e23012016-11-29 16:47:00 +0200222 /* rx_buf is a data buffer that can be placed / consumed from rx bd
223 * chain. It has two purposes: We will preallocate the data buffer
224 * for each aggregation when we open the interface and will place this
225 * buffer on the rx-bd-ring when we receive TPA_START. We don't want
226 * to be in a state where allocation fails, as we can't reuse the
227 * consumer buffer in the rx-chain since FW may still be writing to it
228 * (since header needs to be modified for TPA).
229 * The second purpose is to keep a pointer to the bd buffer during
230 * aggregation.
231 */
232 struct sw_rx_data buffer;
233 dma_addr_t buffer_mapping;
234
Manish Chopra55482ed2016-03-04 12:35:06 -0500235 struct sk_buff *skb;
Mintz, Yuval01e23012016-11-29 16:47:00 +0200236
237 /* We need some structs from the start cookie until termination */
Manish Chopra55482ed2016-03-04 12:35:06 -0500238 u16 vlan_tag;
Mintz, Yuval01e23012016-11-29 16:47:00 +0200239 u16 start_cqe_bd_len;
240 u8 start_cqe_placement_offset;
241
242 u8 state;
243 u8 frag_id;
244
245 u8 tunnel_type;
Manish Chopra55482ed2016-03-04 12:35:06 -0500246};
247
Yuval Mintz29502192015-10-26 11:02:29 +0200248struct qede_rx_queue {
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200249 __le16 *hw_cons_ptr;
250 void __iomem *hw_rxq_prod_addr;
251
252 /* Required for the allocation of replacement buffers */
253 struct device *dev;
254
Mintz, Yuval496e0512016-11-29 16:47:09 +0200255 struct bpf_prog *xdp_prog;
256
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200257 u16 sw_rx_cons;
258 u16 sw_rx_prod;
259
260 u16 num_rx_buffers; /* Slowpath */
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200261 u8 data_direction;
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200262 u8 rxq_id;
263
264 u32 rx_buf_size;
265 u32 rx_buf_seg_size;
266
267 u64 rcv_pkts;
268
269 struct sw_rx_data *sw_rx_ring;
270 struct qed_chain rx_bd_ring;
271 struct qed_chain rx_comp_ring ____cacheline_aligned;
Yuval Mintz29502192015-10-26 11:02:29 +0200272
Manish Chopra55482ed2016-03-04 12:35:06 -0500273 /* GRO */
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200274 struct qede_agg_info tpa_info[ETH_TPA_MAX_AGGS_NUM];
Manish Chopra55482ed2016-03-04 12:35:06 -0500275
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200276 u64 rx_hw_errors;
277 u64 rx_alloc_errors;
278 u64 rx_ip_frags;
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200279
Mintz, Yuval496e0512016-11-29 16:47:09 +0200280 u64 xdp_no_pass;
281
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200282 void *handle;
Yuval Mintz29502192015-10-26 11:02:29 +0200283};
284
285union db_prod {
286 struct eth_db_data data;
287 u32 raw;
288};
289
290struct sw_tx_bd {
291 struct sk_buff *skb;
292 u8 flags;
293/* Set on the first BD descriptor when there is a split BD */
294#define QEDE_TSO_SPLIT_BD BIT(0)
295};
296
297struct qede_tx_queue {
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200298 u8 is_xdp;
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200299 bool is_legacy;
300 u16 sw_tx_cons;
301 u16 sw_tx_prod;
302 u16 num_tx_buffers; /* Slowpath only */
Yuval Mintz29502192015-10-26 11:02:29 +0200303
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200304 u64 xmit_pkts;
305 u64 stopped_cnt;
Yuval Mintzd8c2c7e2016-08-22 13:25:11 +0300306
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200307 __le16 *hw_cons_ptr;
308
309 /* Needed for the mapping of packets */
310 struct device *dev;
311
312 void __iomem *doorbell_addr;
313 union db_prod tx_db;
314 int index; /* Slowpath only */
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200315#define QEDE_TXQ_XDP_TO_IDX(edev, txq) ((txq)->index - \
316 QEDE_MAX_TSS_CNT(edev))
317#define QEDE_TXQ_IDX_TO_XDP(edev, idx) ((idx) + QEDE_MAX_TSS_CNT(edev))
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200318
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200319 /* Regular Tx requires skb + metadata for release purpose,
320 * while XDP requires only the pages themselves.
321 */
322 union {
323 struct sw_tx_bd *skbs;
324 struct page **pages;
325 } sw_tx_ring;
326
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200327 struct qed_chain tx_pbl;
328
329 /* Slowpath; Should be kept in end [unless missing padding] */
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200330 void *handle;
Yuval Mintz29502192015-10-26 11:02:29 +0200331};
332
333#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr.hi), \
334 le32_to_cpu((bd)->addr.lo))
335#define BD_SET_UNMAP_ADDR_LEN(bd, maddr, len) \
336 do { \
337 (bd)->addr.hi = cpu_to_le32(upper_32_bits(maddr)); \
338 (bd)->addr.lo = cpu_to_le32(lower_32_bits(maddr)); \
339 (bd)->nbytes = cpu_to_le16(len); \
340 } while (0)
341#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
342
343struct qede_fastpath {
344 struct qede_dev *edev;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400345#define QEDE_FASTPATH_TX BIT(0)
346#define QEDE_FASTPATH_RX BIT(1)
Mintz, Yuval496e0512016-11-29 16:47:09 +0200347#define QEDE_FASTPATH_XDP BIT(2)
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400348#define QEDE_FASTPATH_COMBINED (QEDE_FASTPATH_TX | QEDE_FASTPATH_RX)
349 u8 type;
350 u8 id;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200351 u8 xdp_xmit;
Yuval Mintz29502192015-10-26 11:02:29 +0200352 struct napi_struct napi;
353 struct qed_sb_info *sb_info;
354 struct qede_rx_queue *rxq;
Mintz, Yuval80439a12016-11-29 16:47:02 +0200355 struct qede_tx_queue *txq;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200356 struct qede_tx_queue *xdp_tx;
Yuval Mintz29502192015-10-26 11:02:29 +0200357
358#define VEC_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
359 char name[VEC_NAME_SIZE];
Yuval Mintze712d522015-10-26 11:02:27 +0200360};
361
362/* Debug print definitions */
363#define DP_NAME(edev) ((edev)->ndev->name)
364
Yuval Mintz29502192015-10-26 11:02:29 +0200365#define XMIT_PLAIN 0
366#define XMIT_L4_CSUM BIT(0)
367#define XMIT_LSO BIT(1)
368#define XMIT_ENC BIT(2)
Manish Chopraa1502412016-10-14 05:19:18 -0400369#define XMIT_ENC_GSO_L4_CSUM BIT(3)
Yuval Mintz29502192015-10-26 11:02:29 +0200370
371#define QEDE_CSUM_ERROR BIT(0)
372#define QEDE_CSUM_UNNECESSARY BIT(1)
Manish Chopra14db81d2016-04-14 01:38:33 -0400373#define QEDE_TUNN_CSUM_UNNECESSARY BIT(2)
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200374
Manish Choprab18e1702016-04-14 01:38:30 -0400375#define QEDE_SP_RX_MODE 1
376#define QEDE_SP_VXLAN_PORT_CONFIG 2
Manish Chopra9a109dd2016-04-14 01:38:31 -0400377#define QEDE_SP_GENEVE_PORT_CONFIG 3
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200378
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200379struct qede_reload_args {
380 void (*func)(struct qede_dev *edev, struct qede_reload_args *args);
381 union {
382 netdev_features_t features;
Mintz, Yuval496e0512016-11-29 16:47:09 +0200383 struct bpf_prog *new_prog;
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200384 u16 mtu;
385 } u;
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200386};
387
Sudarsana Reddy Kalluru489e45a2016-06-08 06:22:12 -0400388#ifdef CONFIG_DCB
389void qede_set_dcbnl_ops(struct net_device *ndev);
390#endif
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200391void qede_config_debug(uint debug, u32 *p_dp_module, u8 *p_dp_level);
392void qede_set_ethtool_ops(struct net_device *netdev);
393void qede_reload(struct qede_dev *edev,
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200394 struct qede_reload_args *args, bool is_locked);
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200395int qede_change_mtu(struct net_device *dev, int new_mtu);
396void qede_fill_by_demand_stats(struct qede_dev *edev);
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200397void __qede_lock(struct qede_dev *edev);
398void __qede_unlock(struct qede_dev *edev);
Sudarsana Reddy Kalluru16f46bf2016-04-28 20:20:54 -0400399bool qede_has_rx_work(struct qede_rx_queue *rxq);
400int qede_txq_has_work(struct qede_tx_queue *txq);
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200401void qede_recycle_rx_bd_ring(struct qede_rx_queue *rxq, u8 count);
Sudarsana Reddy Kalluru837d4eb2016-10-21 04:43:41 -0400402void qede_update_rx_prod(struct qede_dev *edev, struct qede_rx_queue *rxq);
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200403
Yuval Mintz29502192015-10-26 11:02:29 +0200404#define RX_RING_SIZE_POW 13
Sudarsana Kalluru01ef7e02015-11-30 12:25:02 +0200405#define RX_RING_SIZE ((u16)BIT(RX_RING_SIZE_POW))
Yuval Mintz29502192015-10-26 11:02:29 +0200406#define NUM_RX_BDS_MAX (RX_RING_SIZE - 1)
407#define NUM_RX_BDS_MIN 128
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400408#define NUM_RX_BDS_DEF ((u16)BIT(10) - 1)
Yuval Mintz29502192015-10-26 11:02:29 +0200409
410#define TX_RING_SIZE_POW 13
Sudarsana Kalluru01ef7e02015-11-30 12:25:02 +0200411#define TX_RING_SIZE ((u16)BIT(TX_RING_SIZE_POW))
Yuval Mintz29502192015-10-26 11:02:29 +0200412#define NUM_TX_BDS_MAX (TX_RING_SIZE - 1)
413#define NUM_TX_BDS_MIN 128
414#define NUM_TX_BDS_DEF NUM_TX_BDS_MAX
415
Jarod Wilsoncaff2a82016-10-17 15:54:08 -0400416#define QEDE_MIN_PKT_LEN 64
417#define QEDE_RX_HDR_SIZE 256
418#define QEDE_MAX_JUMBO_PACKET_SIZE 9600
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400419#define for_each_queue(i) for (i = 0; i < edev->num_queues; i++)
Yuval Mintz29502192015-10-26 11:02:29 +0200420
Yuval Mintze712d522015-10-26 11:02:27 +0200421#endif /* _QEDE_H_ */