blob: 62e80855aed1bc870e55d58b8a96e93ab27d602e [file] [log] [blame]
Ray Jui1fb37a82015-04-08 11:21:35 -07001/*
2 * Copyright (C) 2014 Hauke Mehrtens <hauke@hauke-m.de>
3 * Copyright (C) 2015 Broadcom Corporatcommon ion
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation version 2.
8 *
9 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
10 * kind, whether express or implied; without even the implied warranty
11 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <linux/kernel.h>
16#include <linux/pci.h>
17#include <linux/msi.h>
18#include <linux/clk.h>
19#include <linux/module.h>
20#include <linux/mbus.h>
21#include <linux/slab.h>
22#include <linux/delay.h>
23#include <linux/interrupt.h>
24#include <linux/platform_device.h>
25#include <linux/of_address.h>
26#include <linux/of_pci.h>
27#include <linux/of_irq.h>
28#include <linux/of_platform.h>
29#include <linux/phy/phy.h>
30
31#include "pcie-iproc.h"
32
33#define CLK_CONTROL_OFFSET 0x000
Ray Jui199ff142015-09-15 17:39:18 -070034#define EP_PERST_SOURCE_SELECT_SHIFT 2
35#define EP_PERST_SOURCE_SELECT BIT(EP_PERST_SOURCE_SELECT_SHIFT)
Ray Jui1fb37a82015-04-08 11:21:35 -070036#define EP_MODE_SURVIVE_PERST_SHIFT 1
37#define EP_MODE_SURVIVE_PERST BIT(EP_MODE_SURVIVE_PERST_SHIFT)
38#define RC_PCIE_RST_OUTPUT_SHIFT 0
39#define RC_PCIE_RST_OUTPUT BIT(RC_PCIE_RST_OUTPUT_SHIFT)
40
41#define CFG_IND_ADDR_OFFSET 0x120
42#define CFG_IND_ADDR_MASK 0x00001ffc
43
44#define CFG_IND_DATA_OFFSET 0x124
45
46#define CFG_ADDR_OFFSET 0x1f8
47#define CFG_ADDR_BUS_NUM_SHIFT 20
48#define CFG_ADDR_BUS_NUM_MASK 0x0ff00000
49#define CFG_ADDR_DEV_NUM_SHIFT 15
50#define CFG_ADDR_DEV_NUM_MASK 0x000f8000
51#define CFG_ADDR_FUNC_NUM_SHIFT 12
52#define CFG_ADDR_FUNC_NUM_MASK 0x00007000
53#define CFG_ADDR_REG_NUM_SHIFT 2
54#define CFG_ADDR_REG_NUM_MASK 0x00000ffc
55#define CFG_ADDR_CFG_TYPE_SHIFT 0
56#define CFG_ADDR_CFG_TYPE_MASK 0x00000003
57
58#define CFG_DATA_OFFSET 0x1fc
59
60#define SYS_RC_INTX_EN 0x330
61#define SYS_RC_INTX_MASK 0xf
62
Ray Juiaaf22ab2015-09-15 17:39:19 -070063#define PCIE_LINK_STATUS_OFFSET 0xf0c
64#define PCIE_PHYLINKUP_SHIFT 3
65#define PCIE_PHYLINKUP BIT(PCIE_PHYLINKUP_SHIFT)
66#define PCIE_DL_ACTIVE_SHIFT 2
67#define PCIE_DL_ACTIVE BIT(PCIE_DL_ACTIVE_SHIFT)
68
Ray Jui8d9bfe32015-07-21 18:29:40 -070069static inline struct iproc_pcie *iproc_data(struct pci_bus *bus)
Ray Jui1fb37a82015-04-08 11:21:35 -070070{
Ray Jui8d9bfe32015-07-21 18:29:40 -070071 struct iproc_pcie *pcie;
72#ifdef CONFIG_ARM
73 struct pci_sys_data *sys = bus->sysdata;
74
75 pcie = sys->private_data;
76#else
77 pcie = bus->sysdata;
78#endif
79 return pcie;
Ray Jui1fb37a82015-04-08 11:21:35 -070080}
81
82/**
83 * Note access to the configuration registers are protected at the higher layer
84 * by 'pci_lock' in drivers/pci/access.c
85 */
86static void __iomem *iproc_pcie_map_cfg_bus(struct pci_bus *bus,
87 unsigned int devfn,
88 int where)
89{
Ray Jui8d9bfe32015-07-21 18:29:40 -070090 struct iproc_pcie *pcie = iproc_data(bus);
Ray Jui1fb37a82015-04-08 11:21:35 -070091 unsigned slot = PCI_SLOT(devfn);
92 unsigned fn = PCI_FUNC(devfn);
93 unsigned busno = bus->number;
94 u32 val;
95
96 /* root complex access */
97 if (busno == 0) {
98 if (slot >= 1)
99 return NULL;
100 writel(where & CFG_IND_ADDR_MASK,
101 pcie->base + CFG_IND_ADDR_OFFSET);
102 return (pcie->base + CFG_IND_DATA_OFFSET);
103 }
104
105 if (fn > 1)
106 return NULL;
107
108 /* EP device access */
109 val = (busno << CFG_ADDR_BUS_NUM_SHIFT) |
110 (slot << CFG_ADDR_DEV_NUM_SHIFT) |
111 (fn << CFG_ADDR_FUNC_NUM_SHIFT) |
112 (where & CFG_ADDR_REG_NUM_MASK) |
113 (1 & CFG_ADDR_CFG_TYPE_MASK);
114 writel(val, pcie->base + CFG_ADDR_OFFSET);
115
116 return (pcie->base + CFG_DATA_OFFSET);
117}
118
119static struct pci_ops iproc_pcie_ops = {
120 .map_bus = iproc_pcie_map_cfg_bus,
121 .read = pci_generic_config_read32,
122 .write = pci_generic_config_write32,
123};
124
125static void iproc_pcie_reset(struct iproc_pcie *pcie)
126{
127 u32 val;
128
129 /*
Ray Jui199ff142015-09-15 17:39:18 -0700130 * Select perst_b signal as reset source. Put the device into reset,
131 * and then bring it out of reset
Ray Jui1fb37a82015-04-08 11:21:35 -0700132 */
Ray Jui199ff142015-09-15 17:39:18 -0700133 val = readl(pcie->base + CLK_CONTROL_OFFSET);
134 val &= ~EP_PERST_SOURCE_SELECT & ~EP_MODE_SURVIVE_PERST &
135 ~RC_PCIE_RST_OUTPUT;
Ray Jui1fb37a82015-04-08 11:21:35 -0700136 writel(val, pcie->base + CLK_CONTROL_OFFSET);
137 udelay(250);
Ray Jui199ff142015-09-15 17:39:18 -0700138
139 val |= RC_PCIE_RST_OUTPUT;
Ray Jui1fb37a82015-04-08 11:21:35 -0700140 writel(val, pcie->base + CLK_CONTROL_OFFSET);
Ray Jui199ff142015-09-15 17:39:18 -0700141 msleep(100);
Ray Jui1fb37a82015-04-08 11:21:35 -0700142}
143
144static int iproc_pcie_check_link(struct iproc_pcie *pcie, struct pci_bus *bus)
145{
146 u8 hdr_type;
Ray Juiaaf22ab2015-09-15 17:39:19 -0700147 u32 link_ctrl, class, val;
Ray Jui1fb37a82015-04-08 11:21:35 -0700148 u16 pos, link_status;
Ray Juiaaf22ab2015-09-15 17:39:19 -0700149 bool link_is_active = false;
150
151 val = readl(pcie->base + PCIE_LINK_STATUS_OFFSET);
152 if (!(val & PCIE_PHYLINKUP) || !(val & PCIE_DL_ACTIVE)) {
153 dev_err(pcie->dev, "PHY or data link is INACTIVE!\n");
154 return -ENODEV;
155 }
Ray Jui1fb37a82015-04-08 11:21:35 -0700156
157 /* make sure we are not in EP mode */
158 pci_bus_read_config_byte(bus, 0, PCI_HEADER_TYPE, &hdr_type);
159 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE) {
160 dev_err(pcie->dev, "in EP mode, hdr=%#02x\n", hdr_type);
161 return -EFAULT;
162 }
163
164 /* force class to PCI_CLASS_BRIDGE_PCI (0x0604) */
Ray Juiaaf22ab2015-09-15 17:39:19 -0700165#define PCI_BRIDGE_CTRL_REG_OFFSET 0x43c
166#define PCI_CLASS_BRIDGE_MASK 0xffff00
167#define PCI_CLASS_BRIDGE_SHIFT 8
168 pci_bus_read_config_dword(bus, 0, PCI_BRIDGE_CTRL_REG_OFFSET, &class);
169 class &= ~PCI_CLASS_BRIDGE_MASK;
170 class |= (PCI_CLASS_BRIDGE_PCI << PCI_CLASS_BRIDGE_SHIFT);
171 pci_bus_write_config_dword(bus, 0, PCI_BRIDGE_CTRL_REG_OFFSET, class);
Ray Jui1fb37a82015-04-08 11:21:35 -0700172
173 /* check link status to see if link is active */
174 pos = pci_bus_find_capability(bus, 0, PCI_CAP_ID_EXP);
175 pci_bus_read_config_word(bus, 0, pos + PCI_EXP_LNKSTA, &link_status);
176 if (link_status & PCI_EXP_LNKSTA_NLW)
Ray Juiaaf22ab2015-09-15 17:39:19 -0700177 link_is_active = true;
Ray Jui1fb37a82015-04-08 11:21:35 -0700178
179 if (!link_is_active) {
180 /* try GEN 1 link speed */
181#define PCI_LINK_STATUS_CTRL_2_OFFSET 0x0dc
182#define PCI_TARGET_LINK_SPEED_MASK 0xf
183#define PCI_TARGET_LINK_SPEED_GEN2 0x2
184#define PCI_TARGET_LINK_SPEED_GEN1 0x1
185 pci_bus_read_config_dword(bus, 0,
186 PCI_LINK_STATUS_CTRL_2_OFFSET,
187 &link_ctrl);
188 if ((link_ctrl & PCI_TARGET_LINK_SPEED_MASK) ==
189 PCI_TARGET_LINK_SPEED_GEN2) {
190 link_ctrl &= ~PCI_TARGET_LINK_SPEED_MASK;
191 link_ctrl |= PCI_TARGET_LINK_SPEED_GEN1;
192 pci_bus_write_config_dword(bus, 0,
193 PCI_LINK_STATUS_CTRL_2_OFFSET,
194 link_ctrl);
195 msleep(100);
196
197 pos = pci_bus_find_capability(bus, 0, PCI_CAP_ID_EXP);
198 pci_bus_read_config_word(bus, 0, pos + PCI_EXP_LNKSTA,
199 &link_status);
200 if (link_status & PCI_EXP_LNKSTA_NLW)
Ray Juiaaf22ab2015-09-15 17:39:19 -0700201 link_is_active = true;
Ray Jui1fb37a82015-04-08 11:21:35 -0700202 }
203 }
204
205 dev_info(pcie->dev, "link: %s\n", link_is_active ? "UP" : "DOWN");
206
207 return link_is_active ? 0 : -ENODEV;
208}
209
210static void iproc_pcie_enable(struct iproc_pcie *pcie)
211{
212 writel(SYS_RC_INTX_MASK, pcie->base + SYS_RC_INTX_EN);
213}
214
Hauke Mehrtens18c43422015-05-24 22:37:02 +0200215int iproc_pcie_setup(struct iproc_pcie *pcie, struct list_head *res)
Ray Jui1fb37a82015-04-08 11:21:35 -0700216{
217 int ret;
Ray Jui8d9bfe32015-07-21 18:29:40 -0700218 void *sysdata;
Ray Jui1fb37a82015-04-08 11:21:35 -0700219 struct pci_bus *bus;
220
221 if (!pcie || !pcie->dev || !pcie->base)
222 return -EINVAL;
223
Markus Elfring93972d12015-06-28 16:42:04 +0200224 ret = phy_init(pcie->phy);
225 if (ret) {
226 dev_err(pcie->dev, "unable to initialize PCIe PHY\n");
227 return ret;
228 }
Ray Jui1fb37a82015-04-08 11:21:35 -0700229
Markus Elfring93972d12015-06-28 16:42:04 +0200230 ret = phy_power_on(pcie->phy);
231 if (ret) {
232 dev_err(pcie->dev, "unable to power on PCIe PHY\n");
233 goto err_exit_phy;
Ray Jui1fb37a82015-04-08 11:21:35 -0700234 }
235
236 iproc_pcie_reset(pcie);
237
Ray Jui8d9bfe32015-07-21 18:29:40 -0700238#ifdef CONFIG_ARM
Ray Jui1fb37a82015-04-08 11:21:35 -0700239 pcie->sysdata.private_data = pcie;
Ray Jui8d9bfe32015-07-21 18:29:40 -0700240 sysdata = &pcie->sysdata;
241#else
242 sysdata = pcie;
243#endif
Ray Jui1fb37a82015-04-08 11:21:35 -0700244
Ray Jui8d9bfe32015-07-21 18:29:40 -0700245 bus = pci_create_root_bus(pcie->dev, 0, &iproc_pcie_ops, sysdata, res);
Ray Jui1fb37a82015-04-08 11:21:35 -0700246 if (!bus) {
247 dev_err(pcie->dev, "unable to create PCI root bus\n");
248 ret = -ENOMEM;
249 goto err_power_off_phy;
250 }
251 pcie->root_bus = bus;
252
253 ret = iproc_pcie_check_link(pcie, bus);
254 if (ret) {
255 dev_err(pcie->dev, "no PCIe EP device detected\n");
256 goto err_rm_root_bus;
257 }
258
259 iproc_pcie_enable(pcie);
260
261 pci_scan_child_bus(bus);
262 pci_assign_unassigned_bus_resources(bus);
Hauke Mehrtensc1e02ce2015-05-12 23:23:00 +0200263 pci_fixup_irqs(pci_common_swizzle, pcie->map_irq);
Ray Jui1fb37a82015-04-08 11:21:35 -0700264 pci_bus_add_devices(bus);
265
266 return 0;
267
268err_rm_root_bus:
269 pci_stop_root_bus(bus);
270 pci_remove_root_bus(bus);
271
272err_power_off_phy:
Markus Elfring93972d12015-06-28 16:42:04 +0200273 phy_power_off(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -0700274err_exit_phy:
Markus Elfring93972d12015-06-28 16:42:04 +0200275 phy_exit(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -0700276 return ret;
277}
278EXPORT_SYMBOL(iproc_pcie_setup);
279
280int iproc_pcie_remove(struct iproc_pcie *pcie)
281{
282 pci_stop_root_bus(pcie->root_bus);
283 pci_remove_root_bus(pcie->root_bus);
284
Markus Elfring93972d12015-06-28 16:42:04 +0200285 phy_power_off(pcie->phy);
286 phy_exit(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -0700287
288 return 0;
289}
290EXPORT_SYMBOL(iproc_pcie_remove);
291
292MODULE_AUTHOR("Ray Jui <rjui@broadcom.com>");
293MODULE_DESCRIPTION("Broadcom iPROC PCIe common driver");
294MODULE_LICENSE("GPL v2");