Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2015 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | */ |
| 23 | #include <linux/types.h> |
| 24 | #include <linux/kernel.h> |
| 25 | #include <linux/gfp.h> |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 26 | #include <linux/slab.h> |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 27 | #include "amd_shared.h" |
| 28 | #include "amd_powerplay.h" |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 29 | #include "pp_instance.h" |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 30 | #include "power_state.h" |
| 31 | #include "eventmanager.h" |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 32 | #include "pp_debug.h" |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 33 | |
Rex Zhu | af223df | 2016-07-28 16:51:47 +0800 | [diff] [blame] | 34 | |
Rex Zhu | a969e16 | 2015-12-29 13:56:03 +0800 | [diff] [blame] | 35 | #define PP_CHECK(handle) \ |
| 36 | do { \ |
| 37 | if ((handle) == NULL || (handle)->pp_valid != PP_VALID) \ |
| 38 | return -EINVAL; \ |
| 39 | } while (0) |
| 40 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 41 | #define PP_CHECK_HW(hwmgr) \ |
| 42 | do { \ |
| 43 | if ((hwmgr) == NULL || (hwmgr)->hwmgr_func == NULL) \ |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 44 | return 0; \ |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 45 | } while (0) |
| 46 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 47 | static int pp_early_init(void *handle) |
| 48 | { |
| 49 | return 0; |
| 50 | } |
| 51 | |
| 52 | static int pp_sw_init(void *handle) |
| 53 | { |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 54 | struct pp_instance *pp_handle; |
| 55 | struct pp_hwmgr *hwmgr; |
| 56 | int ret = 0; |
| 57 | |
| 58 | if (handle == NULL) |
| 59 | return -EINVAL; |
| 60 | |
| 61 | pp_handle = (struct pp_instance *)handle; |
| 62 | hwmgr = pp_handle->hwmgr; |
| 63 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 64 | PP_CHECK_HW(hwmgr); |
| 65 | |
| 66 | if (hwmgr->pptable_func == NULL || |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 67 | hwmgr->pptable_func->pptable_init == NULL || |
| 68 | hwmgr->hwmgr_func->backend_init == NULL) |
| 69 | return -EINVAL; |
| 70 | |
| 71 | ret = hwmgr->pptable_func->pptable_init(hwmgr); |
Alex Deucher | 9441f96 | 2016-01-20 12:15:09 -0500 | [diff] [blame] | 72 | if (ret) |
Huang Rui | b4eeed5 | 2016-05-09 17:29:41 +0800 | [diff] [blame] | 73 | goto err; |
Alex Deucher | 9441f96 | 2016-01-20 12:15:09 -0500 | [diff] [blame] | 74 | |
Huang Rui | b4eeed5 | 2016-05-09 17:29:41 +0800 | [diff] [blame] | 75 | ret = hwmgr->hwmgr_func->backend_init(hwmgr); |
| 76 | if (ret) |
Monk Liu | 9d8f086 | 2016-05-30 13:43:45 +0800 | [diff] [blame] | 77 | goto err1; |
Huang Rui | b4eeed5 | 2016-05-09 17:29:41 +0800 | [diff] [blame] | 78 | |
| 79 | pr_info("amdgpu: powerplay initialized\n"); |
| 80 | |
| 81 | return 0; |
Monk Liu | 9d8f086 | 2016-05-30 13:43:45 +0800 | [diff] [blame] | 82 | err1: |
| 83 | if (hwmgr->pptable_func->pptable_fini) |
| 84 | hwmgr->pptable_func->pptable_fini(hwmgr); |
Huang Rui | b4eeed5 | 2016-05-09 17:29:41 +0800 | [diff] [blame] | 85 | err: |
| 86 | pr_err("amdgpu: powerplay initialization failed\n"); |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 87 | return ret; |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | static int pp_sw_fini(void *handle) |
| 91 | { |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 92 | struct pp_instance *pp_handle; |
| 93 | struct pp_hwmgr *hwmgr; |
| 94 | int ret = 0; |
| 95 | |
| 96 | if (handle == NULL) |
| 97 | return -EINVAL; |
| 98 | |
| 99 | pp_handle = (struct pp_instance *)handle; |
| 100 | hwmgr = pp_handle->hwmgr; |
| 101 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 102 | PP_CHECK_HW(hwmgr); |
| 103 | |
| 104 | if (hwmgr->hwmgr_func->backend_fini != NULL) |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 105 | ret = hwmgr->hwmgr_func->backend_fini(hwmgr); |
| 106 | |
Monk Liu | 9d8f086 | 2016-05-30 13:43:45 +0800 | [diff] [blame] | 107 | if (hwmgr->pptable_func->pptable_fini) |
| 108 | hwmgr->pptable_func->pptable_fini(hwmgr); |
| 109 | |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 110 | return ret; |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | static int pp_hw_init(void *handle) |
| 114 | { |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 115 | struct pp_instance *pp_handle; |
| 116 | struct pp_smumgr *smumgr; |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 117 | struct pp_eventmgr *eventmgr; |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 118 | struct pp_hwmgr *hwmgr; |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 119 | int ret = 0; |
| 120 | |
| 121 | if (handle == NULL) |
| 122 | return -EINVAL; |
| 123 | |
| 124 | pp_handle = (struct pp_instance *)handle; |
| 125 | smumgr = pp_handle->smu_mgr; |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 126 | hwmgr = pp_handle->hwmgr; |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 127 | |
| 128 | if (smumgr == NULL || smumgr->smumgr_funcs == NULL || |
| 129 | smumgr->smumgr_funcs->smu_init == NULL || |
| 130 | smumgr->smumgr_funcs->start_smu == NULL) |
| 131 | return -EINVAL; |
| 132 | |
| 133 | ret = smumgr->smumgr_funcs->smu_init(smumgr); |
| 134 | if (ret) { |
| 135 | printk(KERN_ERR "[ powerplay ] smc initialization failed\n"); |
| 136 | return ret; |
| 137 | } |
| 138 | |
| 139 | ret = smumgr->smumgr_funcs->start_smu(smumgr); |
| 140 | if (ret) { |
| 141 | printk(KERN_ERR "[ powerplay ] smc start failed\n"); |
| 142 | smumgr->smumgr_funcs->smu_fini(smumgr); |
| 143 | return ret; |
| 144 | } |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 145 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 146 | PP_CHECK_HW(hwmgr); |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 147 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 148 | hw_init_power_state_table(hwmgr); |
| 149 | |
| 150 | eventmgr = pp_handle->eventmgr; |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 151 | if (eventmgr == NULL || eventmgr->pp_eventmgr_init == NULL) |
| 152 | return -EINVAL; |
| 153 | |
| 154 | ret = eventmgr->pp_eventmgr_init(eventmgr); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 155 | return 0; |
| 156 | } |
| 157 | |
| 158 | static int pp_hw_fini(void *handle) |
| 159 | { |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 160 | struct pp_instance *pp_handle; |
| 161 | struct pp_smumgr *smumgr; |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 162 | struct pp_eventmgr *eventmgr; |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 163 | |
| 164 | if (handle == NULL) |
| 165 | return -EINVAL; |
| 166 | |
| 167 | pp_handle = (struct pp_instance *)handle; |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 168 | eventmgr = pp_handle->eventmgr; |
| 169 | |
Heinrich Schuchardt | d36f3e0 | 2016-08-21 20:21:27 +0200 | [diff] [blame] | 170 | if (eventmgr != NULL && eventmgr->pp_eventmgr_fini != NULL) |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 171 | eventmgr->pp_eventmgr_fini(eventmgr); |
| 172 | |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 173 | smumgr = pp_handle->smu_mgr; |
| 174 | |
Heinrich Schuchardt | d36f3e0 | 2016-08-21 20:21:27 +0200 | [diff] [blame] | 175 | if (smumgr != NULL && smumgr->smumgr_funcs != NULL && |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 176 | smumgr->smumgr_funcs->smu_fini != NULL) |
| 177 | smumgr->smumgr_funcs->smu_fini(smumgr); |
| 178 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 179 | return 0; |
| 180 | } |
| 181 | |
| 182 | static bool pp_is_idle(void *handle) |
| 183 | { |
Edward O'Callaghan | ed5121a | 2016-07-12 10:17:52 +1000 | [diff] [blame] | 184 | return false; |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | static int pp_wait_for_idle(void *handle) |
| 188 | { |
| 189 | return 0; |
| 190 | } |
| 191 | |
| 192 | static int pp_sw_reset(void *handle) |
| 193 | { |
| 194 | return 0; |
| 195 | } |
| 196 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 197 | |
Rex Zhu | 465f96e | 2016-09-18 16:52:03 +0800 | [diff] [blame] | 198 | int amd_set_clockgating_by_smu(void *handle, uint32_t msg_id) |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 199 | { |
Eric Huang | 03e3905 | 2016-02-09 16:26:00 -0500 | [diff] [blame] | 200 | struct pp_hwmgr *hwmgr; |
Eric Huang | 03e3905 | 2016-02-09 16:26:00 -0500 | [diff] [blame] | 201 | |
| 202 | if (handle == NULL) |
| 203 | return -EINVAL; |
| 204 | |
| 205 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 206 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 207 | PP_CHECK_HW(hwmgr); |
Eric Huang | 03e3905 | 2016-02-09 16:26:00 -0500 | [diff] [blame] | 208 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 209 | if (hwmgr->hwmgr_func->update_clock_gatings == NULL) { |
| 210 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
Flora Cui | 538333f | 2016-02-15 15:45:59 +0800 | [diff] [blame] | 211 | return 0; |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 212 | } |
Flora Cui | 538333f | 2016-02-15 15:45:59 +0800 | [diff] [blame] | 213 | |
Rex Zhu | 465f96e | 2016-09-18 16:52:03 +0800 | [diff] [blame] | 214 | return hwmgr->hwmgr_func->update_clock_gatings(hwmgr, &msg_id); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 215 | } |
| 216 | |
| 217 | static int pp_set_powergating_state(void *handle, |
| 218 | enum amd_powergating_state state) |
| 219 | { |
Eric Huang | 65f85e7 | 2016-02-11 15:54:45 -0500 | [diff] [blame] | 220 | struct pp_hwmgr *hwmgr; |
| 221 | |
| 222 | if (handle == NULL) |
| 223 | return -EINVAL; |
| 224 | |
| 225 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 226 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 227 | PP_CHECK_HW(hwmgr); |
| 228 | |
| 229 | if (hwmgr->hwmgr_func->enable_per_cu_power_gating == NULL) { |
| 230 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 231 | return 0; |
| 232 | } |
Eric Huang | 65f85e7 | 2016-02-11 15:54:45 -0500 | [diff] [blame] | 233 | |
| 234 | /* Enable/disable GFX per cu powergating through SMU */ |
| 235 | return hwmgr->hwmgr_func->enable_per_cu_power_gating(hwmgr, |
| 236 | state == AMD_PG_STATE_GATE ? true : false); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | static int pp_suspend(void *handle) |
| 240 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 241 | struct pp_instance *pp_handle; |
| 242 | struct pp_eventmgr *eventmgr; |
| 243 | struct pem_event_data event_data = { {0} }; |
| 244 | |
| 245 | if (handle == NULL) |
| 246 | return -EINVAL; |
| 247 | |
| 248 | pp_handle = (struct pp_instance *)handle; |
| 249 | eventmgr = pp_handle->eventmgr; |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 250 | |
| 251 | if (eventmgr != NULL) |
| 252 | pem_handle_event(eventmgr, AMD_PP_EVENT_SUSPEND, &event_data); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 253 | return 0; |
| 254 | } |
| 255 | |
| 256 | static int pp_resume(void *handle) |
| 257 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 258 | struct pp_instance *pp_handle; |
| 259 | struct pp_eventmgr *eventmgr; |
| 260 | struct pem_event_data event_data = { {0} }; |
Rex Zhu | e0b71a7 | 2015-12-29 10:25:19 +0800 | [diff] [blame] | 261 | struct pp_smumgr *smumgr; |
| 262 | int ret; |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 263 | |
| 264 | if (handle == NULL) |
| 265 | return -EINVAL; |
| 266 | |
| 267 | pp_handle = (struct pp_instance *)handle; |
Rex Zhu | e0b71a7 | 2015-12-29 10:25:19 +0800 | [diff] [blame] | 268 | smumgr = pp_handle->smu_mgr; |
| 269 | |
| 270 | if (smumgr == NULL || smumgr->smumgr_funcs == NULL || |
| 271 | smumgr->smumgr_funcs->start_smu == NULL) |
| 272 | return -EINVAL; |
| 273 | |
| 274 | ret = smumgr->smumgr_funcs->start_smu(smumgr); |
| 275 | if (ret) { |
| 276 | printk(KERN_ERR "[ powerplay ] smc start failed\n"); |
| 277 | smumgr->smumgr_funcs->smu_fini(smumgr); |
| 278 | return ret; |
| 279 | } |
| 280 | |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 281 | eventmgr = pp_handle->eventmgr; |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 282 | if (eventmgr != NULL) |
| 283 | pem_handle_event(eventmgr, AMD_PP_EVENT_RESUME, &event_data); |
Rex Zhu | e0b71a7 | 2015-12-29 10:25:19 +0800 | [diff] [blame] | 284 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 285 | return 0; |
| 286 | } |
| 287 | |
| 288 | const struct amd_ip_funcs pp_ip_funcs = { |
Tom St Denis | 88a907d | 2016-05-04 14:28:35 -0400 | [diff] [blame] | 289 | .name = "powerplay", |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 290 | .early_init = pp_early_init, |
| 291 | .late_init = NULL, |
| 292 | .sw_init = pp_sw_init, |
| 293 | .sw_fini = pp_sw_fini, |
| 294 | .hw_init = pp_hw_init, |
| 295 | .hw_fini = pp_hw_fini, |
| 296 | .suspend = pp_suspend, |
| 297 | .resume = pp_resume, |
| 298 | .is_idle = pp_is_idle, |
| 299 | .wait_for_idle = pp_wait_for_idle, |
| 300 | .soft_reset = pp_sw_reset, |
Rex Zhu | 465f96e | 2016-09-18 16:52:03 +0800 | [diff] [blame] | 301 | .set_clockgating_state = NULL, |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 302 | .set_powergating_state = pp_set_powergating_state, |
| 303 | }; |
| 304 | |
| 305 | static int pp_dpm_load_fw(void *handle) |
| 306 | { |
| 307 | return 0; |
| 308 | } |
| 309 | |
| 310 | static int pp_dpm_fw_loading_complete(void *handle) |
| 311 | { |
| 312 | return 0; |
| 313 | } |
| 314 | |
| 315 | static int pp_dpm_force_performance_level(void *handle, |
| 316 | enum amd_dpm_forced_level level) |
| 317 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 318 | struct pp_instance *pp_handle; |
| 319 | struct pp_hwmgr *hwmgr; |
| 320 | |
| 321 | if (handle == NULL) |
| 322 | return -EINVAL; |
| 323 | |
| 324 | pp_handle = (struct pp_instance *)handle; |
| 325 | |
| 326 | hwmgr = pp_handle->hwmgr; |
| 327 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 328 | PP_CHECK_HW(hwmgr); |
| 329 | |
| 330 | if (hwmgr->hwmgr_func->force_dpm_level == NULL) { |
| 331 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 332 | return 0; |
| 333 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 334 | |
| 335 | hwmgr->hwmgr_func->force_dpm_level(hwmgr, level); |
| 336 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 337 | return 0; |
| 338 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 339 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 340 | static enum amd_dpm_forced_level pp_dpm_get_performance_level( |
| 341 | void *handle) |
| 342 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 343 | struct pp_hwmgr *hwmgr; |
| 344 | |
| 345 | if (handle == NULL) |
| 346 | return -EINVAL; |
| 347 | |
| 348 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 349 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 350 | PP_CHECK_HW(hwmgr); |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 351 | |
| 352 | return (((struct pp_instance *)handle)->hwmgr->dpm_level); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 353 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 354 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 355 | static int pp_dpm_get_sclk(void *handle, bool low) |
| 356 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 357 | struct pp_hwmgr *hwmgr; |
| 358 | |
| 359 | if (handle == NULL) |
| 360 | return -EINVAL; |
| 361 | |
| 362 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 363 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 364 | PP_CHECK_HW(hwmgr); |
| 365 | |
| 366 | if (hwmgr->hwmgr_func->get_sclk == NULL) { |
| 367 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 368 | return 0; |
| 369 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 370 | |
| 371 | return hwmgr->hwmgr_func->get_sclk(hwmgr, low); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 372 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 373 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 374 | static int pp_dpm_get_mclk(void *handle, bool low) |
| 375 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 376 | struct pp_hwmgr *hwmgr; |
| 377 | |
| 378 | if (handle == NULL) |
| 379 | return -EINVAL; |
| 380 | |
| 381 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 382 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 383 | PP_CHECK_HW(hwmgr); |
| 384 | |
| 385 | if (hwmgr->hwmgr_func->get_mclk == NULL) { |
| 386 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 387 | return 0; |
| 388 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 389 | |
| 390 | return hwmgr->hwmgr_func->get_mclk(hwmgr, low); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 391 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 392 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 393 | static int pp_dpm_powergate_vce(void *handle, bool gate) |
| 394 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 395 | struct pp_hwmgr *hwmgr; |
| 396 | |
| 397 | if (handle == NULL) |
| 398 | return -EINVAL; |
| 399 | |
| 400 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 401 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 402 | PP_CHECK_HW(hwmgr); |
| 403 | |
| 404 | if (hwmgr->hwmgr_func->powergate_vce == NULL) { |
| 405 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 406 | return 0; |
| 407 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 408 | |
| 409 | return hwmgr->hwmgr_func->powergate_vce(hwmgr, gate); |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 410 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 411 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 412 | static int pp_dpm_powergate_uvd(void *handle, bool gate) |
| 413 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 414 | struct pp_hwmgr *hwmgr; |
| 415 | |
| 416 | if (handle == NULL) |
| 417 | return -EINVAL; |
| 418 | |
| 419 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 420 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 421 | PP_CHECK_HW(hwmgr); |
| 422 | |
| 423 | if (hwmgr->hwmgr_func->powergate_uvd == NULL) { |
| 424 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 425 | return 0; |
| 426 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 427 | |
| 428 | return hwmgr->hwmgr_func->powergate_uvd(hwmgr, gate); |
| 429 | } |
| 430 | |
| 431 | static enum PP_StateUILabel power_state_convert(enum amd_pm_state_type state) |
| 432 | { |
| 433 | switch (state) { |
| 434 | case POWER_STATE_TYPE_BATTERY: |
| 435 | return PP_StateUILabel_Battery; |
| 436 | case POWER_STATE_TYPE_BALANCED: |
| 437 | return PP_StateUILabel_Balanced; |
| 438 | case POWER_STATE_TYPE_PERFORMANCE: |
| 439 | return PP_StateUILabel_Performance; |
| 440 | default: |
| 441 | return PP_StateUILabel_None; |
| 442 | } |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 443 | } |
| 444 | |
Baoyou Xie | f8a4c11 | 2016-09-30 17:58:42 +0800 | [diff] [blame] | 445 | static int pp_dpm_dispatch_tasks(void *handle, enum amd_pp_event event_id, |
| 446 | void *input, void *output) |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 447 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 448 | int ret = 0; |
| 449 | struct pp_instance *pp_handle; |
| 450 | struct pem_event_data data = { {0} }; |
| 451 | |
| 452 | pp_handle = (struct pp_instance *)handle; |
| 453 | |
| 454 | if (pp_handle == NULL) |
| 455 | return -EINVAL; |
| 456 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 457 | if (pp_handle->eventmgr == NULL) |
| 458 | return 0; |
| 459 | |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 460 | switch (event_id) { |
| 461 | case AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE: |
| 462 | ret = pem_handle_event(pp_handle->eventmgr, event_id, &data); |
| 463 | break; |
| 464 | case AMD_PP_EVENT_ENABLE_USER_STATE: |
| 465 | { |
| 466 | enum amd_pm_state_type ps; |
| 467 | |
| 468 | if (input == NULL) |
| 469 | return -EINVAL; |
| 470 | ps = *(unsigned long *)input; |
| 471 | |
| 472 | data.requested_ui_label = power_state_convert(ps); |
| 473 | ret = pem_handle_event(pp_handle->eventmgr, event_id, &data); |
Rex Zhu | dc26a2a | 2016-02-25 17:16:52 +0800 | [diff] [blame] | 474 | break; |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 475 | } |
Rex Zhu | dc26a2a | 2016-02-25 17:16:52 +0800 | [diff] [blame] | 476 | case AMD_PP_EVENT_COMPLETE_INIT: |
| 477 | ret = pem_handle_event(pp_handle->eventmgr, event_id, &data); |
| 478 | break; |
Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 479 | case AMD_PP_EVENT_READJUST_POWER_STATE: |
Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 480 | ret = pem_handle_event(pp_handle->eventmgr, event_id, &data); |
| 481 | break; |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 482 | default: |
| 483 | break; |
| 484 | } |
| 485 | return ret; |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 486 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 487 | |
Baoyou Xie | f8a4c11 | 2016-09-30 17:58:42 +0800 | [diff] [blame] | 488 | static enum amd_pm_state_type pp_dpm_get_current_power_state(void *handle) |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 489 | { |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 490 | struct pp_hwmgr *hwmgr; |
| 491 | struct pp_power_state *state; |
| 492 | |
| 493 | if (handle == NULL) |
| 494 | return -EINVAL; |
| 495 | |
| 496 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 497 | |
| 498 | if (hwmgr == NULL || hwmgr->current_ps == NULL) |
| 499 | return -EINVAL; |
| 500 | |
| 501 | state = hwmgr->current_ps; |
| 502 | |
| 503 | switch (state->classification.ui_label) { |
| 504 | case PP_StateUILabel_Battery: |
| 505 | return POWER_STATE_TYPE_BATTERY; |
| 506 | case PP_StateUILabel_Balanced: |
| 507 | return POWER_STATE_TYPE_BALANCED; |
| 508 | case PP_StateUILabel_Performance: |
| 509 | return POWER_STATE_TYPE_PERFORMANCE; |
| 510 | default: |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 511 | if (state->classification.flags & PP_StateClassificationFlag_Boot) |
| 512 | return POWER_STATE_TYPE_INTERNAL_BOOT; |
| 513 | else |
| 514 | return POWER_STATE_TYPE_DEFAULT; |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 515 | } |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 516 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 517 | |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 518 | static int pp_dpm_set_fan_control_mode(void *handle, uint32_t mode) |
| 519 | { |
| 520 | struct pp_hwmgr *hwmgr; |
| 521 | |
| 522 | if (handle == NULL) |
| 523 | return -EINVAL; |
| 524 | |
| 525 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 526 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 527 | PP_CHECK_HW(hwmgr); |
| 528 | |
| 529 | if (hwmgr->hwmgr_func->set_fan_control_mode == NULL) { |
| 530 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 531 | return 0; |
| 532 | } |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 533 | |
| 534 | return hwmgr->hwmgr_func->set_fan_control_mode(hwmgr, mode); |
| 535 | } |
| 536 | |
| 537 | static int pp_dpm_get_fan_control_mode(void *handle) |
| 538 | { |
| 539 | struct pp_hwmgr *hwmgr; |
| 540 | |
| 541 | if (handle == NULL) |
| 542 | return -EINVAL; |
| 543 | |
| 544 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 545 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 546 | PP_CHECK_HW(hwmgr); |
| 547 | |
| 548 | if (hwmgr->hwmgr_func->get_fan_control_mode == NULL) { |
| 549 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 550 | return 0; |
| 551 | } |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 552 | |
| 553 | return hwmgr->hwmgr_func->get_fan_control_mode(hwmgr); |
| 554 | } |
| 555 | |
| 556 | static int pp_dpm_set_fan_speed_percent(void *handle, uint32_t percent) |
| 557 | { |
| 558 | struct pp_hwmgr *hwmgr; |
| 559 | |
| 560 | if (handle == NULL) |
| 561 | return -EINVAL; |
| 562 | |
| 563 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 564 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 565 | PP_CHECK_HW(hwmgr); |
| 566 | |
| 567 | if (hwmgr->hwmgr_func->set_fan_speed_percent == NULL) { |
| 568 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 569 | return 0; |
| 570 | } |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 571 | |
| 572 | return hwmgr->hwmgr_func->set_fan_speed_percent(hwmgr, percent); |
| 573 | } |
| 574 | |
| 575 | static int pp_dpm_get_fan_speed_percent(void *handle, uint32_t *speed) |
| 576 | { |
| 577 | struct pp_hwmgr *hwmgr; |
| 578 | |
| 579 | if (handle == NULL) |
| 580 | return -EINVAL; |
| 581 | |
| 582 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 583 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 584 | PP_CHECK_HW(hwmgr); |
| 585 | |
| 586 | if (hwmgr->hwmgr_func->get_fan_speed_percent == NULL) { |
| 587 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 588 | return 0; |
| 589 | } |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 590 | |
| 591 | return hwmgr->hwmgr_func->get_fan_speed_percent(hwmgr, speed); |
| 592 | } |
| 593 | |
Grazvydas Ignotas | 72a16a9 | 2016-10-29 23:28:58 +0300 | [diff] [blame] | 594 | static int pp_dpm_get_fan_speed_rpm(void *handle, uint32_t *rpm) |
| 595 | { |
| 596 | struct pp_hwmgr *hwmgr; |
| 597 | |
| 598 | if (handle == NULL) |
| 599 | return -EINVAL; |
| 600 | |
| 601 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 602 | |
| 603 | PP_CHECK_HW(hwmgr); |
| 604 | |
| 605 | if (hwmgr->hwmgr_func->get_fan_speed_rpm == NULL) |
| 606 | return -EINVAL; |
| 607 | |
| 608 | return hwmgr->hwmgr_func->get_fan_speed_rpm(hwmgr, rpm); |
| 609 | } |
| 610 | |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 611 | static int pp_dpm_get_temperature(void *handle) |
| 612 | { |
| 613 | struct pp_hwmgr *hwmgr; |
| 614 | |
| 615 | if (handle == NULL) |
| 616 | return -EINVAL; |
| 617 | |
| 618 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 619 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 620 | PP_CHECK_HW(hwmgr); |
| 621 | |
| 622 | if (hwmgr->hwmgr_func->get_temperature == NULL) { |
| 623 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 624 | return 0; |
| 625 | } |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 626 | |
| 627 | return hwmgr->hwmgr_func->get_temperature(hwmgr); |
| 628 | } |
Rex Zhu | 577bbe0 | 2015-08-28 12:56:43 +0800 | [diff] [blame] | 629 | |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 630 | static int pp_dpm_get_pp_num_states(void *handle, |
| 631 | struct pp_states_info *data) |
| 632 | { |
| 633 | struct pp_hwmgr *hwmgr; |
| 634 | int i; |
| 635 | |
| 636 | if (!handle) |
| 637 | return -EINVAL; |
| 638 | |
| 639 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 640 | |
| 641 | if (hwmgr == NULL || hwmgr->ps == NULL) |
| 642 | return -EINVAL; |
| 643 | |
| 644 | data->nums = hwmgr->num_ps; |
| 645 | |
| 646 | for (i = 0; i < hwmgr->num_ps; i++) { |
| 647 | struct pp_power_state *state = (struct pp_power_state *) |
| 648 | ((unsigned long)hwmgr->ps + i * hwmgr->ps_size); |
| 649 | switch (state->classification.ui_label) { |
| 650 | case PP_StateUILabel_Battery: |
| 651 | data->states[i] = POWER_STATE_TYPE_BATTERY; |
| 652 | break; |
| 653 | case PP_StateUILabel_Balanced: |
| 654 | data->states[i] = POWER_STATE_TYPE_BALANCED; |
| 655 | break; |
| 656 | case PP_StateUILabel_Performance: |
| 657 | data->states[i] = POWER_STATE_TYPE_PERFORMANCE; |
| 658 | break; |
| 659 | default: |
| 660 | if (state->classification.flags & PP_StateClassificationFlag_Boot) |
| 661 | data->states[i] = POWER_STATE_TYPE_INTERNAL_BOOT; |
| 662 | else |
| 663 | data->states[i] = POWER_STATE_TYPE_DEFAULT; |
| 664 | } |
| 665 | } |
| 666 | |
| 667 | return 0; |
| 668 | } |
| 669 | |
| 670 | static int pp_dpm_get_pp_table(void *handle, char **table) |
| 671 | { |
| 672 | struct pp_hwmgr *hwmgr; |
| 673 | |
| 674 | if (!handle) |
| 675 | return -EINVAL; |
| 676 | |
| 677 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 678 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 679 | PP_CHECK_HW(hwmgr); |
| 680 | |
Eric Huang | 4dcf9e6 | 2016-06-01 17:08:07 -0400 | [diff] [blame] | 681 | if (!hwmgr->soft_pp_table) |
| 682 | return -EINVAL; |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 683 | |
Eric Huang | 4dcf9e6 | 2016-06-01 17:08:07 -0400 | [diff] [blame] | 684 | *table = (char *)hwmgr->soft_pp_table; |
| 685 | |
| 686 | return hwmgr->soft_pp_table_size; |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 687 | } |
| 688 | |
| 689 | static int pp_dpm_set_pp_table(void *handle, const char *buf, size_t size) |
| 690 | { |
| 691 | struct pp_hwmgr *hwmgr; |
| 692 | |
| 693 | if (!handle) |
| 694 | return -EINVAL; |
| 695 | |
| 696 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 697 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 698 | PP_CHECK_HW(hwmgr); |
| 699 | |
Eric Huang | 4dcf9e6 | 2016-06-01 17:08:07 -0400 | [diff] [blame] | 700 | if (!hwmgr->hardcode_pp_table) { |
Edward O'Callaghan | efdf7a93 | 2016-09-04 12:36:19 +1000 | [diff] [blame] | 701 | hwmgr->hardcode_pp_table = kmemdup(hwmgr->soft_pp_table, |
| 702 | hwmgr->soft_pp_table_size, |
| 703 | GFP_KERNEL); |
Eric Huang | 4dcf9e6 | 2016-06-01 17:08:07 -0400 | [diff] [blame] | 704 | |
| 705 | if (!hwmgr->hardcode_pp_table) |
| 706 | return -ENOMEM; |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 707 | } |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 708 | |
Eric Huang | 4dcf9e6 | 2016-06-01 17:08:07 -0400 | [diff] [blame] | 709 | memcpy(hwmgr->hardcode_pp_table, buf, size); |
| 710 | |
| 711 | hwmgr->soft_pp_table = hwmgr->hardcode_pp_table; |
| 712 | |
| 713 | return amd_powerplay_reset(handle); |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 714 | } |
| 715 | |
| 716 | static int pp_dpm_force_clock_level(void *handle, |
Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 717 | enum pp_clock_type type, uint32_t mask) |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 718 | { |
| 719 | struct pp_hwmgr *hwmgr; |
| 720 | |
| 721 | if (!handle) |
| 722 | return -EINVAL; |
| 723 | |
| 724 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 725 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 726 | PP_CHECK_HW(hwmgr); |
| 727 | |
| 728 | if (hwmgr->hwmgr_func->force_clock_level == NULL) { |
| 729 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 730 | return 0; |
| 731 | } |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 732 | |
Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 733 | return hwmgr->hwmgr_func->force_clock_level(hwmgr, type, mask); |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 734 | } |
| 735 | |
| 736 | static int pp_dpm_print_clock_levels(void *handle, |
| 737 | enum pp_clock_type type, char *buf) |
| 738 | { |
| 739 | struct pp_hwmgr *hwmgr; |
| 740 | |
| 741 | if (!handle) |
| 742 | return -EINVAL; |
| 743 | |
| 744 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 745 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 746 | PP_CHECK_HW(hwmgr); |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 747 | |
Rex Zhu | 7383bcb | 2016-03-30 11:35:50 +0800 | [diff] [blame] | 748 | if (hwmgr->hwmgr_func->print_clock_levels == NULL) { |
| 749 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 750 | return 0; |
| 751 | } |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 752 | return hwmgr->hwmgr_func->print_clock_levels(hwmgr, type, buf); |
| 753 | } |
| 754 | |
Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 755 | static int pp_dpm_get_sclk_od(void *handle) |
| 756 | { |
| 757 | struct pp_hwmgr *hwmgr; |
| 758 | |
| 759 | if (!handle) |
| 760 | return -EINVAL; |
| 761 | |
| 762 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 763 | |
| 764 | PP_CHECK_HW(hwmgr); |
| 765 | |
| 766 | if (hwmgr->hwmgr_func->get_sclk_od == NULL) { |
| 767 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 768 | return 0; |
| 769 | } |
| 770 | |
| 771 | return hwmgr->hwmgr_func->get_sclk_od(hwmgr); |
| 772 | } |
| 773 | |
| 774 | static int pp_dpm_set_sclk_od(void *handle, uint32_t value) |
| 775 | { |
| 776 | struct pp_hwmgr *hwmgr; |
| 777 | |
| 778 | if (!handle) |
| 779 | return -EINVAL; |
| 780 | |
| 781 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 782 | |
| 783 | PP_CHECK_HW(hwmgr); |
| 784 | |
| 785 | if (hwmgr->hwmgr_func->set_sclk_od == NULL) { |
| 786 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 787 | return 0; |
| 788 | } |
| 789 | |
| 790 | return hwmgr->hwmgr_func->set_sclk_od(hwmgr, value); |
| 791 | } |
| 792 | |
Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 793 | static int pp_dpm_get_mclk_od(void *handle) |
| 794 | { |
| 795 | struct pp_hwmgr *hwmgr; |
| 796 | |
| 797 | if (!handle) |
| 798 | return -EINVAL; |
| 799 | |
| 800 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 801 | |
| 802 | PP_CHECK_HW(hwmgr); |
| 803 | |
| 804 | if (hwmgr->hwmgr_func->get_mclk_od == NULL) { |
| 805 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 806 | return 0; |
| 807 | } |
| 808 | |
| 809 | return hwmgr->hwmgr_func->get_mclk_od(hwmgr); |
| 810 | } |
| 811 | |
| 812 | static int pp_dpm_set_mclk_od(void *handle, uint32_t value) |
| 813 | { |
| 814 | struct pp_hwmgr *hwmgr; |
| 815 | |
| 816 | if (!handle) |
| 817 | return -EINVAL; |
| 818 | |
| 819 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 820 | |
| 821 | PP_CHECK_HW(hwmgr); |
| 822 | |
| 823 | if (hwmgr->hwmgr_func->set_mclk_od == NULL) { |
| 824 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 825 | return 0; |
| 826 | } |
| 827 | |
| 828 | return hwmgr->hwmgr_func->set_mclk_od(hwmgr, value); |
| 829 | } |
| 830 | |
Tom St Denis | a6e3695 | 2016-09-15 10:07:34 -0400 | [diff] [blame] | 831 | static int pp_dpm_read_sensor(void *handle, int idx, int32_t *value) |
| 832 | { |
| 833 | struct pp_hwmgr *hwmgr; |
| 834 | |
| 835 | if (!handle) |
| 836 | return -EINVAL; |
| 837 | |
| 838 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 839 | |
| 840 | PP_CHECK_HW(hwmgr); |
| 841 | |
| 842 | if (hwmgr->hwmgr_func->read_sensor == NULL) { |
| 843 | printk(KERN_INFO "%s was not implemented.\n", __func__); |
| 844 | return 0; |
| 845 | } |
| 846 | |
| 847 | return hwmgr->hwmgr_func->read_sensor(hwmgr, idx, value); |
| 848 | } |
| 849 | |
Alex Deucher | 597be30 | 2016-10-07 13:52:43 -0400 | [diff] [blame] | 850 | static struct amd_vce_state* |
| 851 | pp_dpm_get_vce_clock_state(void *handle, unsigned idx) |
| 852 | { |
| 853 | struct pp_hwmgr *hwmgr; |
| 854 | |
| 855 | if (handle) { |
| 856 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 857 | |
| 858 | if (hwmgr && idx < hwmgr->num_vce_state_tables) |
| 859 | return &hwmgr->vce_states[idx]; |
| 860 | } |
| 861 | |
| 862 | return NULL; |
| 863 | } |
| 864 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 865 | const struct amd_powerplay_funcs pp_dpm_funcs = { |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 866 | .get_temperature = pp_dpm_get_temperature, |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 867 | .load_firmware = pp_dpm_load_fw, |
| 868 | .wait_for_fw_loading_complete = pp_dpm_fw_loading_complete, |
| 869 | .force_performance_level = pp_dpm_force_performance_level, |
| 870 | .get_performance_level = pp_dpm_get_performance_level, |
| 871 | .get_current_power_state = pp_dpm_get_current_power_state, |
| 872 | .get_sclk = pp_dpm_get_sclk, |
| 873 | .get_mclk = pp_dpm_get_mclk, |
| 874 | .powergate_vce = pp_dpm_powergate_vce, |
| 875 | .powergate_uvd = pp_dpm_powergate_uvd, |
| 876 | .dispatch_tasks = pp_dpm_dispatch_tasks, |
Rex Zhu | cac9a19 | 2015-10-16 11:48:21 +0800 | [diff] [blame] | 877 | .set_fan_control_mode = pp_dpm_set_fan_control_mode, |
| 878 | .get_fan_control_mode = pp_dpm_get_fan_control_mode, |
| 879 | .set_fan_speed_percent = pp_dpm_set_fan_speed_percent, |
| 880 | .get_fan_speed_percent = pp_dpm_get_fan_speed_percent, |
Grazvydas Ignotas | 72a16a9 | 2016-10-29 23:28:58 +0300 | [diff] [blame] | 881 | .get_fan_speed_rpm = pp_dpm_get_fan_speed_rpm, |
Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 882 | .get_pp_num_states = pp_dpm_get_pp_num_states, |
| 883 | .get_pp_table = pp_dpm_get_pp_table, |
| 884 | .set_pp_table = pp_dpm_set_pp_table, |
| 885 | .force_clock_level = pp_dpm_force_clock_level, |
| 886 | .print_clock_levels = pp_dpm_print_clock_levels, |
Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 887 | .get_sclk_od = pp_dpm_get_sclk_od, |
| 888 | .set_sclk_od = pp_dpm_set_sclk_od, |
Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 889 | .get_mclk_od = pp_dpm_get_mclk_od, |
| 890 | .set_mclk_od = pp_dpm_set_mclk_od, |
Tom St Denis | a6e3695 | 2016-09-15 10:07:34 -0400 | [diff] [blame] | 891 | .read_sensor = pp_dpm_read_sensor, |
Alex Deucher | 597be30 | 2016-10-07 13:52:43 -0400 | [diff] [blame] | 892 | .get_vce_clock_state = pp_dpm_get_vce_clock_state, |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 893 | }; |
| 894 | |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 895 | static int amd_pp_instance_init(struct amd_pp_init *pp_init, |
| 896 | struct amd_powerplay *amd_pp) |
| 897 | { |
| 898 | int ret; |
| 899 | struct pp_instance *handle; |
| 900 | |
| 901 | handle = kzalloc(sizeof(struct pp_instance), GFP_KERNEL); |
| 902 | if (handle == NULL) |
| 903 | return -ENOMEM; |
| 904 | |
Rex Zhu | a969e16 | 2015-12-29 13:56:03 +0800 | [diff] [blame] | 905 | handle->pp_valid = PP_VALID; |
| 906 | |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 907 | ret = smum_init(pp_init, handle); |
| 908 | if (ret) |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 909 | goto fail_smum; |
| 910 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 911 | |
| 912 | amd_pp->pp_handle = handle; |
| 913 | |
Trigger Huang | 7b1e8ca | 2016-11-16 10:13:45 -0500 | [diff] [blame] | 914 | if ((amdgpu_dpm == 0) |
| 915 | || cgs_is_virtualization_enabled(pp_init->device)) |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 916 | return 0; |
| 917 | |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 918 | ret = hwmgr_init(pp_init, handle); |
| 919 | if (ret) |
| 920 | goto fail_hwmgr; |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 921 | |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 922 | ret = eventmgr_init(handle); |
| 923 | if (ret) |
| 924 | goto fail_eventmgr; |
| 925 | |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 926 | return 0; |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 927 | |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 928 | fail_eventmgr: |
| 929 | hwmgr_fini(handle->hwmgr); |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 930 | fail_hwmgr: |
| 931 | smum_fini(handle->smu_mgr); |
| 932 | fail_smum: |
| 933 | kfree(handle); |
| 934 | return ret; |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 935 | } |
| 936 | |
| 937 | static int amd_pp_instance_fini(void *handle) |
| 938 | { |
| 939 | struct pp_instance *instance = (struct pp_instance *)handle; |
Rex Zhu | e92a037 | 2015-09-23 15:14:54 +0800 | [diff] [blame] | 940 | |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 941 | if (instance == NULL) |
| 942 | return -EINVAL; |
| 943 | |
Trigger Huang | 7b1e8ca | 2016-11-16 10:13:45 -0500 | [diff] [blame] | 944 | if ((amdgpu_dpm != 0) |
| 945 | && !cgs_is_virtualization_enabled(instance->smu_mgr->device)) { |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 946 | eventmgr_fini(instance->eventmgr); |
| 947 | hwmgr_fini(instance->hwmgr); |
| 948 | } |
Jammy Zhou | 3bace35 | 2015-07-21 21:18:15 +0800 | [diff] [blame] | 949 | |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 950 | smum_fini(instance->smu_mgr); |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 951 | kfree(handle); |
| 952 | return 0; |
| 953 | } |
| 954 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 955 | int amd_powerplay_init(struct amd_pp_init *pp_init, |
| 956 | struct amd_powerplay *amd_pp) |
| 957 | { |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 958 | int ret; |
| 959 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 960 | if (pp_init == NULL || amd_pp == NULL) |
| 961 | return -EINVAL; |
| 962 | |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 963 | ret = amd_pp_instance_init(pp_init, amd_pp); |
| 964 | |
| 965 | if (ret) |
| 966 | return ret; |
| 967 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 968 | amd_pp->ip_funcs = &pp_ip_funcs; |
| 969 | amd_pp->pp_funcs = &pp_dpm_funcs; |
| 970 | |
| 971 | return 0; |
| 972 | } |
| 973 | |
| 974 | int amd_powerplay_fini(void *handle) |
| 975 | { |
Jammy Zhou | ac885b3 | 2015-07-21 17:43:02 +0800 | [diff] [blame] | 976 | amd_pp_instance_fini(handle); |
| 977 | |
Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 978 | return 0; |
| 979 | } |
Rex Zhu | 7fb72a1 | 2015-11-19 13:35:30 +0800 | [diff] [blame] | 980 | |
Eric Huang | 4dcf9e6 | 2016-06-01 17:08:07 -0400 | [diff] [blame] | 981 | int amd_powerplay_reset(void *handle) |
| 982 | { |
| 983 | struct pp_instance *instance = (struct pp_instance *)handle; |
| 984 | struct pp_eventmgr *eventmgr; |
| 985 | struct pem_event_data event_data = { {0} }; |
| 986 | int ret; |
| 987 | |
| 988 | if (instance == NULL) |
| 989 | return -EINVAL; |
| 990 | |
| 991 | eventmgr = instance->eventmgr; |
| 992 | if (!eventmgr || !eventmgr->pp_eventmgr_fini) |
| 993 | return -EINVAL; |
| 994 | |
| 995 | eventmgr->pp_eventmgr_fini(eventmgr); |
| 996 | |
| 997 | ret = pp_sw_fini(handle); |
| 998 | if (ret) |
| 999 | return ret; |
| 1000 | |
| 1001 | kfree(instance->hwmgr->ps); |
| 1002 | |
| 1003 | ret = pp_sw_init(handle); |
| 1004 | if (ret) |
| 1005 | return ret; |
| 1006 | |
Trigger Huang | 7b1e8ca | 2016-11-16 10:13:45 -0500 | [diff] [blame] | 1007 | if ((amdgpu_dpm == 0) |
| 1008 | || cgs_is_virtualization_enabled(instance->smu_mgr->device)) |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 1009 | return 0; |
| 1010 | |
Xiangliang Yu | e9efaaa | 2016-11-30 14:07:16 +0800 | [diff] [blame^] | 1011 | hw_init_power_state_table(instance->hwmgr); |
| 1012 | |
Eric Huang | 4dcf9e6 | 2016-06-01 17:08:07 -0400 | [diff] [blame] | 1013 | if (eventmgr == NULL || eventmgr->pp_eventmgr_init == NULL) |
| 1014 | return -EINVAL; |
| 1015 | |
| 1016 | ret = eventmgr->pp_eventmgr_init(eventmgr); |
| 1017 | if (ret) |
| 1018 | return ret; |
| 1019 | |
| 1020 | return pem_handle_event(eventmgr, AMD_PP_EVENT_COMPLETE_INIT, &event_data); |
| 1021 | } |
| 1022 | |
Rex Zhu | 7fb72a1 | 2015-11-19 13:35:30 +0800 | [diff] [blame] | 1023 | /* export this function to DAL */ |
| 1024 | |
David Rokhvarg | 155f1127c | 2015-12-14 10:51:39 -0500 | [diff] [blame] | 1025 | int amd_powerplay_display_configuration_change(void *handle, |
| 1026 | const struct amd_pp_display_configuration *display_config) |
Rex Zhu | 7fb72a1 | 2015-11-19 13:35:30 +0800 | [diff] [blame] | 1027 | { |
| 1028 | struct pp_hwmgr *hwmgr; |
Rex Zhu | 7fb72a1 | 2015-11-19 13:35:30 +0800 | [diff] [blame] | 1029 | |
Rex Zhu | a969e16 | 2015-12-29 13:56:03 +0800 | [diff] [blame] | 1030 | PP_CHECK((struct pp_instance *)handle); |
Rex Zhu | 7fb72a1 | 2015-11-19 13:35:30 +0800 | [diff] [blame] | 1031 | |
| 1032 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 1033 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 1034 | PP_CHECK_HW(hwmgr); |
| 1035 | |
Rex Zhu | 7fb72a1 | 2015-11-19 13:35:30 +0800 | [diff] [blame] | 1036 | phm_store_dal_configuration_data(hwmgr, display_config); |
Rex Zhu | e0b71a7 | 2015-12-29 10:25:19 +0800 | [diff] [blame] | 1037 | |
Rex Zhu | 7fb72a1 | 2015-11-19 13:35:30 +0800 | [diff] [blame] | 1038 | return 0; |
| 1039 | } |
Vitaly Prosyak | c4dd206 | 2015-11-30 16:39:53 -0500 | [diff] [blame] | 1040 | |
Vitaly Prosyak | 1c9a908 | 2015-12-03 10:27:57 -0500 | [diff] [blame] | 1041 | int amd_powerplay_get_display_power_level(void *handle, |
Rex Zhu | 4732913 | 2015-12-10 16:49:50 +0800 | [diff] [blame] | 1042 | struct amd_pp_simple_clock_info *output) |
Vitaly Prosyak | c4dd206 | 2015-11-30 16:39:53 -0500 | [diff] [blame] | 1043 | { |
| 1044 | struct pp_hwmgr *hwmgr; |
| 1045 | |
Rex Zhu | a969e16 | 2015-12-29 13:56:03 +0800 | [diff] [blame] | 1046 | PP_CHECK((struct pp_instance *)handle); |
| 1047 | |
| 1048 | if (output == NULL) |
Vitaly Prosyak | c4dd206 | 2015-11-30 16:39:53 -0500 | [diff] [blame] | 1049 | return -EINVAL; |
| 1050 | |
| 1051 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 1052 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 1053 | PP_CHECK_HW(hwmgr); |
| 1054 | |
Vitaly Prosyak | 1c9a908 | 2015-12-03 10:27:57 -0500 | [diff] [blame] | 1055 | return phm_get_dal_power_level(hwmgr, output); |
Vitaly Prosyak | c4dd206 | 2015-11-30 16:39:53 -0500 | [diff] [blame] | 1056 | } |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1057 | |
| 1058 | int amd_powerplay_get_current_clocks(void *handle, |
David Rokhvarg | 155f1127c | 2015-12-14 10:51:39 -0500 | [diff] [blame] | 1059 | struct amd_pp_clock_info *clocks) |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1060 | { |
| 1061 | struct pp_hwmgr *hwmgr; |
| 1062 | struct amd_pp_simple_clock_info simple_clocks; |
| 1063 | struct pp_clock_info hw_clocks; |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1064 | |
Rex Zhu | fa9e699 | 2015-12-29 13:56:03 +0800 | [diff] [blame] | 1065 | PP_CHECK((struct pp_instance *)handle); |
| 1066 | |
| 1067 | if (clocks == NULL) |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1068 | return -EINVAL; |
| 1069 | |
| 1070 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 1071 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 1072 | PP_CHECK_HW(hwmgr); |
| 1073 | |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1074 | phm_get_dal_power_level(hwmgr, &simple_clocks); |
| 1075 | |
| 1076 | if (phm_cap_enabled(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_PowerContainment)) { |
| 1077 | if (0 != phm_get_clock_info(hwmgr, &hwmgr->current_ps->hardware, &hw_clocks, PHM_PerformanceLevelDesignation_PowerContainment)) |
| 1078 | PP_ASSERT_WITH_CODE(0, "Error in PHM_GetPowerContainmentClockInfo", return -1); |
| 1079 | } else { |
| 1080 | if (0 != phm_get_clock_info(hwmgr, &hwmgr->current_ps->hardware, &hw_clocks, PHM_PerformanceLevelDesignation_Activity)) |
| 1081 | PP_ASSERT_WITH_CODE(0, "Error in PHM_GetClockInfo", return -1); |
| 1082 | } |
| 1083 | |
| 1084 | clocks->min_engine_clock = hw_clocks.min_eng_clk; |
| 1085 | clocks->max_engine_clock = hw_clocks.max_eng_clk; |
| 1086 | clocks->min_memory_clock = hw_clocks.min_mem_clk; |
| 1087 | clocks->max_memory_clock = hw_clocks.max_mem_clk; |
| 1088 | clocks->min_bus_bandwidth = hw_clocks.min_bus_bandwidth; |
| 1089 | clocks->max_bus_bandwidth = hw_clocks.max_bus_bandwidth; |
| 1090 | |
| 1091 | clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk; |
| 1092 | clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk; |
| 1093 | |
| 1094 | clocks->max_clocks_state = simple_clocks.level; |
| 1095 | |
| 1096 | if (0 == phm_get_current_shallow_sleep_clocks(hwmgr, &hwmgr->current_ps->hardware, &hw_clocks)) { |
| 1097 | clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk; |
| 1098 | clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk; |
| 1099 | } |
| 1100 | |
| 1101 | return 0; |
| 1102 | |
| 1103 | } |
| 1104 | |
| 1105 | int amd_powerplay_get_clock_by_type(void *handle, enum amd_pp_clock_type type, struct amd_pp_clocks *clocks) |
| 1106 | { |
| 1107 | int result = -1; |
| 1108 | |
| 1109 | struct pp_hwmgr *hwmgr; |
| 1110 | |
Rex Zhu | fa9e699 | 2015-12-29 13:56:03 +0800 | [diff] [blame] | 1111 | PP_CHECK((struct pp_instance *)handle); |
| 1112 | |
| 1113 | if (clocks == NULL) |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1114 | return -EINVAL; |
| 1115 | |
| 1116 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 1117 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 1118 | PP_CHECK_HW(hwmgr); |
| 1119 | |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1120 | result = phm_get_clock_by_type(hwmgr, type, clocks); |
| 1121 | |
| 1122 | return result; |
| 1123 | } |
| 1124 | |
David Rokhvarg | 155f1127c | 2015-12-14 10:51:39 -0500 | [diff] [blame] | 1125 | int amd_powerplay_get_display_mode_validation_clocks(void *handle, |
| 1126 | struct amd_pp_simple_clock_info *clocks) |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1127 | { |
| 1128 | int result = -1; |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1129 | struct pp_hwmgr *hwmgr; |
| 1130 | |
Rex Zhu | fa9e699 | 2015-12-29 13:56:03 +0800 | [diff] [blame] | 1131 | PP_CHECK((struct pp_instance *)handle); |
| 1132 | |
| 1133 | if (clocks == NULL) |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1134 | return -EINVAL; |
| 1135 | |
| 1136 | hwmgr = ((struct pp_instance *)handle)->hwmgr; |
| 1137 | |
Rex Zhu | ba5f884 | 2016-10-27 15:29:57 +0800 | [diff] [blame] | 1138 | PP_CHECK_HW(hwmgr); |
| 1139 | |
Rex Zhu | e273b04 | 2015-12-07 18:44:23 +0800 | [diff] [blame] | 1140 | if (phm_cap_enabled(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DynamicPatchPowerState)) |
| 1141 | result = phm_get_max_high_clocks(hwmgr, clocks); |
| 1142 | |
| 1143 | return result; |
| 1144 | } |
| 1145 | |