blob: d9f2701b45932e48c77fe0826158240e53c162ca [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 struct i915_gtt *ggtt = &dev_priv->gtt;
153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 list_for_each_entry(vma, &ggtt->base.active_list, mm_list)
159 if (vma->pin_count)
160 pinned += vma->node.size;
161 list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list)
162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700166 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
197 page_cache_release(page);
198 vaddr += PAGE_SIZE;
199 }
200
201 i915_gem_chipset_flush(obj->base.dev);
202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
231 if (ret) {
232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
235 WARN_ON(ret != -EIO);
236 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
237 }
238
239 if (obj->madv == I915_MADV_DONTNEED)
240 obj->dirty = 0;
241
242 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100243 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100245 int i;
246
247 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 struct page *page;
249 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100250
Chris Wilson6a2c4232014-11-04 04:51:40 -0800251 page = shmem_read_mapping_page(mapping, i);
252 if (IS_ERR(page))
253 continue;
254
255 dst = kmap_atomic(page);
256 drm_clflush_virt_range(vaddr, PAGE_SIZE);
257 memcpy(dst, vaddr, PAGE_SIZE);
258 kunmap_atomic(dst);
259
260 set_page_dirty(page);
261 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100262 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100264 vaddr += PAGE_SIZE;
265 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100267 }
268
Chris Wilson6a2c4232014-11-04 04:51:40 -0800269 sg_free_table(obj->pages);
270 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800271}
272
273static void
274i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
275{
276 drm_pci_free(obj->base.dev, obj->phys_handle);
277}
278
279static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
280 .get_pages = i915_gem_object_get_pages_phys,
281 .put_pages = i915_gem_object_put_pages_phys,
282 .release = i915_gem_object_release_phys,
283};
284
285static int
286drop_pages(struct drm_i915_gem_object *obj)
287{
288 struct i915_vma *vma, *next;
289 int ret;
290
291 drm_gem_object_reference(&obj->base);
292 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
293 if (i915_vma_unbind(vma))
294 break;
295
296 ret = i915_gem_object_put_pages(obj);
297 drm_gem_object_unreference(&obj->base);
298
299 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100300}
301
302int
303i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
304 int align)
305{
306 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800307 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100308
309 if (obj->phys_handle) {
310 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
311 return -EBUSY;
312
313 return 0;
314 }
315
316 if (obj->madv != I915_MADV_WILLNEED)
317 return -EFAULT;
318
319 if (obj->base.filp == NULL)
320 return -EINVAL;
321
Chris Wilson6a2c4232014-11-04 04:51:40 -0800322 ret = drop_pages(obj);
323 if (ret)
324 return ret;
325
Chris Wilson00731152014-05-21 12:42:56 +0100326 /* create a new object */
327 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
328 if (!phys)
329 return -ENOMEM;
330
Chris Wilson00731152014-05-21 12:42:56 +0100331 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800332 obj->ops = &i915_gem_phys_ops;
333
334 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100335}
336
337static int
338i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
339 struct drm_i915_gem_pwrite *args,
340 struct drm_file *file_priv)
341{
342 struct drm_device *dev = obj->base.dev;
343 void *vaddr = obj->phys_handle->vaddr + args->offset;
344 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200345 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800346
347 /* We manually control the domain here and pretend that it
348 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
349 */
350 ret = i915_gem_object_wait_rendering(obj, false);
351 if (ret)
352 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100353
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700354 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100355 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
356 unsigned long unwritten;
357
358 /* The physical object once assigned is fixed for the lifetime
359 * of the obj, so we can safely drop the lock and continue
360 * to access vaddr.
361 */
362 mutex_unlock(&dev->struct_mutex);
363 unwritten = copy_from_user(vaddr, user_data, args->size);
364 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200365 if (unwritten) {
366 ret = -EFAULT;
367 goto out;
368 }
Chris Wilson00731152014-05-21 12:42:56 +0100369 }
370
Chris Wilson6a2c4232014-11-04 04:51:40 -0800371 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100372 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200373
374out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700375 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200376 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100377}
378
Chris Wilson42dcedd2012-11-15 11:32:30 +0000379void *i915_gem_object_alloc(struct drm_device *dev)
380{
381 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100382 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000383}
384
385void i915_gem_object_free(struct drm_i915_gem_object *obj)
386{
387 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100388 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000389}
390
Dave Airlieff72145b2011-02-07 12:16:14 +1000391static int
392i915_gem_create(struct drm_file *file,
393 struct drm_device *dev,
394 uint64_t size,
395 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700396{
Chris Wilson05394f32010-11-08 19:18:58 +0000397 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300398 int ret;
399 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400
Dave Airlieff72145b2011-02-07 12:16:14 +1000401 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200402 if (size == 0)
403 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700404
405 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000406 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700407 if (obj == NULL)
408 return -ENOMEM;
409
Chris Wilson05394f32010-11-08 19:18:58 +0000410 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100411 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200412 drm_gem_object_unreference_unlocked(&obj->base);
413 if (ret)
414 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100415
Dave Airlieff72145b2011-02-07 12:16:14 +1000416 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700417 return 0;
418}
419
Dave Airlieff72145b2011-02-07 12:16:14 +1000420int
421i915_gem_dumb_create(struct drm_file *file,
422 struct drm_device *dev,
423 struct drm_mode_create_dumb *args)
424{
425 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300426 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000427 args->size = args->pitch * args->height;
428 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000429 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000430}
431
Dave Airlieff72145b2011-02-07 12:16:14 +1000432/**
433 * Creates a new mm object and returns a handle to it.
434 */
435int
436i915_gem_create_ioctl(struct drm_device *dev, void *data,
437 struct drm_file *file)
438{
439 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200440
Dave Airlieff72145b2011-02-07 12:16:14 +1000441 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000442 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000443}
444
Daniel Vetter8c599672011-12-14 13:57:31 +0100445static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100446__copy_to_user_swizzled(char __user *cpu_vaddr,
447 const char *gpu_vaddr, int gpu_offset,
448 int length)
449{
450 int ret, cpu_offset = 0;
451
452 while (length > 0) {
453 int cacheline_end = ALIGN(gpu_offset + 1, 64);
454 int this_length = min(cacheline_end - gpu_offset, length);
455 int swizzled_gpu_offset = gpu_offset ^ 64;
456
457 ret = __copy_to_user(cpu_vaddr + cpu_offset,
458 gpu_vaddr + swizzled_gpu_offset,
459 this_length);
460 if (ret)
461 return ret + length;
462
463 cpu_offset += this_length;
464 gpu_offset += this_length;
465 length -= this_length;
466 }
467
468 return 0;
469}
470
471static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700472__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
473 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100474 int length)
475{
476 int ret, cpu_offset = 0;
477
478 while (length > 0) {
479 int cacheline_end = ALIGN(gpu_offset + 1, 64);
480 int this_length = min(cacheline_end - gpu_offset, length);
481 int swizzled_gpu_offset = gpu_offset ^ 64;
482
483 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
484 cpu_vaddr + cpu_offset,
485 this_length);
486 if (ret)
487 return ret + length;
488
489 cpu_offset += this_length;
490 gpu_offset += this_length;
491 length -= this_length;
492 }
493
494 return 0;
495}
496
Brad Volkin4c914c02014-02-18 10:15:45 -0800497/*
498 * Pins the specified object's pages and synchronizes the object with
499 * GPU accesses. Sets needs_clflush to non-zero if the caller should
500 * flush the object from the CPU cache.
501 */
502int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
503 int *needs_clflush)
504{
505 int ret;
506
507 *needs_clflush = 0;
508
509 if (!obj->base.filp)
510 return -EINVAL;
511
512 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
513 /* If we're not in the cpu read domain, set ourself into the gtt
514 * read domain and manually flush cachelines (if required). This
515 * optimizes for the case when the gpu will dirty the data
516 * anyway again before the next pread happens. */
517 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
518 obj->cache_level);
519 ret = i915_gem_object_wait_rendering(obj, true);
520 if (ret)
521 return ret;
522 }
523
524 ret = i915_gem_object_get_pages(obj);
525 if (ret)
526 return ret;
527
528 i915_gem_object_pin_pages(obj);
529
530 return ret;
531}
532
Daniel Vetterd174bd62012-03-25 19:47:40 +0200533/* Per-page copy function for the shmem pread fastpath.
534 * Flushes invalid cachelines before reading the target if
535 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700536static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200537shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
538 char __user *user_data,
539 bool page_do_bit17_swizzling, bool needs_clflush)
540{
541 char *vaddr;
542 int ret;
543
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200544 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200545 return -EINVAL;
546
547 vaddr = kmap_atomic(page);
548 if (needs_clflush)
549 drm_clflush_virt_range(vaddr + shmem_page_offset,
550 page_length);
551 ret = __copy_to_user_inatomic(user_data,
552 vaddr + shmem_page_offset,
553 page_length);
554 kunmap_atomic(vaddr);
555
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100556 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200557}
558
Daniel Vetter23c18c72012-03-25 19:47:42 +0200559static void
560shmem_clflush_swizzled_range(char *addr, unsigned long length,
561 bool swizzled)
562{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200563 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200564 unsigned long start = (unsigned long) addr;
565 unsigned long end = (unsigned long) addr + length;
566
567 /* For swizzling simply ensure that we always flush both
568 * channels. Lame, but simple and it works. Swizzled
569 * pwrite/pread is far from a hotpath - current userspace
570 * doesn't use it at all. */
571 start = round_down(start, 128);
572 end = round_up(end, 128);
573
574 drm_clflush_virt_range((void *)start, end - start);
575 } else {
576 drm_clflush_virt_range(addr, length);
577 }
578
579}
580
Daniel Vetterd174bd62012-03-25 19:47:40 +0200581/* Only difference to the fast-path function is that this can handle bit17
582 * and uses non-atomic copy and kmap functions. */
583static int
584shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
585 char __user *user_data,
586 bool page_do_bit17_swizzling, bool needs_clflush)
587{
588 char *vaddr;
589 int ret;
590
591 vaddr = kmap(page);
592 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200593 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
594 page_length,
595 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200596
597 if (page_do_bit17_swizzling)
598 ret = __copy_to_user_swizzled(user_data,
599 vaddr, shmem_page_offset,
600 page_length);
601 else
602 ret = __copy_to_user(user_data,
603 vaddr + shmem_page_offset,
604 page_length);
605 kunmap(page);
606
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100607 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200608}
609
Eric Anholteb014592009-03-10 11:44:52 -0700610static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200611i915_gem_shmem_pread(struct drm_device *dev,
612 struct drm_i915_gem_object *obj,
613 struct drm_i915_gem_pread *args,
614 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700615{
Daniel Vetter8461d222011-12-14 13:57:32 +0100616 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700617 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100619 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100620 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200621 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200622 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200623 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700624
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200625 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700626 remain = args->size;
627
Daniel Vetter8461d222011-12-14 13:57:32 +0100628 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700629
Brad Volkin4c914c02014-02-18 10:15:45 -0800630 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100631 if (ret)
632 return ret;
633
Eric Anholteb014592009-03-10 11:44:52 -0700634 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100635
Imre Deak67d5a502013-02-18 19:28:02 +0200636 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
637 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200638 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100639
640 if (remain <= 0)
641 break;
642
Eric Anholteb014592009-03-10 11:44:52 -0700643 /* Operation in this page
644 *
Eric Anholteb014592009-03-10 11:44:52 -0700645 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700646 * page_length = bytes to copy for this page
647 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100648 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700649 page_length = remain;
650 if ((shmem_page_offset + page_length) > PAGE_SIZE)
651 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700652
Daniel Vetter8461d222011-12-14 13:57:32 +0100653 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
654 (page_to_phys(page) & (1 << 17)) != 0;
655
Daniel Vetterd174bd62012-03-25 19:47:40 +0200656 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
657 user_data, page_do_bit17_swizzling,
658 needs_clflush);
659 if (ret == 0)
660 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700661
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200662 mutex_unlock(&dev->struct_mutex);
663
Jani Nikulad330a952014-01-21 11:24:25 +0200664 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200665 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200666 /* Userspace is tricking us, but we've already clobbered
667 * its pages with the prefault and promised to write the
668 * data up to the first fault. Hence ignore any errors
669 * and just continue. */
670 (void)ret;
671 prefaulted = 1;
672 }
673
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
675 user_data, page_do_bit17_swizzling,
676 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700677
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200678 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100680 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100681 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100682
Chris Wilson17793c92014-03-07 08:30:36 +0000683next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700684 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100685 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700686 offset += page_length;
687 }
688
Chris Wilson4f27b752010-10-14 15:26:45 +0100689out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100690 i915_gem_object_unpin_pages(obj);
691
Eric Anholteb014592009-03-10 11:44:52 -0700692 return ret;
693}
694
Eric Anholt673a3942008-07-30 12:06:12 -0700695/**
696 * Reads data from the object referenced by handle.
697 *
698 * On error, the contents of *data are undefined.
699 */
700int
701i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000702 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700703{
704 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000705 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100706 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700707
Chris Wilson51311d02010-11-17 09:10:42 +0000708 if (args->size == 0)
709 return 0;
710
711 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200712 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000713 args->size))
714 return -EFAULT;
715
Chris Wilson4f27b752010-10-14 15:26:45 +0100716 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100717 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100718 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700719
Chris Wilson05394f32010-11-08 19:18:58 +0000720 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000721 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100722 ret = -ENOENT;
723 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100724 }
Eric Anholt673a3942008-07-30 12:06:12 -0700725
Chris Wilson7dcd2492010-09-26 20:21:44 +0100726 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000727 if (args->offset > obj->base.size ||
728 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100729 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100730 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100731 }
732
Daniel Vetter1286ff72012-05-10 15:25:09 +0200733 /* prime objects have no backing filp to GEM pread/pwrite
734 * pages from.
735 */
736 if (!obj->base.filp) {
737 ret = -EINVAL;
738 goto out;
739 }
740
Chris Wilsondb53a302011-02-03 11:57:46 +0000741 trace_i915_gem_object_pread(obj, args->offset, args->size);
742
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200743 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700744
Chris Wilson35b62a82010-09-26 20:23:38 +0100745out:
Chris Wilson05394f32010-11-08 19:18:58 +0000746 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100747unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100748 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700749 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700750}
751
Keith Packard0839ccb2008-10-30 19:38:48 -0700752/* This is the fast write path which cannot handle
753 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700755
Keith Packard0839ccb2008-10-30 19:38:48 -0700756static inline int
757fast_user_write(struct io_mapping *mapping,
758 loff_t page_base, int page_offset,
759 char __user *user_data,
760 int length)
761{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700762 void __iomem *vaddr_atomic;
763 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700764 unsigned long unwritten;
765
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700766 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700767 /* We can use the cpu mem copy function because this is X86. */
768 vaddr = (void __force*)vaddr_atomic + page_offset;
769 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700770 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700771 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100772 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700773}
774
Eric Anholt3de09aa2009-03-09 09:42:23 -0700775/**
776 * This is the fast pwrite path, where we copy the data directly from the
777 * user into the GTT, uncached.
778 */
Eric Anholt673a3942008-07-30 12:06:12 -0700779static int
Chris Wilson05394f32010-11-08 19:18:58 +0000780i915_gem_gtt_pwrite_fast(struct drm_device *dev,
781 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700782 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000783 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700784{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300785 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700786 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700787 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700788 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200789 int page_offset, page_length, ret;
790
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100791 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200792 if (ret)
793 goto out;
794
795 ret = i915_gem_object_set_to_gtt_domain(obj, true);
796 if (ret)
797 goto out_unpin;
798
799 ret = i915_gem_object_put_fence(obj);
800 if (ret)
801 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700802
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200803 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700804 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700806 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700807
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700808 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809
Eric Anholt673a3942008-07-30 12:06:12 -0700810 while (remain > 0) {
811 /* Operation in this page
812 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700813 * page_base = page offset within aperture
814 * page_offset = offset within page
815 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700816 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100817 page_base = offset & PAGE_MASK;
818 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700819 page_length = remain;
820 if ((page_offset + remain) > PAGE_SIZE)
821 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700822
Keith Packard0839ccb2008-10-30 19:38:48 -0700823 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700824 * source page isn't available. Return the error and we'll
825 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700826 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800827 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200828 page_offset, user_data, page_length)) {
829 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200830 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200831 }
Eric Anholt673a3942008-07-30 12:06:12 -0700832
Keith Packard0839ccb2008-10-30 19:38:48 -0700833 remain -= page_length;
834 user_data += page_length;
835 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700836 }
Eric Anholt673a3942008-07-30 12:06:12 -0700837
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200838out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700839 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200840out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800841 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200842out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700843 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700844}
845
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846/* Per-page copy function for the shmem pwrite fastpath.
847 * Flushes invalid cachelines before writing to the target if
848 * needs_clflush_before is set and flushes out any written cachelines after
849 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700850static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
852 char __user *user_data,
853 bool page_do_bit17_swizzling,
854 bool needs_clflush_before,
855 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700856{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200857 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700859
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200860 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200861 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700862
Daniel Vetterd174bd62012-03-25 19:47:40 +0200863 vaddr = kmap_atomic(page);
864 if (needs_clflush_before)
865 drm_clflush_virt_range(vaddr + shmem_page_offset,
866 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000867 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
868 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200869 if (needs_clflush_after)
870 drm_clflush_virt_range(vaddr + shmem_page_offset,
871 page_length);
872 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700873
Chris Wilson755d2212012-09-04 21:02:55 +0100874 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700875}
876
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877/* Only difference to the fast-path function is that this can handle bit17
878 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700879static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200880shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
881 char __user *user_data,
882 bool page_do_bit17_swizzling,
883 bool needs_clflush_before,
884 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700885{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886 char *vaddr;
887 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700888
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200890 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200891 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
892 page_length,
893 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200894 if (page_do_bit17_swizzling)
895 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100896 user_data,
897 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898 else
899 ret = __copy_from_user(vaddr + shmem_page_offset,
900 user_data,
901 page_length);
902 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200903 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
904 page_length,
905 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200906 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100907
Chris Wilson755d2212012-09-04 21:02:55 +0100908 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700909}
910
Eric Anholt40123c12009-03-09 13:42:30 -0700911static int
Daniel Vettere244a442012-03-25 19:47:28 +0200912i915_gem_shmem_pwrite(struct drm_device *dev,
913 struct drm_i915_gem_object *obj,
914 struct drm_i915_gem_pwrite *args,
915 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700916{
Eric Anholt40123c12009-03-09 13:42:30 -0700917 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100918 loff_t offset;
919 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100920 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100921 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200922 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200923 int needs_clflush_after = 0;
924 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200925 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700926
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200927 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700928 remain = args->size;
929
Daniel Vetter8c599672011-12-14 13:57:31 +0100930 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700931
Daniel Vetter58642882012-03-25 19:47:37 +0200932 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
933 /* If we're not in the cpu write domain, set ourself into the gtt
934 * write domain and manually flush cachelines (if required). This
935 * optimizes for the case when the gpu will use the data
936 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100937 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700938 ret = i915_gem_object_wait_rendering(obj, false);
939 if (ret)
940 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200941 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100942 /* Same trick applies to invalidate partially written cachelines read
943 * before writing. */
944 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
945 needs_clflush_before =
946 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200947
Chris Wilson755d2212012-09-04 21:02:55 +0100948 ret = i915_gem_object_get_pages(obj);
949 if (ret)
950 return ret;
951
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700952 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200953
Chris Wilson755d2212012-09-04 21:02:55 +0100954 i915_gem_object_pin_pages(obj);
955
Eric Anholt40123c12009-03-09 13:42:30 -0700956 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000957 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700958
Imre Deak67d5a502013-02-18 19:28:02 +0200959 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
960 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200961 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200962 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100963
Chris Wilson9da3da62012-06-01 15:20:22 +0100964 if (remain <= 0)
965 break;
966
Eric Anholt40123c12009-03-09 13:42:30 -0700967 /* Operation in this page
968 *
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700970 * page_length = bytes to copy for this page
971 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100972 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700973
974 page_length = remain;
975 if ((shmem_page_offset + page_length) > PAGE_SIZE)
976 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700977
Daniel Vetter58642882012-03-25 19:47:37 +0200978 /* If we don't overwrite a cacheline completely we need to be
979 * careful to have up-to-date data by first clflushing. Don't
980 * overcomplicate things and flush the entire patch. */
981 partial_cacheline_write = needs_clflush_before &&
982 ((shmem_page_offset | page_length)
983 & (boot_cpu_data.x86_clflush_size - 1));
984
Daniel Vetter8c599672011-12-14 13:57:31 +0100985 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
986 (page_to_phys(page) & (1 << 17)) != 0;
987
Daniel Vetterd174bd62012-03-25 19:47:40 +0200988 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
989 user_data, page_do_bit17_swizzling,
990 partial_cacheline_write,
991 needs_clflush_after);
992 if (ret == 0)
993 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700994
Daniel Vettere244a442012-03-25 19:47:28 +0200995 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200996 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200997 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
998 user_data, page_do_bit17_swizzling,
999 partial_cacheline_write,
1000 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001001
Daniel Vettere244a442012-03-25 19:47:28 +02001002 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001003
Chris Wilson755d2212012-09-04 21:02:55 +01001004 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001005 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001006
Chris Wilson17793c92014-03-07 08:30:36 +00001007next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001008 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001009 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001010 offset += page_length;
1011 }
1012
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001013out:
Chris Wilson755d2212012-09-04 21:02:55 +01001014 i915_gem_object_unpin_pages(obj);
1015
Daniel Vettere244a442012-03-25 19:47:28 +02001016 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001017 /*
1018 * Fixup: Flush cpu caches in case we didn't flush the dirty
1019 * cachelines in-line while writing and the object moved
1020 * out of the cpu write domain while we've dropped the lock.
1021 */
1022 if (!needs_clflush_after &&
1023 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001024 if (i915_gem_clflush_object(obj, obj->pin_display))
1025 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001026 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001027 }
Eric Anholt40123c12009-03-09 13:42:30 -07001028
Daniel Vetter58642882012-03-25 19:47:37 +02001029 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001030 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001031
Rodrigo Vivide152b62015-07-07 16:28:51 -07001032 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001033 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001034}
1035
1036/**
1037 * Writes data to the object referenced by handle.
1038 *
1039 * On error, the contents of the buffer that were to be modified are undefined.
1040 */
1041int
1042i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001043 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001044{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001045 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001046 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001047 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001048 int ret;
1049
1050 if (args->size == 0)
1051 return 0;
1052
1053 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001054 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001055 args->size))
1056 return -EFAULT;
1057
Jani Nikulad330a952014-01-21 11:24:25 +02001058 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001059 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1060 args->size);
1061 if (ret)
1062 return -EFAULT;
1063 }
Eric Anholt673a3942008-07-30 12:06:12 -07001064
Imre Deak5d77d9c2014-11-12 16:40:35 +02001065 intel_runtime_pm_get(dev_priv);
1066
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001067 ret = i915_mutex_lock_interruptible(dev);
1068 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001069 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001070
Chris Wilson05394f32010-11-08 19:18:58 +00001071 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001072 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001073 ret = -ENOENT;
1074 goto unlock;
1075 }
Eric Anholt673a3942008-07-30 12:06:12 -07001076
Chris Wilson7dcd2492010-09-26 20:21:44 +01001077 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001078 if (args->offset > obj->base.size ||
1079 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001080 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001081 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001082 }
1083
Daniel Vetter1286ff72012-05-10 15:25:09 +02001084 /* prime objects have no backing filp to GEM pread/pwrite
1085 * pages from.
1086 */
1087 if (!obj->base.filp) {
1088 ret = -EINVAL;
1089 goto out;
1090 }
1091
Chris Wilsondb53a302011-02-03 11:57:46 +00001092 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1093
Daniel Vetter935aaa62012-03-25 19:47:35 +02001094 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001095 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1096 * it would end up going through the fenced access, and we'll get
1097 * different detiling behavior between reading and writing.
1098 * pread/pwrite currently are reading and writing from the CPU
1099 * perspective, requiring manual detiling by the client.
1100 */
Chris Wilson2c225692013-08-09 12:26:45 +01001101 if (obj->tiling_mode == I915_TILING_NONE &&
1102 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1103 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001104 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001105 /* Note that the gtt paths might fail with non-page-backed user
1106 * pointers (e.g. gtt mappings when moving data between
1107 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001108 }
Eric Anholt673a3942008-07-30 12:06:12 -07001109
Chris Wilson6a2c4232014-11-04 04:51:40 -08001110 if (ret == -EFAULT || ret == -ENOSPC) {
1111 if (obj->phys_handle)
1112 ret = i915_gem_phys_pwrite(obj, args, file);
1113 else
1114 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1115 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001116
Chris Wilson35b62a82010-09-26 20:23:38 +01001117out:
Chris Wilson05394f32010-11-08 19:18:58 +00001118 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001119unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001120 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001121put_rpm:
1122 intel_runtime_pm_put(dev_priv);
1123
Eric Anholt673a3942008-07-30 12:06:12 -07001124 return ret;
1125}
1126
Chris Wilsonb3612372012-08-24 09:35:08 +01001127int
Daniel Vetter33196de2012-11-14 17:14:05 +01001128i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001129 bool interruptible)
1130{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001131 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001132 /* Non-interruptible callers can't handle -EAGAIN, hence return
1133 * -EIO unconditionally for these. */
1134 if (!interruptible)
1135 return -EIO;
1136
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001137 /* Recovery complete, but the reset failed ... */
1138 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001139 return -EIO;
1140
McAulay, Alistair6689c162014-08-15 18:51:35 +01001141 /*
1142 * Check if GPU Reset is in progress - we need intel_ring_begin
1143 * to work properly to reinit the hw state while the gpu is
1144 * still marked as reset-in-progress. Handle this with a flag.
1145 */
1146 if (!error->reload_in_reset)
1147 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001148 }
1149
1150 return 0;
1151}
1152
Chris Wilson094f9a52013-09-25 17:34:55 +01001153static void fake_irq(unsigned long data)
1154{
1155 wake_up_process((struct task_struct *)data);
1156}
1157
1158static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001159 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001160{
1161 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1162}
1163
Daniel Vettereed29a52015-05-21 14:21:25 +02001164static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001165{
Chris Wilson2def4ad2015-04-07 16:20:41 +01001166 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001167
Daniel Vettereed29a52015-05-21 14:21:25 +02001168 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad2015-04-07 16:20:41 +01001169 return -EBUSY;
1170
1171 timeout = jiffies + 1;
1172 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001173 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001174 return 0;
1175
1176 if (time_after_eq(jiffies, timeout))
1177 break;
1178
1179 cpu_relax_lowlatency();
1180 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001181 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001182 return 0;
1183
1184 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001185}
1186
Chris Wilsonb3612372012-08-24 09:35:08 +01001187/**
John Harrison9c654812014-11-24 18:49:35 +00001188 * __i915_wait_request - wait until execution of request has finished
1189 * @req: duh!
1190 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001191 * @interruptible: do an interruptible wait (normally yes)
1192 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1193 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001194 * Note: It is of utmost importance that the passed in seqno and reset_counter
1195 * values have been read by the caller in an smp safe manner. Where read-side
1196 * locks are involved, it is sufficient to read the reset_counter before
1197 * unlocking the lock that protects the seqno. For lockless tricks, the
1198 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1199 * inserted.
1200 *
John Harrison9c654812014-11-24 18:49:35 +00001201 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001202 * errno with remaining time filled in timeout argument.
1203 */
John Harrison9c654812014-11-24 18:49:35 +00001204int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001205 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001206 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001207 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001208 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001209{
John Harrison9c654812014-11-24 18:49:35 +00001210 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001211 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001212 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001213 const bool irq_test_in_progress =
1214 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001215 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001216 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001217 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001218 int ret;
1219
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001220 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001221
Chris Wilsonb4716182015-04-27 13:41:17 +01001222 if (list_empty(&req->list))
1223 return 0;
1224
John Harrison1b5a4332014-11-24 18:49:42 +00001225 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001226 return 0;
1227
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001228 timeout_expire = timeout ?
1229 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001230
Chris Wilson2e1b8732015-04-27 13:41:22 +01001231 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001232 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001233
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001235 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001236 before = ktime_get_raw_ns();
Chris Wilson2def4ad2015-04-07 16:20:41 +01001237
1238 /* Optimistic spin for the next jiffie before touching IRQs */
1239 ret = __i915_spin_request(req);
1240 if (ret == 0)
1241 goto out;
1242
1243 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1244 ret = -ENODEV;
1245 goto out;
1246 }
1247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248 for (;;) {
1249 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001250
Chris Wilson094f9a52013-09-25 17:34:55 +01001251 prepare_to_wait(&ring->irq_queue, &wait,
1252 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001253
Daniel Vetterf69061b2012-12-06 09:01:42 +01001254 /* We need to check whether any gpu reset happened in between
1255 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001256 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1257 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1258 * is truely gone. */
1259 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1260 if (ret == 0)
1261 ret = -EAGAIN;
1262 break;
1263 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001264
John Harrison1b5a4332014-11-24 18:49:42 +00001265 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001266 ret = 0;
1267 break;
1268 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001269
Chris Wilson094f9a52013-09-25 17:34:55 +01001270 if (interruptible && signal_pending(current)) {
1271 ret = -ERESTARTSYS;
1272 break;
1273 }
1274
Mika Kuoppala47e97662013-12-10 17:02:43 +02001275 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001276 ret = -ETIME;
1277 break;
1278 }
1279
1280 timer.function = NULL;
1281 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001282 unsigned long expire;
1283
Chris Wilson094f9a52013-09-25 17:34:55 +01001284 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001285 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001286 mod_timer(&timer, expire);
1287 }
1288
Chris Wilson5035c272013-10-04 09:58:46 +01001289 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001290
Chris Wilson094f9a52013-09-25 17:34:55 +01001291 if (timer.function) {
1292 del_singleshot_timer_sync(&timer);
1293 destroy_timer_on_stack(&timer);
1294 }
1295 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001296 if (!irq_test_in_progress)
1297 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001298
1299 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001300
Chris Wilson2def4ad2015-04-07 16:20:41 +01001301out:
1302 now = ktime_get_raw_ns();
1303 trace_i915_gem_request_wait_end(req);
1304
Chris Wilsonb3612372012-08-24 09:35:08 +01001305 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001306 s64 tres = *timeout - (now - before);
1307
1308 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001309
1310 /*
1311 * Apparently ktime isn't accurate enough and occasionally has a
1312 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1313 * things up to make the test happy. We allow up to 1 jiffy.
1314 *
1315 * This is a regrssion from the timespec->ktime conversion.
1316 */
1317 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1318 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001319 }
1320
Chris Wilson094f9a52013-09-25 17:34:55 +01001321 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001322}
1323
John Harrisonfcfa423c2015-05-29 17:44:12 +01001324int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1325 struct drm_file *file)
1326{
1327 struct drm_i915_private *dev_private;
1328 struct drm_i915_file_private *file_priv;
1329
1330 WARN_ON(!req || !file || req->file_priv);
1331
1332 if (!req || !file)
1333 return -EINVAL;
1334
1335 if (req->file_priv)
1336 return -EINVAL;
1337
1338 dev_private = req->ring->dev->dev_private;
1339 file_priv = file->driver_priv;
1340
1341 spin_lock(&file_priv->mm.lock);
1342 req->file_priv = file_priv;
1343 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1344 spin_unlock(&file_priv->mm.lock);
1345
1346 req->pid = get_pid(task_pid(current));
1347
1348 return 0;
1349}
1350
Chris Wilsonb4716182015-04-27 13:41:17 +01001351static inline void
1352i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1353{
1354 struct drm_i915_file_private *file_priv = request->file_priv;
1355
1356 if (!file_priv)
1357 return;
1358
1359 spin_lock(&file_priv->mm.lock);
1360 list_del(&request->client_list);
1361 request->file_priv = NULL;
1362 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001363
1364 put_pid(request->pid);
1365 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001366}
1367
1368static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1369{
1370 trace_i915_gem_request_retire(request);
1371
1372 /* We know the GPU must have read the request to have
1373 * sent us the seqno + interrupt, so use the position
1374 * of tail of the request to update the last known position
1375 * of the GPU head.
1376 *
1377 * Note this requires that we are always called in request
1378 * completion order.
1379 */
1380 request->ringbuf->last_retired_head = request->postfix;
1381
1382 list_del_init(&request->list);
1383 i915_gem_request_remove_from_client(request);
1384
Chris Wilsonb4716182015-04-27 13:41:17 +01001385 i915_gem_request_unreference(request);
1386}
1387
1388static void
1389__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1390{
1391 struct intel_engine_cs *engine = req->ring;
1392 struct drm_i915_gem_request *tmp;
1393
1394 lockdep_assert_held(&engine->dev->struct_mutex);
1395
1396 if (list_empty(&req->list))
1397 return;
1398
1399 do {
1400 tmp = list_first_entry(&engine->request_list,
1401 typeof(*tmp), list);
1402
1403 i915_gem_request_retire(tmp);
1404 } while (tmp != req);
1405
1406 WARN_ON(i915_verify_lists(engine->dev));
1407}
1408
Chris Wilsonb3612372012-08-24 09:35:08 +01001409/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001410 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001411 * request and object lists appropriately for that event.
1412 */
1413int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001414i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001415{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001416 struct drm_device *dev;
1417 struct drm_i915_private *dev_priv;
1418 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001419 int ret;
1420
Daniel Vettera4b3a572014-11-26 14:17:05 +01001421 BUG_ON(req == NULL);
1422
1423 dev = req->ring->dev;
1424 dev_priv = dev->dev_private;
1425 interruptible = dev_priv->mm.interruptible;
1426
Chris Wilsonb3612372012-08-24 09:35:08 +01001427 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001428
Daniel Vetter33196de2012-11-14 17:14:05 +01001429 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001430 if (ret)
1431 return ret;
1432
Chris Wilsonb4716182015-04-27 13:41:17 +01001433 ret = __i915_wait_request(req,
1434 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001435 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001436 if (ret)
1437 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001438
Chris Wilsonb4716182015-04-27 13:41:17 +01001439 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001440 return 0;
1441}
1442
Chris Wilsonb3612372012-08-24 09:35:08 +01001443/**
1444 * Ensures that all rendering to the object has completed and the object is
1445 * safe to unbind from the GTT or access from the CPU.
1446 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001447int
Chris Wilsonb3612372012-08-24 09:35:08 +01001448i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1449 bool readonly)
1450{
Chris Wilsonb4716182015-04-27 13:41:17 +01001451 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001452
Chris Wilsonb4716182015-04-27 13:41:17 +01001453 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001454 return 0;
1455
Chris Wilsonb4716182015-04-27 13:41:17 +01001456 if (readonly) {
1457 if (obj->last_write_req != NULL) {
1458 ret = i915_wait_request(obj->last_write_req);
1459 if (ret)
1460 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001461
Chris Wilsonb4716182015-04-27 13:41:17 +01001462 i = obj->last_write_req->ring->id;
1463 if (obj->last_read_req[i] == obj->last_write_req)
1464 i915_gem_object_retire__read(obj, i);
1465 else
1466 i915_gem_object_retire__write(obj);
1467 }
1468 } else {
1469 for (i = 0; i < I915_NUM_RINGS; i++) {
1470 if (obj->last_read_req[i] == NULL)
1471 continue;
1472
1473 ret = i915_wait_request(obj->last_read_req[i]);
1474 if (ret)
1475 return ret;
1476
1477 i915_gem_object_retire__read(obj, i);
1478 }
1479 RQ_BUG_ON(obj->active);
1480 }
1481
1482 return 0;
1483}
1484
1485static void
1486i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1487 struct drm_i915_gem_request *req)
1488{
1489 int ring = req->ring->id;
1490
1491 if (obj->last_read_req[ring] == req)
1492 i915_gem_object_retire__read(obj, ring);
1493 else if (obj->last_write_req == req)
1494 i915_gem_object_retire__write(obj);
1495
1496 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001497}
1498
Chris Wilson3236f572012-08-24 09:35:09 +01001499/* A nonblocking variant of the above wait. This is a highly dangerous routine
1500 * as the object state may change during this call.
1501 */
1502static __must_check int
1503i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001504 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001505 bool readonly)
1506{
1507 struct drm_device *dev = obj->base.dev;
1508 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001509 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001510 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001511 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001512
1513 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1514 BUG_ON(!dev_priv->mm.interruptible);
1515
Chris Wilsonb4716182015-04-27 13:41:17 +01001516 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001517 return 0;
1518
Daniel Vetter33196de2012-11-14 17:14:05 +01001519 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001520 if (ret)
1521 return ret;
1522
Daniel Vetterf69061b2012-12-06 09:01:42 +01001523 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001524
Chris Wilsonb4716182015-04-27 13:41:17 +01001525 if (readonly) {
1526 struct drm_i915_gem_request *req;
1527
1528 req = obj->last_write_req;
1529 if (req == NULL)
1530 return 0;
1531
Chris Wilsonb4716182015-04-27 13:41:17 +01001532 requests[n++] = i915_gem_request_reference(req);
1533 } else {
1534 for (i = 0; i < I915_NUM_RINGS; i++) {
1535 struct drm_i915_gem_request *req;
1536
1537 req = obj->last_read_req[i];
1538 if (req == NULL)
1539 continue;
1540
Chris Wilsonb4716182015-04-27 13:41:17 +01001541 requests[n++] = i915_gem_request_reference(req);
1542 }
1543 }
1544
1545 mutex_unlock(&dev->struct_mutex);
1546 for (i = 0; ret == 0 && i < n; i++)
1547 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001548 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001549 mutex_lock(&dev->struct_mutex);
1550
Chris Wilsonb4716182015-04-27 13:41:17 +01001551 for (i = 0; i < n; i++) {
1552 if (ret == 0)
1553 i915_gem_object_retire_request(obj, requests[i]);
1554 i915_gem_request_unreference(requests[i]);
1555 }
1556
1557 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001558}
1559
Chris Wilson2e1b8732015-04-27 13:41:22 +01001560static struct intel_rps_client *to_rps_client(struct drm_file *file)
1561{
1562 struct drm_i915_file_private *fpriv = file->driver_priv;
1563 return &fpriv->rps;
1564}
1565
Eric Anholt673a3942008-07-30 12:06:12 -07001566/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001567 * Called when user space prepares to use an object with the CPU, either
1568 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001569 */
1570int
1571i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001573{
1574 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001575 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001576 uint32_t read_domains = args->read_domains;
1577 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001578 int ret;
1579
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001580 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001581 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001582 return -EINVAL;
1583
Chris Wilson21d509e2009-06-06 09:46:02 +01001584 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001585 return -EINVAL;
1586
1587 /* Having something in the write domain implies it's in the read
1588 * domain, and only that read domain. Enforce that in the request.
1589 */
1590 if (write_domain != 0 && read_domains != write_domain)
1591 return -EINVAL;
1592
Chris Wilson76c1dec2010-09-25 11:22:51 +01001593 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001595 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001596
Chris Wilson05394f32010-11-08 19:18:58 +00001597 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001598 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001599 ret = -ENOENT;
1600 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001601 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001602
Chris Wilson3236f572012-08-24 09:35:09 +01001603 /* Try to flush the object off the GPU without holding the lock.
1604 * We will repeat the flush holding the lock in the normal manner
1605 * to catch cases where we are gazumped.
1606 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001607 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001608 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001609 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001610 if (ret)
1611 goto unref;
1612
Chris Wilson43566de2015-01-02 16:29:29 +05301613 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001614 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301615 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001616 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001617
Daniel Vetter031b6982015-06-26 19:35:16 +02001618 if (write_domain != 0)
1619 intel_fb_obj_invalidate(obj,
1620 write_domain == I915_GEM_DOMAIN_GTT ?
1621 ORIGIN_GTT : ORIGIN_CPU);
1622
Chris Wilson3236f572012-08-24 09:35:09 +01001623unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001624 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001625unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001626 mutex_unlock(&dev->struct_mutex);
1627 return ret;
1628}
1629
1630/**
1631 * Called when user space has done writes to this buffer
1632 */
1633int
1634i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001635 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001636{
1637 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001638 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001639 int ret = 0;
1640
Chris Wilson76c1dec2010-09-25 11:22:51 +01001641 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001642 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001643 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001646 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001647 ret = -ENOENT;
1648 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001649 }
1650
Eric Anholt673a3942008-07-30 12:06:12 -07001651 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001652 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001653 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001654
Chris Wilson05394f32010-11-08 19:18:58 +00001655 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001656unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001657 mutex_unlock(&dev->struct_mutex);
1658 return ret;
1659}
1660
1661/**
1662 * Maps the contents of an object, returning the address it is mapped
1663 * into.
1664 *
1665 * While the mapping holds a reference on the contents of the object, it doesn't
1666 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001667 *
1668 * IMPORTANT:
1669 *
1670 * DRM driver writers who look a this function as an example for how to do GEM
1671 * mmap support, please don't implement mmap support like here. The modern way
1672 * to implement DRM mmap support is with an mmap offset ioctl (like
1673 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1674 * That way debug tooling like valgrind will understand what's going on, hiding
1675 * the mmap call in a driver private ioctl will break that. The i915 driver only
1676 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001677 */
1678int
1679i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001680 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001681{
1682 struct drm_i915_gem_mmap *args = data;
1683 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001684 unsigned long addr;
1685
Akash Goel1816f922015-01-02 16:29:30 +05301686 if (args->flags & ~(I915_MMAP_WC))
1687 return -EINVAL;
1688
1689 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1690 return -ENODEV;
1691
Chris Wilson05394f32010-11-08 19:18:58 +00001692 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001693 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001694 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001695
Daniel Vetter1286ff72012-05-10 15:25:09 +02001696 /* prime objects have no backing filp to GEM mmap
1697 * pages from.
1698 */
1699 if (!obj->filp) {
1700 drm_gem_object_unreference_unlocked(obj);
1701 return -EINVAL;
1702 }
1703
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001704 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001705 PROT_READ | PROT_WRITE, MAP_SHARED,
1706 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301707 if (args->flags & I915_MMAP_WC) {
1708 struct mm_struct *mm = current->mm;
1709 struct vm_area_struct *vma;
1710
1711 down_write(&mm->mmap_sem);
1712 vma = find_vma(mm, addr);
1713 if (vma)
1714 vma->vm_page_prot =
1715 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1716 else
1717 addr = -ENOMEM;
1718 up_write(&mm->mmap_sem);
1719 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001720 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001721 if (IS_ERR((void *)addr))
1722 return addr;
1723
1724 args->addr_ptr = (uint64_t) addr;
1725
1726 return 0;
1727}
1728
Jesse Barnesde151cf2008-11-12 10:03:55 -08001729/**
1730 * i915_gem_fault - fault a page into the GTT
1731 * vma: VMA in question
1732 * vmf: fault info
1733 *
1734 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1735 * from userspace. The fault handler takes care of binding the object to
1736 * the GTT (if needed), allocating and programming a fence register (again,
1737 * only if needed based on whether the old reg is still valid or the object
1738 * is tiled) and inserting a new PTE into the faulting process.
1739 *
1740 * Note that the faulting process may involve evicting existing objects
1741 * from the GTT and/or fence registers to make room. So performance may
1742 * suffer if the GTT working set is large or there are few fence registers
1743 * left.
1744 */
1745int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1746{
Chris Wilson05394f32010-11-08 19:18:58 +00001747 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1748 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001749 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001750 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 pgoff_t page_offset;
1752 unsigned long pfn;
1753 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001754 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001755
Paulo Zanonif65c9162013-11-27 18:20:34 -02001756 intel_runtime_pm_get(dev_priv);
1757
Jesse Barnesde151cf2008-11-12 10:03:55 -08001758 /* We don't use vmf->pgoff since that has the fake offset */
1759 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1760 PAGE_SHIFT;
1761
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001762 ret = i915_mutex_lock_interruptible(dev);
1763 if (ret)
1764 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001765
Chris Wilsondb53a302011-02-03 11:57:46 +00001766 trace_i915_gem_object_fault(obj, page_offset, true, write);
1767
Chris Wilson6e4930f2014-02-07 18:37:06 -02001768 /* Try to flush the object off the GPU first without holding the lock.
1769 * Upon reacquiring the lock, we will perform our sanity checks and then
1770 * repeat the flush holding the lock in the normal manner to catch cases
1771 * where we are gazumped.
1772 */
1773 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1774 if (ret)
1775 goto unlock;
1776
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001777 /* Access to snoopable pages through the GTT is incoherent. */
1778 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001779 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001780 goto unlock;
1781 }
1782
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001783 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001784 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1785 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001786 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001787
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001788 memset(&view, 0, sizeof(view));
1789 view.type = I915_GGTT_VIEW_PARTIAL;
1790 view.params.partial.offset = rounddown(page_offset, chunk_size);
1791 view.params.partial.size =
1792 min_t(unsigned int,
1793 chunk_size,
1794 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1795 view.params.partial.offset);
1796 }
1797
1798 /* Now pin it into the GTT if needed */
1799 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001800 if (ret)
1801 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001802
Chris Wilsonc9839302012-11-20 10:45:17 +00001803 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1804 if (ret)
1805 goto unpin;
1806
1807 ret = i915_gem_object_get_fence(obj);
1808 if (ret)
1809 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001810
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001811 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001812 pfn = dev_priv->gtt.mappable_base +
1813 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001814 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001816 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1817 /* Overriding existing pages in partial view does not cause
1818 * us any trouble as TLBs are still valid because the fault
1819 * is due to userspace losing part of the mapping or never
1820 * having accessed it before (at this partials' range).
1821 */
1822 unsigned long base = vma->vm_start +
1823 (view.params.partial.offset << PAGE_SHIFT);
1824 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001825
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001826 for (i = 0; i < view.params.partial.size; i++) {
1827 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001828 if (ret)
1829 break;
1830 }
1831
1832 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001833 } else {
1834 if (!obj->fault_mappable) {
1835 unsigned long size = min_t(unsigned long,
1836 vma->vm_end - vma->vm_start,
1837 obj->base.size);
1838 int i;
1839
1840 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1841 ret = vm_insert_pfn(vma,
1842 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1843 pfn + i);
1844 if (ret)
1845 break;
1846 }
1847
1848 obj->fault_mappable = true;
1849 } else
1850 ret = vm_insert_pfn(vma,
1851 (unsigned long)vmf->virtual_address,
1852 pfn + page_offset);
1853 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001854unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001855 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001856unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001858out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001859 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001860 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001861 /*
1862 * We eat errors when the gpu is terminally wedged to avoid
1863 * userspace unduly crashing (gl has no provisions for mmaps to
1864 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1865 * and so needs to be reported.
1866 */
1867 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001868 ret = VM_FAULT_SIGBUS;
1869 break;
1870 }
Chris Wilson045e7692010-11-07 09:18:22 +00001871 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001872 /*
1873 * EAGAIN means the gpu is hung and we'll wait for the error
1874 * handler to reset everything when re-faulting in
1875 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001876 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001877 case 0:
1878 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001879 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001880 case -EBUSY:
1881 /*
1882 * EBUSY is ok: this just means that another thread
1883 * already did the job.
1884 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001885 ret = VM_FAULT_NOPAGE;
1886 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001888 ret = VM_FAULT_OOM;
1889 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001890 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001891 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892 ret = VM_FAULT_SIGBUS;
1893 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001894 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001895 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001896 ret = VM_FAULT_SIGBUS;
1897 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001899
1900 intel_runtime_pm_put(dev_priv);
1901 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001902}
1903
1904/**
Chris Wilson901782b2009-07-10 08:18:50 +01001905 * i915_gem_release_mmap - remove physical page mappings
1906 * @obj: obj in question
1907 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001908 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001909 * relinquish ownership of the pages back to the system.
1910 *
1911 * It is vital that we remove the page mapping if we have mapped a tiled
1912 * object through the GTT and then lose the fence register due to
1913 * resource pressure. Similarly if the object has been moved out of the
1914 * aperture, than pages mapped into userspace must be revoked. Removing the
1915 * mapping will then trigger a page fault on the next user access, allowing
1916 * fixup by i915_gem_fault().
1917 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001918void
Chris Wilson05394f32010-11-08 19:18:58 +00001919i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001920{
Chris Wilson6299f992010-11-24 12:23:44 +00001921 if (!obj->fault_mappable)
1922 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001923
David Herrmann6796cb12014-01-03 14:24:19 +01001924 drm_vma_node_unmap(&obj->base.vma_node,
1925 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001926 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001927}
1928
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001929void
1930i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1931{
1932 struct drm_i915_gem_object *obj;
1933
1934 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1935 i915_gem_release_mmap(obj);
1936}
1937
Imre Deak0fa87792013-01-07 21:47:35 +02001938uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001939i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001940{
Chris Wilsone28f8712011-07-18 13:11:49 -07001941 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001942
1943 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001944 tiling_mode == I915_TILING_NONE)
1945 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001946
1947 /* Previous chips need a power-of-two fence region when tiling */
1948 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001949 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001950 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001951 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001952
Chris Wilsone28f8712011-07-18 13:11:49 -07001953 while (gtt_size < size)
1954 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001955
Chris Wilsone28f8712011-07-18 13:11:49 -07001956 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001957}
1958
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959/**
1960 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1961 * @obj: object to check
1962 *
1963 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001964 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965 */
Imre Deakd865110c2013-01-07 21:47:33 +02001966uint32_t
1967i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1968 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001970 /*
1971 * Minimum alignment is 4k (GTT page size), but might be greater
1972 * if a fence register is needed for the object.
1973 */
Imre Deakd865110c2013-01-07 21:47:33 +02001974 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001975 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001976 return 4096;
1977
1978 /*
1979 * Previous chips need to be aligned to the size of the smallest
1980 * fence register that can contain the object.
1981 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001982 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001983}
1984
Chris Wilsond8cb5082012-08-11 15:41:03 +01001985static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1986{
1987 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1988 int ret;
1989
David Herrmann0de23972013-07-24 21:07:52 +02001990 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001991 return 0;
1992
Daniel Vetterda494d72012-12-20 15:11:16 +01001993 dev_priv->mm.shrinker_no_lock_stealing = true;
1994
Chris Wilsond8cb5082012-08-11 15:41:03 +01001995 ret = drm_gem_create_mmap_offset(&obj->base);
1996 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001997 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001998
1999 /* Badly fragmented mmap space? The only way we can recover
2000 * space is by destroying unwanted objects. We can't randomly release
2001 * mmap_offsets as userspace expects them to be persistent for the
2002 * lifetime of the objects. The closest we can is to release the
2003 * offsets on purgeable objects by truncating it and marking it purged,
2004 * which prevents userspace from ever using that object again.
2005 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002006 i915_gem_shrink(dev_priv,
2007 obj->base.size >> PAGE_SHIFT,
2008 I915_SHRINK_BOUND |
2009 I915_SHRINK_UNBOUND |
2010 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002011 ret = drm_gem_create_mmap_offset(&obj->base);
2012 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002013 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002014
2015 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002016 ret = drm_gem_create_mmap_offset(&obj->base);
2017out:
2018 dev_priv->mm.shrinker_no_lock_stealing = false;
2019
2020 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002021}
2022
2023static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2024{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002025 drm_gem_free_mmap_offset(&obj->base);
2026}
2027
Dave Airlieda6b51d2014-12-24 13:11:17 +10002028int
Dave Airlieff72145b2011-02-07 12:16:14 +10002029i915_gem_mmap_gtt(struct drm_file *file,
2030 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002031 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002032 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033{
Chris Wilson05394f32010-11-08 19:18:58 +00002034 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002035 int ret;
2036
Chris Wilson76c1dec2010-09-25 11:22:51 +01002037 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002038 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002039 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002040
Dave Airlieff72145b2011-02-07 12:16:14 +10002041 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002042 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002043 ret = -ENOENT;
2044 goto unlock;
2045 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002046
Chris Wilson05394f32010-11-08 19:18:58 +00002047 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002048 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002049 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002050 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002051 }
2052
Chris Wilsond8cb5082012-08-11 15:41:03 +01002053 ret = i915_gem_object_create_mmap_offset(obj);
2054 if (ret)
2055 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002056
David Herrmann0de23972013-07-24 21:07:52 +02002057 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002058
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002059out:
Chris Wilson05394f32010-11-08 19:18:58 +00002060 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002061unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002062 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002063 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002064}
2065
Dave Airlieff72145b2011-02-07 12:16:14 +10002066/**
2067 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2068 * @dev: DRM device
2069 * @data: GTT mapping ioctl data
2070 * @file: GEM object info
2071 *
2072 * Simply returns the fake offset to userspace so it can mmap it.
2073 * The mmap call will end up in drm_gem_mmap(), which will set things
2074 * up so we can get faults in the handler above.
2075 *
2076 * The fault handler will take care of binding the object into the GTT
2077 * (since it may have been evicted to make room for something), allocating
2078 * a fence register, and mapping the appropriate aperture address into
2079 * userspace.
2080 */
2081int
2082i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2083 struct drm_file *file)
2084{
2085 struct drm_i915_gem_mmap_gtt *args = data;
2086
Dave Airlieda6b51d2014-12-24 13:11:17 +10002087 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002088}
2089
Daniel Vetter225067e2012-08-20 10:23:20 +02002090/* Immediately discard the backing storage */
2091static void
2092i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002093{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002094 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002095
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002096 if (obj->base.filp == NULL)
2097 return;
2098
Daniel Vetter225067e2012-08-20 10:23:20 +02002099 /* Our goal here is to return as much of the memory as
2100 * is possible back to the system as we are called from OOM.
2101 * To do this we must instruct the shmfs to drop all of its
2102 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002103 */
Chris Wilson55372522014-03-25 13:23:06 +00002104 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002105 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002106}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002107
Chris Wilson55372522014-03-25 13:23:06 +00002108/* Try to discard unwanted pages */
2109static void
2110i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002111{
Chris Wilson55372522014-03-25 13:23:06 +00002112 struct address_space *mapping;
2113
2114 switch (obj->madv) {
2115 case I915_MADV_DONTNEED:
2116 i915_gem_object_truncate(obj);
2117 case __I915_MADV_PURGED:
2118 return;
2119 }
2120
2121 if (obj->base.filp == NULL)
2122 return;
2123
2124 mapping = file_inode(obj->base.filp)->i_mapping,
2125 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002126}
2127
Chris Wilson5cdf5882010-09-27 15:51:07 +01002128static void
Chris Wilson05394f32010-11-08 19:18:58 +00002129i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002130{
Imre Deak90797e62013-02-18 19:28:03 +02002131 struct sg_page_iter sg_iter;
2132 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002133
Chris Wilson05394f32010-11-08 19:18:58 +00002134 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002135
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2137 if (ret) {
2138 /* In the event of a disaster, abandon all caches and
2139 * hope for the best.
2140 */
2141 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002142 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002143 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2144 }
2145
Imre Deake2273302015-07-09 12:59:05 +03002146 i915_gem_gtt_finish_object(obj);
2147
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002148 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002149 i915_gem_object_save_bit_17_swizzle(obj);
2150
Chris Wilson05394f32010-11-08 19:18:58 +00002151 if (obj->madv == I915_MADV_DONTNEED)
2152 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002153
Imre Deak90797e62013-02-18 19:28:03 +02002154 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002155 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002156
Chris Wilson05394f32010-11-08 19:18:58 +00002157 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002158 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002159
Chris Wilson05394f32010-11-08 19:18:58 +00002160 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002161 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002162
Chris Wilson9da3da62012-06-01 15:20:22 +01002163 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002164 }
Chris Wilson05394f32010-11-08 19:18:58 +00002165 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002166
Chris Wilson9da3da62012-06-01 15:20:22 +01002167 sg_free_table(obj->pages);
2168 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002169}
2170
Chris Wilsondd624af2013-01-15 12:39:35 +00002171int
Chris Wilson37e680a2012-06-07 15:38:42 +01002172i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2173{
2174 const struct drm_i915_gem_object_ops *ops = obj->ops;
2175
Chris Wilson2f745ad2012-09-04 21:02:58 +01002176 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002177 return 0;
2178
Chris Wilsona5570172012-09-04 21:02:54 +01002179 if (obj->pages_pin_count)
2180 return -EBUSY;
2181
Ben Widawsky98438772013-07-31 17:00:12 -07002182 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002183
Chris Wilsona2165e32012-12-03 11:49:00 +00002184 /* ->put_pages might need to allocate memory for the bit17 swizzle
2185 * array, hence protect them from being reaped by removing them from gtt
2186 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002187 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002188
Chris Wilson37e680a2012-06-07 15:38:42 +01002189 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002190 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002191
Chris Wilson55372522014-03-25 13:23:06 +00002192 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002193
2194 return 0;
2195}
2196
Chris Wilson37e680a2012-06-07 15:38:42 +01002197static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002198i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002199{
Chris Wilson6c085a72012-08-20 11:40:46 +02002200 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002201 int page_count, i;
2202 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002203 struct sg_table *st;
2204 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002205 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002206 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002207 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002208 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002209 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002210
Chris Wilson6c085a72012-08-20 11:40:46 +02002211 /* Assert that the object is not currently in any GPU domain. As it
2212 * wasn't in the GTT, there shouldn't be any way it could have been in
2213 * a GPU cache
2214 */
2215 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2216 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2217
Chris Wilson9da3da62012-06-01 15:20:22 +01002218 st = kmalloc(sizeof(*st), GFP_KERNEL);
2219 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002220 return -ENOMEM;
2221
Chris Wilson9da3da62012-06-01 15:20:22 +01002222 page_count = obj->base.size / PAGE_SIZE;
2223 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002224 kfree(st);
2225 return -ENOMEM;
2226 }
2227
2228 /* Get the list of pages out of our struct file. They'll be pinned
2229 * at this point until we release them.
2230 *
2231 * Fail silently without starting the shrinker
2232 */
Al Viro496ad9a2013-01-23 17:07:38 -05002233 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002234 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002235 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002236 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002237 sg = st->sgl;
2238 st->nents = 0;
2239 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002240 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2241 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002242 i915_gem_shrink(dev_priv,
2243 page_count,
2244 I915_SHRINK_BOUND |
2245 I915_SHRINK_UNBOUND |
2246 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002247 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2248 }
2249 if (IS_ERR(page)) {
2250 /* We've tried hard to allocate the memory by reaping
2251 * our own buffer, now let the real VM do its job and
2252 * go down in flames if truly OOM.
2253 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002254 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002255 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002256 if (IS_ERR(page)) {
2257 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002258 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002259 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002260 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002261#ifdef CONFIG_SWIOTLB
2262 if (swiotlb_nr_tbl()) {
2263 st->nents++;
2264 sg_set_page(sg, page, PAGE_SIZE, 0);
2265 sg = sg_next(sg);
2266 continue;
2267 }
2268#endif
Imre Deak90797e62013-02-18 19:28:03 +02002269 if (!i || page_to_pfn(page) != last_pfn + 1) {
2270 if (i)
2271 sg = sg_next(sg);
2272 st->nents++;
2273 sg_set_page(sg, page, PAGE_SIZE, 0);
2274 } else {
2275 sg->length += PAGE_SIZE;
2276 }
2277 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002278
2279 /* Check that the i965g/gm workaround works. */
2280 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002281 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002282#ifdef CONFIG_SWIOTLB
2283 if (!swiotlb_nr_tbl())
2284#endif
2285 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002286 obj->pages = st;
2287
Imre Deake2273302015-07-09 12:59:05 +03002288 ret = i915_gem_gtt_prepare_object(obj);
2289 if (ret)
2290 goto err_pages;
2291
Eric Anholt673a3942008-07-30 12:06:12 -07002292 if (i915_gem_object_needs_bit17_swizzle(obj))
2293 i915_gem_object_do_bit_17_swizzle(obj);
2294
Daniel Vetter656bfa32014-11-20 09:26:30 +01002295 if (obj->tiling_mode != I915_TILING_NONE &&
2296 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2297 i915_gem_object_pin_pages(obj);
2298
Eric Anholt673a3942008-07-30 12:06:12 -07002299 return 0;
2300
2301err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002302 sg_mark_end(sg);
2303 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002304 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002305 sg_free_table(st);
2306 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002307
2308 /* shmemfs first checks if there is enough memory to allocate the page
2309 * and reports ENOSPC should there be insufficient, along with the usual
2310 * ENOMEM for a genuine allocation failure.
2311 *
2312 * We use ENOSPC in our driver to mean that we have run out of aperture
2313 * space and so want to translate the error from shmemfs back to our
2314 * usual understanding of ENOMEM.
2315 */
Imre Deake2273302015-07-09 12:59:05 +03002316 if (ret == -ENOSPC)
2317 ret = -ENOMEM;
2318
2319 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002320}
2321
Chris Wilson37e680a2012-06-07 15:38:42 +01002322/* Ensure that the associated pages are gathered from the backing storage
2323 * and pinned into our object. i915_gem_object_get_pages() may be called
2324 * multiple times before they are released by a single call to
2325 * i915_gem_object_put_pages() - once the pages are no longer referenced
2326 * either as a result of memory pressure (reaping pages under the shrinker)
2327 * or as the object is itself released.
2328 */
2329int
2330i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2331{
2332 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2333 const struct drm_i915_gem_object_ops *ops = obj->ops;
2334 int ret;
2335
Chris Wilson2f745ad2012-09-04 21:02:58 +01002336 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002337 return 0;
2338
Chris Wilson43e28f02013-01-08 10:53:09 +00002339 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002340 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002341 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002342 }
2343
Chris Wilsona5570172012-09-04 21:02:54 +01002344 BUG_ON(obj->pages_pin_count);
2345
Chris Wilson37e680a2012-06-07 15:38:42 +01002346 ret = ops->get_pages(obj);
2347 if (ret)
2348 return ret;
2349
Ben Widawsky35c20a62013-05-31 11:28:48 -07002350 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002351
2352 obj->get_page.sg = obj->pages->sgl;
2353 obj->get_page.last = 0;
2354
Chris Wilson37e680a2012-06-07 15:38:42 +01002355 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002356}
2357
Ben Widawskye2d05a82013-09-24 09:57:58 -07002358void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002359 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002360{
Chris Wilsonb4716182015-04-27 13:41:17 +01002361 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002362 struct intel_engine_cs *ring;
2363
2364 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002365
2366 /* Add a reference if we're newly entering the active list. */
2367 if (obj->active == 0)
2368 drm_gem_object_reference(&obj->base);
2369 obj->active |= intel_ring_flag(ring);
2370
2371 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002372 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002373
Ben Widawskye2d05a82013-09-24 09:57:58 -07002374 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002375}
2376
Chris Wilsoncaea7472010-11-12 13:53:37 +00002377static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002378i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2379{
2380 RQ_BUG_ON(obj->last_write_req == NULL);
2381 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2382
2383 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002384 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002385}
2386
2387static void
2388i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002389{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002390 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002391
Chris Wilsonb4716182015-04-27 13:41:17 +01002392 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2393 RQ_BUG_ON(!(obj->active & (1 << ring)));
2394
2395 list_del_init(&obj->ring_list[ring]);
2396 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2397
2398 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2399 i915_gem_object_retire__write(obj);
2400
2401 obj->active &= ~(1 << ring);
2402 if (obj->active)
2403 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002404
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002405 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2406 if (!list_empty(&vma->mm_list))
2407 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002408 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002409
John Harrison97b2a6a2014-11-24 18:49:26 +00002410 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002411 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002412}
2413
Chris Wilson9d7730912012-11-27 16:22:52 +00002414static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002415i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002416{
Chris Wilson9d7730912012-11-27 16:22:52 +00002417 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002418 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002419 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002420
Chris Wilson107f27a52012-12-10 13:56:17 +02002421 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002422 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002423 ret = intel_ring_idle(ring);
2424 if (ret)
2425 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002426 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002427 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002428
2429 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002430 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002431 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002432
Ben Widawskyebc348b2014-04-29 14:52:28 -07002433 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2434 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002435 }
2436
2437 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002438}
2439
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002440int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2441{
2442 struct drm_i915_private *dev_priv = dev->dev_private;
2443 int ret;
2444
2445 if (seqno == 0)
2446 return -EINVAL;
2447
2448 /* HWS page needs to be set less than what we
2449 * will inject to ring
2450 */
2451 ret = i915_gem_init_seqno(dev, seqno - 1);
2452 if (ret)
2453 return ret;
2454
2455 /* Carefully set the last_seqno value so that wrap
2456 * detection still works
2457 */
2458 dev_priv->next_seqno = seqno;
2459 dev_priv->last_seqno = seqno - 1;
2460 if (dev_priv->last_seqno == 0)
2461 dev_priv->last_seqno--;
2462
2463 return 0;
2464}
2465
Chris Wilson9d7730912012-11-27 16:22:52 +00002466int
2467i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002468{
Chris Wilson9d7730912012-11-27 16:22:52 +00002469 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002470
Chris Wilson9d7730912012-11-27 16:22:52 +00002471 /* reserve 0 for non-seqno */
2472 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002473 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002474 if (ret)
2475 return ret;
2476
2477 dev_priv->next_seqno = 1;
2478 }
2479
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002480 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002481 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002482}
2483
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002484/*
2485 * NB: This function is not allowed to fail. Doing so would mean the the
2486 * request is not being tracked for completion but the work itself is
2487 * going to happen on the hardware. This would be a Bad Thing(tm).
2488 */
John Harrison75289872015-05-29 17:43:49 +01002489void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002490 struct drm_i915_gem_object *obj,
2491 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002492{
John Harrison75289872015-05-29 17:43:49 +01002493 struct intel_engine_cs *ring;
2494 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002495 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002496 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002497 int ret;
2498
Oscar Mateo48e29f52014-07-24 17:04:29 +01002499 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002500 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002501
John Harrison75289872015-05-29 17:43:49 +01002502 ring = request->ring;
2503 dev_priv = ring->dev->dev_private;
2504 ringbuf = request->ringbuf;
2505
John Harrison29b1b412015-06-18 13:10:09 +01002506 /*
2507 * To ensure that this call will not fail, space for its emissions
2508 * should already have been reserved in the ring buffer. Let the ring
2509 * know that it is time to use that space up.
2510 */
2511 intel_ring_reserved_space_use(ringbuf);
2512
Oscar Mateo48e29f52014-07-24 17:04:29 +01002513 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002514 /*
2515 * Emit any outstanding flushes - execbuf can fail to emit the flush
2516 * after having emitted the batchbuffer command. Hence we need to fix
2517 * things up similar to emitting the lazy request. The difference here
2518 * is that the flush _must_ happen before the next request, no matter
2519 * what.
2520 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002521 if (flush_caches) {
2522 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002523 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002524 else
John Harrison4866d722015-05-29 17:43:55 +01002525 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002526 /* Not allowed to fail! */
2527 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2528 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002529
Chris Wilsona71d8d92012-02-15 11:25:36 +00002530 /* Record the position of the start of the request so that
2531 * should we detect the updated seqno part-way through the
2532 * GPU processing the request, we never over-estimate the
2533 * position of the head.
2534 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002535 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002536
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002537 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002538 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002539 else {
John Harrisonee044a82015-05-29 17:44:00 +01002540 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002541
2542 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002543 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002544 /* Not allowed to fail! */
2545 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002546
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002547 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002548
2549 /* Whilst this request exists, batch_obj will be on the
2550 * active_list, and so will hold the active reference. Only when this
2551 * request is retired will the the batch_obj be moved onto the
2552 * inactive_list and lose its active reference. Hence we do not need
2553 * to explicitly hold another reference here.
2554 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002555 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002556
Eric Anholt673a3942008-07-30 12:06:12 -07002557 request->emitted_jiffies = jiffies;
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002558 ring->last_submitted_seqno = request->seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002559 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002560
John Harrison74328ee2014-11-24 18:49:38 +00002561 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002562
Daniel Vetter87255482014-11-19 20:36:48 +01002563 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002564
Daniel Vetter87255482014-11-19 20:36:48 +01002565 queue_delayed_work(dev_priv->wq,
2566 &dev_priv->mm.retire_work,
2567 round_jiffies_up_relative(HZ));
2568 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002569
John Harrison29b1b412015-06-18 13:10:09 +01002570 /* Sanity check that the reserved size was large enough. */
2571 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002572}
2573
Mika Kuoppala939fd762014-01-30 19:04:44 +02002574static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002575 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002576{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002577 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002578
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002579 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2580
2581 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002582 return true;
2583
Chris Wilson676fa572014-12-24 08:13:39 -08002584 if (ctx->hang_stats.ban_period_seconds &&
2585 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002586 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002587 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002588 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002589 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2590 if (i915_stop_ring_allow_warn(dev_priv))
2591 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002592 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002593 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002594 }
2595
2596 return false;
2597}
2598
Mika Kuoppala939fd762014-01-30 19:04:44 +02002599static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002600 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002601 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002602{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002603 struct i915_ctx_hang_stats *hs;
2604
2605 if (WARN_ON(!ctx))
2606 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002607
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002608 hs = &ctx->hang_stats;
2609
2610 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002611 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002612 hs->batch_active++;
2613 hs->guilty_ts = get_seconds();
2614 } else {
2615 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002616 }
2617}
2618
John Harrisonabfe2622014-11-24 18:49:24 +00002619void i915_gem_request_free(struct kref *req_ref)
2620{
2621 struct drm_i915_gem_request *req = container_of(req_ref,
2622 typeof(*req), ref);
2623 struct intel_context *ctx = req->ctx;
2624
John Harrisonfcfa423c2015-05-29 17:44:12 +01002625 if (req->file_priv)
2626 i915_gem_request_remove_from_client(req);
2627
Thomas Daniel0794aed2014-11-25 10:39:25 +00002628 if (ctx) {
2629 if (i915.enable_execlists) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002630 if (ctx != req->ring->default_context)
2631 intel_lr_context_unpin(req);
Thomas Daniel0794aed2014-11-25 10:39:25 +00002632 }
John Harrisonabfe2622014-11-24 18:49:24 +00002633
Oscar Mateodcb4c122014-11-13 10:28:10 +00002634 i915_gem_context_unreference(ctx);
2635 }
John Harrisonabfe2622014-11-24 18:49:24 +00002636
Chris Wilsonefab6d82015-04-07 16:20:57 +01002637 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002638}
2639
John Harrison6689cb22015-03-19 12:30:08 +00002640int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002641 struct intel_context *ctx,
2642 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002643{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002644 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002645 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002646 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002647
John Harrison217e46b2015-05-29 17:43:29 +01002648 if (!req_out)
2649 return -EINVAL;
2650
John Harrisonbccca492015-05-29 17:44:11 +01002651 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002652
Daniel Vettereed29a52015-05-21 14:21:25 +02002653 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2654 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002655 return -ENOMEM;
2656
Daniel Vettereed29a52015-05-21 14:21:25 +02002657 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002658 if (ret)
2659 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002660
John Harrison40e895c2015-05-29 17:43:26 +01002661 kref_init(&req->ref);
2662 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002663 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002664 req->ctx = ctx;
2665 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002666
2667 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002668 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002669 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002670 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002671 if (ret) {
2672 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002673 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002674 }
John Harrison6689cb22015-03-19 12:30:08 +00002675
John Harrison29b1b412015-06-18 13:10:09 +01002676 /*
2677 * Reserve space in the ring buffer for all the commands required to
2678 * eventually emit this request. This is to guarantee that the
2679 * i915_add_request() call can't fail. Note that the reserve may need
2680 * to be redone if the request is not actually submitted straight
2681 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002682 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002683 if (i915.enable_execlists)
2684 ret = intel_logical_ring_reserve_space(req);
2685 else
2686 ret = intel_ring_reserve_space(req);
2687 if (ret) {
2688 /*
2689 * At this point, the request is fully allocated even if not
2690 * fully prepared. Thus it can be cleaned up using the proper
2691 * free code.
2692 */
2693 i915_gem_request_cancel(req);
2694 return ret;
2695 }
John Harrison29b1b412015-06-18 13:10:09 +01002696
John Harrisonbccca492015-05-29 17:44:11 +01002697 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002698 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002699
2700err:
2701 kmem_cache_free(dev_priv->requests, req);
2702 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002703}
2704
John Harrison29b1b412015-06-18 13:10:09 +01002705void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2706{
2707 intel_ring_reserved_space_cancel(req->ringbuf);
2708
2709 i915_gem_request_unreference(req);
2710}
2711
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002712struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002713i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002714{
Chris Wilson4db080f2013-12-04 11:37:09 +00002715 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002716
Chris Wilson4db080f2013-12-04 11:37:09 +00002717 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002718 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002719 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002720
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002721 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002722 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002723
2724 return NULL;
2725}
2726
2727static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002728 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002729{
2730 struct drm_i915_gem_request *request;
2731 bool ring_hung;
2732
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002733 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002734
2735 if (request == NULL)
2736 return;
2737
2738 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2739
Mika Kuoppala939fd762014-01-30 19:04:44 +02002740 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002741
2742 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002743 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002744}
2745
2746static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002747 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002748{
Chris Wilsondfaae392010-09-22 10:31:52 +01002749 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002750 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002751
Chris Wilson05394f32010-11-08 19:18:58 +00002752 obj = list_first_entry(&ring->active_list,
2753 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002754 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002755
Chris Wilsonb4716182015-04-27 13:41:17 +01002756 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002757 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002758
2759 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002760 * Clear the execlists queue up before freeing the requests, as those
2761 * are the ones that keep the context and ringbuffer backing objects
2762 * pinned in place.
2763 */
2764 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002765 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002766
2767 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002768 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002769 execlist_link);
2770 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002771
2772 if (submit_req->ctx != ring->default_context)
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002773 intel_lr_context_unpin(submit_req);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002774
Nick Hoathb3a38992015-02-19 16:30:47 +00002775 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002776 }
2777
2778 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002779 * We must free the requests after all the corresponding objects have
2780 * been moved off active lists. Which is the same order as the normal
2781 * retire_requests function does. This is important if object hold
2782 * implicit references on things like e.g. ppgtt address spaces through
2783 * the request.
2784 */
2785 while (!list_empty(&ring->request_list)) {
2786 struct drm_i915_gem_request *request;
2787
2788 request = list_first_entry(&ring->request_list,
2789 struct drm_i915_gem_request,
2790 list);
2791
Chris Wilsonb4716182015-04-27 13:41:17 +01002792 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002793 }
Eric Anholt673a3942008-07-30 12:06:12 -07002794}
2795
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002796void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002797{
2798 struct drm_i915_private *dev_priv = dev->dev_private;
2799 int i;
2800
Daniel Vetter4b9de732011-10-09 21:52:02 +02002801 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002802 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002803
Daniel Vetter94a335d2013-07-17 14:51:28 +02002804 /*
2805 * Commit delayed tiling changes if we have an object still
2806 * attached to the fence, otherwise just clear the fence.
2807 */
2808 if (reg->obj) {
2809 i915_gem_object_update_fence(reg->obj, reg,
2810 reg->obj->tiling_mode);
2811 } else {
2812 i915_gem_write_fence(dev, i, NULL);
2813 }
Chris Wilson312817a2010-11-22 11:50:11 +00002814 }
2815}
2816
Chris Wilson069efc12010-09-30 16:53:18 +01002817void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002818{
Chris Wilsondfaae392010-09-22 10:31:52 +01002819 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002820 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002821 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002822
Chris Wilson4db080f2013-12-04 11:37:09 +00002823 /*
2824 * Before we free the objects from the requests, we need to inspect
2825 * them for finding the guilty party. As the requests only borrow
2826 * their reference to the objects, the inspection must be done first.
2827 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002828 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002829 i915_gem_reset_ring_status(dev_priv, ring);
2830
2831 for_each_ring(ring, dev_priv, i)
2832 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002833
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002834 i915_gem_context_reset(dev);
2835
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002836 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002837
2838 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002839}
2840
2841/**
2842 * This function clears the request list as sequence numbers are passed.
2843 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002844void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002845i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002846{
Chris Wilsondb53a302011-02-03 11:57:46 +00002847 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002848
Chris Wilson832a3aa2015-03-18 18:19:22 +00002849 /* Retire requests first as we use it above for the early return.
2850 * If we retire requests last, we may use a later seqno and so clear
2851 * the requests lists without clearing the active list, leading to
2852 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002853 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002854 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002855 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002856
Zou Nan hai852835f2010-05-21 09:08:56 +08002857 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002858 struct drm_i915_gem_request,
2859 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002860
John Harrison1b5a4332014-11-24 18:49:42 +00002861 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002862 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002863
Chris Wilsonb4716182015-04-27 13:41:17 +01002864 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002865 }
2866
Chris Wilson832a3aa2015-03-18 18:19:22 +00002867 /* Move any buffers on the active list that are no longer referenced
2868 * by the ringbuffer to the flushing/inactive lists as appropriate,
2869 * before we free the context associated with the requests.
2870 */
2871 while (!list_empty(&ring->active_list)) {
2872 struct drm_i915_gem_object *obj;
2873
2874 obj = list_first_entry(&ring->active_list,
2875 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002876 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002877
Chris Wilsonb4716182015-04-27 13:41:17 +01002878 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002879 break;
2880
Chris Wilsonb4716182015-04-27 13:41:17 +01002881 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002882 }
2883
John Harrison581c26e82014-11-24 18:49:39 +00002884 if (unlikely(ring->trace_irq_req &&
2885 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002886 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002887 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002888 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002889
Chris Wilsondb53a302011-02-03 11:57:46 +00002890 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002891}
2892
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002893bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002894i915_gem_retire_requests(struct drm_device *dev)
2895{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002896 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002897 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002898 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002899 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002900
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002901 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002902 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002903 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002904 if (i915.enable_execlists) {
2905 unsigned long flags;
2906
2907 spin_lock_irqsave(&ring->execlist_lock, flags);
2908 idle &= list_empty(&ring->execlist_queue);
2909 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2910
2911 intel_execlists_retire_requests(ring);
2912 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002913 }
2914
2915 if (idle)
2916 mod_delayed_work(dev_priv->wq,
2917 &dev_priv->mm.idle_work,
2918 msecs_to_jiffies(100));
2919
2920 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002921}
2922
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002923static void
Eric Anholt673a3942008-07-30 12:06:12 -07002924i915_gem_retire_work_handler(struct work_struct *work)
2925{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002926 struct drm_i915_private *dev_priv =
2927 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2928 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002929 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002930
Chris Wilson891b48c2010-09-29 12:26:37 +01002931 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002932 idle = false;
2933 if (mutex_trylock(&dev->struct_mutex)) {
2934 idle = i915_gem_retire_requests(dev);
2935 mutex_unlock(&dev->struct_mutex);
2936 }
2937 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002938 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2939 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002940}
Chris Wilson891b48c2010-09-29 12:26:37 +01002941
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002942static void
2943i915_gem_idle_work_handler(struct work_struct *work)
2944{
2945 struct drm_i915_private *dev_priv =
2946 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002947 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002948 struct intel_engine_cs *ring;
2949 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002950
Chris Wilson423795c2015-04-07 16:21:08 +01002951 for_each_ring(ring, dev_priv, i)
2952 if (!list_empty(&ring->request_list))
2953 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002954
Chris Wilson35c94182015-04-07 16:20:37 +01002955 intel_mark_idle(dev);
2956
2957 if (mutex_trylock(&dev->struct_mutex)) {
2958 struct intel_engine_cs *ring;
2959 int i;
2960
2961 for_each_ring(ring, dev_priv, i)
2962 i915_gem_batch_pool_fini(&ring->batch_pool);
2963
2964 mutex_unlock(&dev->struct_mutex);
2965 }
Eric Anholt673a3942008-07-30 12:06:12 -07002966}
2967
Ben Widawsky5816d642012-04-11 11:18:19 -07002968/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002969 * Ensures that an object will eventually get non-busy by flushing any required
2970 * write domains, emitting any outstanding lazy request and retiring and
2971 * completed requests.
2972 */
2973static int
2974i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2975{
John Harrisona5ac0f92015-05-29 17:44:15 +01002976 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002977
Chris Wilsonb4716182015-04-27 13:41:17 +01002978 if (!obj->active)
2979 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002980
Chris Wilsonb4716182015-04-27 13:41:17 +01002981 for (i = 0; i < I915_NUM_RINGS; i++) {
2982 struct drm_i915_gem_request *req;
2983
2984 req = obj->last_read_req[i];
2985 if (req == NULL)
2986 continue;
2987
2988 if (list_empty(&req->list))
2989 goto retire;
2990
Chris Wilsonb4716182015-04-27 13:41:17 +01002991 if (i915_gem_request_completed(req, true)) {
2992 __i915_gem_request_retire__upto(req);
2993retire:
2994 i915_gem_object_retire__read(obj, i);
2995 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002996 }
2997
2998 return 0;
2999}
3000
3001/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003002 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3003 * @DRM_IOCTL_ARGS: standard ioctl arguments
3004 *
3005 * Returns 0 if successful, else an error is returned with the remaining time in
3006 * the timeout parameter.
3007 * -ETIME: object is still busy after timeout
3008 * -ERESTARTSYS: signal interrupted the wait
3009 * -ENONENT: object doesn't exist
3010 * Also possible, but rare:
3011 * -EAGAIN: GPU wedged
3012 * -ENOMEM: damn
3013 * -ENODEV: Internal IRQ fail
3014 * -E?: The add request failed
3015 *
3016 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3017 * non-zero timeout parameter the wait ioctl will wait for the given number of
3018 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3019 * without holding struct_mutex the object may become re-busied before this
3020 * function completes. A similar but shorter * race condition exists in the busy
3021 * ioctl
3022 */
3023int
3024i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3025{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003026 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003027 struct drm_i915_gem_wait *args = data;
3028 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003029 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003030 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003031 int i, n = 0;
3032 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003033
Daniel Vetter11b5d512014-09-29 15:31:26 +02003034 if (args->flags != 0)
3035 return -EINVAL;
3036
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003037 ret = i915_mutex_lock_interruptible(dev);
3038 if (ret)
3039 return ret;
3040
3041 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3042 if (&obj->base == NULL) {
3043 mutex_unlock(&dev->struct_mutex);
3044 return -ENOENT;
3045 }
3046
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003047 /* Need to make sure the object gets inactive eventually. */
3048 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003049 if (ret)
3050 goto out;
3051
Chris Wilsonb4716182015-04-27 13:41:17 +01003052 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003053 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003054
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003055 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003056 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003057 */
Chris Wilson762e4582015-03-04 18:09:26 +00003058 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003059 ret = -ETIME;
3060 goto out;
3061 }
3062
3063 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003064 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003065
3066 for (i = 0; i < I915_NUM_RINGS; i++) {
3067 if (obj->last_read_req[i] == NULL)
3068 continue;
3069
3070 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3071 }
3072
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003073 mutex_unlock(&dev->struct_mutex);
3074
Chris Wilsonb4716182015-04-27 13:41:17 +01003075 for (i = 0; i < n; i++) {
3076 if (ret == 0)
3077 ret = __i915_wait_request(req[i], reset_counter, true,
3078 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3079 file->driver_priv);
3080 i915_gem_request_unreference__unlocked(req[i]);
3081 }
John Harrisonff865882014-11-24 18:49:28 +00003082 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003083
3084out:
3085 drm_gem_object_unreference(&obj->base);
3086 mutex_unlock(&dev->struct_mutex);
3087 return ret;
3088}
3089
Chris Wilsonb4716182015-04-27 13:41:17 +01003090static int
3091__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3092 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003093 struct drm_i915_gem_request *from_req,
3094 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003095{
3096 struct intel_engine_cs *from;
3097 int ret;
3098
John Harrison91af1272015-06-18 13:14:56 +01003099 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003100 if (to == from)
3101 return 0;
3102
John Harrison91af1272015-06-18 13:14:56 +01003103 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003104 return 0;
3105
Chris Wilsonb4716182015-04-27 13:41:17 +01003106 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003107 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003108 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003109 atomic_read(&i915->gpu_error.reset_counter),
3110 i915->mm.interruptible,
3111 NULL,
3112 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003113 if (ret)
3114 return ret;
3115
John Harrison91af1272015-06-18 13:14:56 +01003116 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003117 } else {
3118 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003119 u32 seqno = i915_gem_request_get_seqno(from_req);
3120
3121 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003122
3123 if (seqno <= from->semaphore.sync_seqno[idx])
3124 return 0;
3125
John Harrison91af1272015-06-18 13:14:56 +01003126 if (*to_req == NULL) {
3127 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3128 if (ret)
3129 return ret;
3130 }
3131
John Harrison599d9242015-05-29 17:44:04 +01003132 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3133 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003134 if (ret)
3135 return ret;
3136
3137 /* We use last_read_req because sync_to()
3138 * might have just caused seqno wrap under
3139 * the radar.
3140 */
3141 from->semaphore.sync_seqno[idx] =
3142 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3143 }
3144
3145 return 0;
3146}
3147
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003148/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003149 * i915_gem_object_sync - sync an object to a ring.
3150 *
3151 * @obj: object which may be in use on another ring.
3152 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003153 * @to_req: request we wish to use the object for. See below.
3154 * This will be allocated and returned if a request is
3155 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003156 *
3157 * This code is meant to abstract object synchronization with the GPU.
3158 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003159 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003160 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003161 * into a buffer at any time, but multiple readers. To ensure each has
3162 * a coherent view of memory, we must:
3163 *
3164 * - If there is an outstanding write request to the object, the new
3165 * request must wait for it to complete (either CPU or in hw, requests
3166 * on the same ring will be naturally ordered).
3167 *
3168 * - If we are a write request (pending_write_domain is set), the new
3169 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003170 *
John Harrison91af1272015-06-18 13:14:56 +01003171 * For CPU synchronisation (NULL to) no request is required. For syncing with
3172 * rings to_req must be non-NULL. However, a request does not have to be
3173 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3174 * request will be allocated automatically and returned through *to_req. Note
3175 * that it is not guaranteed that commands will be emitted (because the system
3176 * might already be idle). Hence there is no need to create a request that
3177 * might never have any work submitted. Note further that if a request is
3178 * returned in *to_req, it is the responsibility of the caller to submit
3179 * that request (after potentially adding more work to it).
3180 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003181 * Returns 0 if successful, else propagates up the lower layer error.
3182 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003183int
3184i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003185 struct intel_engine_cs *to,
3186 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003187{
Chris Wilsonb4716182015-04-27 13:41:17 +01003188 const bool readonly = obj->base.pending_write_domain == 0;
3189 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3190 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003191
Chris Wilsonb4716182015-04-27 13:41:17 +01003192 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003193 return 0;
3194
Chris Wilsonb4716182015-04-27 13:41:17 +01003195 if (to == NULL)
3196 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003197
Chris Wilsonb4716182015-04-27 13:41:17 +01003198 n = 0;
3199 if (readonly) {
3200 if (obj->last_write_req)
3201 req[n++] = obj->last_write_req;
3202 } else {
3203 for (i = 0; i < I915_NUM_RINGS; i++)
3204 if (obj->last_read_req[i])
3205 req[n++] = obj->last_read_req[i];
3206 }
3207 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003208 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003209 if (ret)
3210 return ret;
3211 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003212
Chris Wilsonb4716182015-04-27 13:41:17 +01003213 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003214}
3215
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003216static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3217{
3218 u32 old_write_domain, old_read_domains;
3219
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003220 /* Force a pagefault for domain tracking on next user access */
3221 i915_gem_release_mmap(obj);
3222
Keith Packardb97c3d92011-06-24 21:02:59 -07003223 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3224 return;
3225
Chris Wilson97c809fd2012-10-09 19:24:38 +01003226 /* Wait for any direct GTT access to complete */
3227 mb();
3228
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003229 old_read_domains = obj->base.read_domains;
3230 old_write_domain = obj->base.write_domain;
3231
3232 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3233 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3234
3235 trace_i915_gem_object_change_domain(obj,
3236 old_read_domains,
3237 old_write_domain);
3238}
3239
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003240int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003241{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003242 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003243 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003244 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003245
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003246 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003247 return 0;
3248
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003249 if (!drm_mm_node_allocated(&vma->node)) {
3250 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003251 return 0;
3252 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003253
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003254 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003255 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003256
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003257 BUG_ON(obj->pages == NULL);
3258
Chris Wilson2e2f3512015-04-27 13:41:14 +01003259 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003260 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003261 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003262 /* Continue on if we fail due to EIO, the GPU is hung so we
3263 * should be safe and we need to cleanup or else we might
3264 * cause memory corruption through use-after-free.
3265 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003266
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003267 if (i915_is_ggtt(vma->vm) &&
3268 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003269 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003270
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003271 /* release the fence reg _after_ flushing */
3272 ret = i915_gem_object_put_fence(obj);
3273 if (ret)
3274 return ret;
3275 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003276
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003277 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003278
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003279 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003280 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003281
Chris Wilson64bf9302014-02-25 14:23:28 +00003282 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003283 if (i915_is_ggtt(vma->vm)) {
3284 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3285 obj->map_and_fenceable = false;
3286 } else if (vma->ggtt_view.pages) {
3287 sg_free_table(vma->ggtt_view.pages);
3288 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003289 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003290 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003291 }
Eric Anholt673a3942008-07-30 12:06:12 -07003292
Ben Widawsky2f633152013-07-17 12:19:03 -07003293 drm_mm_remove_node(&vma->node);
3294 i915_gem_vma_destroy(vma);
3295
3296 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003297 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003298 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003299 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003300
Chris Wilson70903c32013-12-04 09:59:09 +00003301 /* And finally now the object is completely decoupled from this vma,
3302 * we can drop its hold on the backing storage and allow it to be
3303 * reaped by the shrinker.
3304 */
3305 i915_gem_object_unpin_pages(obj);
3306
Chris Wilson88241782011-01-07 17:09:48 +00003307 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003308}
3309
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003310int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003311{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003312 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003313 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003314 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003315
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003316 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003317 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003318 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003319 struct drm_i915_gem_request *req;
3320
3321 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003322 if (ret)
3323 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003324
John Harrisonba01cc92015-05-29 17:43:41 +01003325 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003326 if (ret) {
3327 i915_gem_request_cancel(req);
3328 return ret;
3329 }
3330
John Harrison75289872015-05-29 17:43:49 +01003331 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003332 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003333
Chris Wilson3e960502012-11-27 16:22:54 +00003334 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003335 if (ret)
3336 return ret;
3337 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003338
Chris Wilsonb4716182015-04-27 13:41:17 +01003339 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003340 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003341}
3342
Chris Wilson9ce079e2012-04-17 15:31:30 +01003343static void i965_write_fence_reg(struct drm_device *dev, int reg,
3344 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003345{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003346 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003347 int fence_reg;
3348 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003349
Imre Deak56c844e2013-01-07 21:47:34 +02003350 if (INTEL_INFO(dev)->gen >= 6) {
3351 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3352 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3353 } else {
3354 fence_reg = FENCE_REG_965_0;
3355 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3356 }
3357
Chris Wilsond18b9612013-07-10 13:36:23 +01003358 fence_reg += reg * 8;
3359
3360 /* To w/a incoherency with non-atomic 64-bit register updates,
3361 * we split the 64-bit update into two 32-bit writes. In order
3362 * for a partial fence not to be evaluated between writes, we
3363 * precede the update with write to turn off the fence register,
3364 * and only enable the fence as the last step.
3365 *
3366 * For extra levels of paranoia, we make sure each step lands
3367 * before applying the next step.
3368 */
3369 I915_WRITE(fence_reg, 0);
3370 POSTING_READ(fence_reg);
3371
Chris Wilson9ce079e2012-04-17 15:31:30 +01003372 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003373 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003374 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003375
Bob Paauweaf1a7302014-12-18 09:51:26 -08003376 /* Adjust fence size to match tiled area */
3377 if (obj->tiling_mode != I915_TILING_NONE) {
3378 uint32_t row_size = obj->stride *
3379 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3380 size = (size / row_size) * row_size;
3381 }
3382
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003383 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003384 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003385 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003386 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003387 if (obj->tiling_mode == I915_TILING_Y)
3388 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3389 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003390
Chris Wilsond18b9612013-07-10 13:36:23 +01003391 I915_WRITE(fence_reg + 4, val >> 32);
3392 POSTING_READ(fence_reg + 4);
3393
3394 I915_WRITE(fence_reg + 0, val);
3395 POSTING_READ(fence_reg);
3396 } else {
3397 I915_WRITE(fence_reg + 4, 0);
3398 POSTING_READ(fence_reg + 4);
3399 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003400}
3401
Chris Wilson9ce079e2012-04-17 15:31:30 +01003402static void i915_write_fence_reg(struct drm_device *dev, int reg,
3403 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003404{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003405 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003406 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003407
Chris Wilson9ce079e2012-04-17 15:31:30 +01003408 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003409 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003410 int pitch_val;
3411 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003412
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003413 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003414 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003415 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3416 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3417 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003418
3419 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3420 tile_width = 128;
3421 else
3422 tile_width = 512;
3423
3424 /* Note: pitch better be a power of two tile widths */
3425 pitch_val = obj->stride / tile_width;
3426 pitch_val = ffs(pitch_val) - 1;
3427
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003428 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003429 if (obj->tiling_mode == I915_TILING_Y)
3430 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3431 val |= I915_FENCE_SIZE_BITS(size);
3432 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3433 val |= I830_FENCE_REG_VALID;
3434 } else
3435 val = 0;
3436
3437 if (reg < 8)
3438 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003439 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003440 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003441
Chris Wilson9ce079e2012-04-17 15:31:30 +01003442 I915_WRITE(reg, val);
3443 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003444}
3445
Chris Wilson9ce079e2012-04-17 15:31:30 +01003446static void i830_write_fence_reg(struct drm_device *dev, int reg,
3447 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003448{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003449 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003450 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003451
Chris Wilson9ce079e2012-04-17 15:31:30 +01003452 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003453 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003454 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003455
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003456 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003457 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003458 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3459 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3460 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003461
Chris Wilson9ce079e2012-04-17 15:31:30 +01003462 pitch_val = obj->stride / 128;
3463 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003464
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003465 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003466 if (obj->tiling_mode == I915_TILING_Y)
3467 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3468 val |= I830_FENCE_SIZE_BITS(size);
3469 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3470 val |= I830_FENCE_REG_VALID;
3471 } else
3472 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003473
Chris Wilson9ce079e2012-04-17 15:31:30 +01003474 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3475 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3476}
3477
Chris Wilsond0a57782012-10-09 19:24:37 +01003478inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3479{
3480 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3481}
3482
Chris Wilson9ce079e2012-04-17 15:31:30 +01003483static void i915_gem_write_fence(struct drm_device *dev, int reg,
3484 struct drm_i915_gem_object *obj)
3485{
Chris Wilsond0a57782012-10-09 19:24:37 +01003486 struct drm_i915_private *dev_priv = dev->dev_private;
3487
3488 /* Ensure that all CPU reads are completed before installing a fence
3489 * and all writes before removing the fence.
3490 */
3491 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3492 mb();
3493
Daniel Vetter94a335d2013-07-17 14:51:28 +02003494 WARN(obj && (!obj->stride || !obj->tiling_mode),
3495 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3496 obj->stride, obj->tiling_mode);
3497
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003498 if (IS_GEN2(dev))
3499 i830_write_fence_reg(dev, reg, obj);
3500 else if (IS_GEN3(dev))
3501 i915_write_fence_reg(dev, reg, obj);
3502 else if (INTEL_INFO(dev)->gen >= 4)
3503 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003504
3505 /* And similarly be paranoid that no direct access to this region
3506 * is reordered to before the fence is installed.
3507 */
3508 if (i915_gem_object_needs_mb(obj))
3509 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003510}
3511
Chris Wilson61050802012-04-17 15:31:31 +01003512static inline int fence_number(struct drm_i915_private *dev_priv,
3513 struct drm_i915_fence_reg *fence)
3514{
3515 return fence - dev_priv->fence_regs;
3516}
3517
3518static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3519 struct drm_i915_fence_reg *fence,
3520 bool enable)
3521{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003522 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003523 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003524
Chris Wilson46a0b632013-07-10 13:36:24 +01003525 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003526
3527 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003528 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003529 fence->obj = obj;
3530 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3531 } else {
3532 obj->fence_reg = I915_FENCE_REG_NONE;
3533 fence->obj = NULL;
3534 list_del_init(&fence->lru_list);
3535 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003536 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003537}
3538
Chris Wilsond9e86c02010-11-10 16:40:20 +00003539static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003540i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003541{
John Harrison97b2a6a2014-11-24 18:49:26 +00003542 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003543 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003544 if (ret)
3545 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003546
John Harrison97b2a6a2014-11-24 18:49:26 +00003547 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003548 }
3549
3550 return 0;
3551}
3552
3553int
3554i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3555{
Chris Wilson61050802012-04-17 15:31:31 +01003556 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003557 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003558 int ret;
3559
Chris Wilsond0a57782012-10-09 19:24:37 +01003560 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003561 if (ret)
3562 return ret;
3563
Chris Wilson61050802012-04-17 15:31:31 +01003564 if (obj->fence_reg == I915_FENCE_REG_NONE)
3565 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003566
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003567 fence = &dev_priv->fence_regs[obj->fence_reg];
3568
Daniel Vetteraff10b302014-02-14 14:06:05 +01003569 if (WARN_ON(fence->pin_count))
3570 return -EBUSY;
3571
Chris Wilson61050802012-04-17 15:31:31 +01003572 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003573 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003574
3575 return 0;
3576}
3577
3578static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003579i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003580{
Daniel Vetterae3db242010-02-19 11:51:58 +01003581 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003582 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003583 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003584
3585 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003586 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003587 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3588 reg = &dev_priv->fence_regs[i];
3589 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003590 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003591
Chris Wilson1690e1e2011-12-14 13:57:08 +01003592 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003593 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003594 }
3595
Chris Wilsond9e86c02010-11-10 16:40:20 +00003596 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003597 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003598
3599 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003600 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003601 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003602 continue;
3603
Chris Wilson8fe301a2012-04-17 15:31:28 +01003604 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003605 }
3606
Chris Wilson5dce5b932014-01-20 10:17:36 +00003607deadlock:
3608 /* Wait for completion of pending flips which consume fences */
3609 if (intel_has_pending_fb_unpin(dev))
3610 return ERR_PTR(-EAGAIN);
3611
3612 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003613}
3614
Jesse Barnesde151cf2008-11-12 10:03:55 -08003615/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003616 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003617 * @obj: object to map through a fence reg
3618 *
3619 * When mapping objects through the GTT, userspace wants to be able to write
3620 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003621 * This function walks the fence regs looking for a free one for @obj,
3622 * stealing one if it can't find any.
3623 *
3624 * It then sets up the reg based on the object's properties: address, pitch
3625 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003626 *
3627 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003628 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003629int
Chris Wilson06d98132012-04-17 15:31:24 +01003630i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003631{
Chris Wilson05394f32010-11-08 19:18:58 +00003632 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003633 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003634 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003635 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003636 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003637
Chris Wilson14415742012-04-17 15:31:33 +01003638 /* Have we updated the tiling parameters upon the object and so
3639 * will need to serialise the write to the associated fence register?
3640 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003641 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003642 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003643 if (ret)
3644 return ret;
3645 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003646
Chris Wilsond9e86c02010-11-10 16:40:20 +00003647 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003648 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3649 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003650 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003651 list_move_tail(&reg->lru_list,
3652 &dev_priv->mm.fence_list);
3653 return 0;
3654 }
3655 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003656 if (WARN_ON(!obj->map_and_fenceable))
3657 return -EINVAL;
3658
Chris Wilson14415742012-04-17 15:31:33 +01003659 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003660 if (IS_ERR(reg))
3661 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003662
Chris Wilson14415742012-04-17 15:31:33 +01003663 if (reg->obj) {
3664 struct drm_i915_gem_object *old = reg->obj;
3665
Chris Wilsond0a57782012-10-09 19:24:37 +01003666 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003667 if (ret)
3668 return ret;
3669
Chris Wilson14415742012-04-17 15:31:33 +01003670 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003671 }
Chris Wilson14415742012-04-17 15:31:33 +01003672 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003673 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003674
Chris Wilson14415742012-04-17 15:31:33 +01003675 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003676
Chris Wilson9ce079e2012-04-17 15:31:30 +01003677 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003678}
3679
Chris Wilson4144f9b2014-09-11 08:43:48 +01003680static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003681 unsigned long cache_level)
3682{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003683 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003684 struct drm_mm_node *other;
3685
Chris Wilson4144f9b2014-09-11 08:43:48 +01003686 /*
3687 * On some machines we have to be careful when putting differing types
3688 * of snoopable memory together to avoid the prefetcher crossing memory
3689 * domains and dying. During vm initialisation, we decide whether or not
3690 * these constraints apply and set the drm_mm.color_adjust
3691 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003692 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003693 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003694 return true;
3695
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003696 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003697 return true;
3698
3699 if (list_empty(&gtt_space->node_list))
3700 return true;
3701
3702 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3703 if (other->allocated && !other->hole_follows && other->color != cache_level)
3704 return false;
3705
3706 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3707 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3708 return false;
3709
3710 return true;
3711}
3712
Jesse Barnesde151cf2008-11-12 10:03:55 -08003713/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003714 * Finds free space in the GTT aperture and binds the object or a view of it
3715 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003716 */
Daniel Vetter262de142014-02-14 14:01:20 +01003717static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003718i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3719 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003720 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003721 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003722 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003723{
Chris Wilson05394f32010-11-08 19:18:58 +00003724 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003725 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003726 u32 size, fence_size, fence_alignment, unfenced_alignment;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003727 u64 start =
Chris Wilsond23db882014-05-23 08:48:08 +02003728 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003729 u64 end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003730 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003731 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003732 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003733
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003734 if (i915_is_ggtt(vm)) {
3735 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003736
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003737 if (WARN_ON(!ggtt_view))
3738 return ERR_PTR(-EINVAL);
3739
3740 view_size = i915_ggtt_view_size(obj, ggtt_view);
3741
3742 fence_size = i915_gem_get_gtt_size(dev,
3743 view_size,
3744 obj->tiling_mode);
3745 fence_alignment = i915_gem_get_gtt_alignment(dev,
3746 view_size,
3747 obj->tiling_mode,
3748 true);
3749 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3750 view_size,
3751 obj->tiling_mode,
3752 false);
3753 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3754 } else {
3755 fence_size = i915_gem_get_gtt_size(dev,
3756 obj->base.size,
3757 obj->tiling_mode);
3758 fence_alignment = i915_gem_get_gtt_alignment(dev,
3759 obj->base.size,
3760 obj->tiling_mode,
3761 true);
3762 unfenced_alignment =
3763 i915_gem_get_gtt_alignment(dev,
3764 obj->base.size,
3765 obj->tiling_mode,
3766 false);
3767 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3768 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003769
Eric Anholt673a3942008-07-30 12:06:12 -07003770 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003771 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003772 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003773 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003774 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3775 ggtt_view ? ggtt_view->type : 0,
3776 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003777 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003778 }
3779
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003780 /* If binding the object/GGTT view requires more space than the entire
3781 * aperture has, reject it early before evicting everything in a vain
3782 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003783 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003784 if (size > end) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003785 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003786 ggtt_view ? ggtt_view->type : 0,
3787 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003788 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003789 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003790 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003791 }
3792
Chris Wilson37e680a2012-06-07 15:38:42 +01003793 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003794 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003795 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003796
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003797 i915_gem_object_pin_pages(obj);
3798
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003799 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3800 i915_gem_obj_lookup_or_create_vma(obj, vm);
3801
Daniel Vetter262de142014-02-14 14:01:20 +01003802 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003803 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003804
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003805search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003806 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003807 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003808 obj->cache_level,
3809 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003810 DRM_MM_SEARCH_DEFAULT,
3811 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003812 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003813 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003814 obj->cache_level,
3815 start, end,
3816 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003817 if (ret == 0)
3818 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003819
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003820 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003821 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003822 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003823 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003824 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003825 }
3826
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003827 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003828 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003829 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003830 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003831
Ben Widawsky35c20a62013-05-31 11:28:48 -07003832 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003833 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003834
Daniel Vetter262de142014-02-14 14:01:20 +01003835 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003836
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003837err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003838 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003839err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003840 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003841 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003842err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003843 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003844 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003845}
3846
Chris Wilson000433b2013-08-08 14:41:09 +01003847bool
Chris Wilson2c225692013-08-09 12:26:45 +01003848i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3849 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003850{
Eric Anholt673a3942008-07-30 12:06:12 -07003851 /* If we don't have a page list set up, then we're not pinned
3852 * to GPU, and we can ignore the cache flush because it'll happen
3853 * again at bind time.
3854 */
Chris Wilson05394f32010-11-08 19:18:58 +00003855 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003856 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003857
Imre Deak769ce462013-02-13 21:56:05 +02003858 /*
3859 * Stolen memory is always coherent with the GPU as it is explicitly
3860 * marked as wc by the system, or the system is cache-coherent.
3861 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003862 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003863 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003864
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003865 /* If the GPU is snooping the contents of the CPU cache,
3866 * we do not need to manually clear the CPU cache lines. However,
3867 * the caches are only snooped when the render cache is
3868 * flushed/invalidated. As we always have to emit invalidations
3869 * and flushes when moving into and out of the RENDER domain, correct
3870 * snooping behaviour occurs naturally as the result of our domain
3871 * tracking.
3872 */
Chris Wilson0f719792015-01-13 13:32:52 +00003873 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3874 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003875 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003876 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003877
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003878 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003879 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003880 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003881
3882 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003883}
3884
3885/** Flushes the GTT write domain for the object if it's dirty. */
3886static void
Chris Wilson05394f32010-11-08 19:18:58 +00003887i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003888{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003889 uint32_t old_write_domain;
3890
Chris Wilson05394f32010-11-08 19:18:58 +00003891 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003892 return;
3893
Chris Wilson63256ec2011-01-04 18:42:07 +00003894 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003895 * to it immediately go to main memory as far as we know, so there's
3896 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003897 *
3898 * However, we do have to enforce the order so that all writes through
3899 * the GTT land before any writes to the device, such as updates to
3900 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003901 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003902 wmb();
3903
Chris Wilson05394f32010-11-08 19:18:58 +00003904 old_write_domain = obj->base.write_domain;
3905 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003906
Rodrigo Vivide152b62015-07-07 16:28:51 -07003907 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003908
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003909 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003910 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003911 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003912}
3913
3914/** Flushes the CPU write domain for the object if it's dirty. */
3915static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003916i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003917{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003918 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003919
Chris Wilson05394f32010-11-08 19:18:58 +00003920 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003921 return;
3922
Daniel Vettere62b59e2015-01-21 14:53:48 +01003923 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003924 i915_gem_chipset_flush(obj->base.dev);
3925
Chris Wilson05394f32010-11-08 19:18:58 +00003926 old_write_domain = obj->base.write_domain;
3927 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003928
Rodrigo Vivide152b62015-07-07 16:28:51 -07003929 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003930
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003931 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003932 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003933 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003934}
3935
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003936/**
3937 * Moves a single object to the GTT read, and possibly write domain.
3938 *
3939 * This function returns when the move is complete, including waiting on
3940 * flushes to occur.
3941 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003942int
Chris Wilson20217462010-11-23 15:26:33 +00003943i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003944{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003945 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303946 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003947 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003948
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003949 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3950 return 0;
3951
Chris Wilson0201f1e2012-07-20 12:41:01 +01003952 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003953 if (ret)
3954 return ret;
3955
Chris Wilson43566de2015-01-02 16:29:29 +05303956 /* Flush and acquire obj->pages so that we are coherent through
3957 * direct access in memory with previous cached writes through
3958 * shmemfs and that our cache domain tracking remains valid.
3959 * For example, if the obj->filp was moved to swap without us
3960 * being notified and releasing the pages, we would mistakenly
3961 * continue to assume that the obj remained out of the CPU cached
3962 * domain.
3963 */
3964 ret = i915_gem_object_get_pages(obj);
3965 if (ret)
3966 return ret;
3967
Daniel Vettere62b59e2015-01-21 14:53:48 +01003968 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003969
Chris Wilsond0a57782012-10-09 19:24:37 +01003970 /* Serialise direct access to this object with the barriers for
3971 * coherent writes from the GPU, by effectively invalidating the
3972 * GTT domain upon first access.
3973 */
3974 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3975 mb();
3976
Chris Wilson05394f32010-11-08 19:18:58 +00003977 old_write_domain = obj->base.write_domain;
3978 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003979
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003980 /* It should now be out of any other write domains, and we can update
3981 * the domain values for our changes.
3982 */
Chris Wilson05394f32010-11-08 19:18:58 +00003983 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3984 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003985 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003986 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3987 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3988 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003989 }
3990
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003991 trace_i915_gem_object_change_domain(obj,
3992 old_read_domains,
3993 old_write_domain);
3994
Chris Wilson8325a092012-04-24 15:52:35 +01003995 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303996 vma = i915_gem_obj_to_ggtt(obj);
3997 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003998 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303999 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004000
Eric Anholte47c68e2008-11-14 13:35:19 -08004001 return 0;
4002}
4003
Chris Wilsone4ffd172011-04-04 09:44:39 +01004004int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4005 enum i915_cache_level cache_level)
4006{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004007 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004008 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004009 int ret;
4010
4011 if (obj->cache_level == cache_level)
4012 return 0;
4013
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004014 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004015 DRM_DEBUG("can not change the cache level of pinned objects\n");
4016 return -EBUSY;
4017 }
4018
Chris Wilsondf6f7832014-03-21 07:40:56 +00004019 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01004020 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004021 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004022 if (ret)
4023 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004024 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01004025 }
4026
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004027 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01004028 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004029 if (ret)
4030 return ret;
4031
4032 i915_gem_object_finish_gtt(obj);
4033
4034 /* Before SandyBridge, you could not use tiling or fence
4035 * registers with snooped memory, so relinquish any fences
4036 * currently pointing to our region in the aperture.
4037 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01004038 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004039 ret = i915_gem_object_put_fence(obj);
4040 if (ret)
4041 return ret;
4042 }
4043
Ben Widawsky6f65e292013-12-06 14:10:56 -08004044 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004045 if (drm_mm_node_allocated(&vma->node)) {
4046 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004047 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004048 if (ret)
4049 return ret;
4050 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004051 }
4052
Chris Wilson2c225692013-08-09 12:26:45 +01004053 list_for_each_entry(vma, &obj->vma_list, vma_link)
4054 vma->node.color = cache_level;
4055 obj->cache_level = cache_level;
4056
Chris Wilson0f719792015-01-13 13:32:52 +00004057 if (obj->cache_dirty &&
4058 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4059 cpu_write_needs_clflush(obj)) {
4060 if (i915_gem_clflush_object(obj, true))
4061 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004062 }
4063
Chris Wilsone4ffd172011-04-04 09:44:39 +01004064 return 0;
4065}
4066
Ben Widawsky199adf42012-09-21 17:01:20 -07004067int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4068 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004069{
Ben Widawsky199adf42012-09-21 17:01:20 -07004070 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004071 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004072
4073 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004074 if (&obj->base == NULL)
4075 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004076
Chris Wilson651d7942013-08-08 14:41:10 +01004077 switch (obj->cache_level) {
4078 case I915_CACHE_LLC:
4079 case I915_CACHE_L3_LLC:
4080 args->caching = I915_CACHING_CACHED;
4081 break;
4082
Chris Wilson4257d3b2013-08-08 14:41:11 +01004083 case I915_CACHE_WT:
4084 args->caching = I915_CACHING_DISPLAY;
4085 break;
4086
Chris Wilson651d7942013-08-08 14:41:10 +01004087 default:
4088 args->caching = I915_CACHING_NONE;
4089 break;
4090 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004091
Chris Wilson432be692015-05-07 12:14:55 +01004092 drm_gem_object_unreference_unlocked(&obj->base);
4093 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004094}
4095
Ben Widawsky199adf42012-09-21 17:01:20 -07004096int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4097 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004098{
Ben Widawsky199adf42012-09-21 17:01:20 -07004099 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004100 struct drm_i915_gem_object *obj;
4101 enum i915_cache_level level;
4102 int ret;
4103
Ben Widawsky199adf42012-09-21 17:01:20 -07004104 switch (args->caching) {
4105 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004106 level = I915_CACHE_NONE;
4107 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004108 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004109 level = I915_CACHE_LLC;
4110 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004111 case I915_CACHING_DISPLAY:
4112 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4113 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004114 default:
4115 return -EINVAL;
4116 }
4117
Ben Widawsky3bc29132012-09-26 16:15:20 -07004118 ret = i915_mutex_lock_interruptible(dev);
4119 if (ret)
4120 return ret;
4121
Chris Wilsone6994ae2012-07-10 10:27:08 +01004122 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4123 if (&obj->base == NULL) {
4124 ret = -ENOENT;
4125 goto unlock;
4126 }
4127
4128 ret = i915_gem_object_set_cache_level(obj, level);
4129
4130 drm_gem_object_unreference(&obj->base);
4131unlock:
4132 mutex_unlock(&dev->struct_mutex);
4133 return ret;
4134}
4135
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004136/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004137 * Prepare buffer for display plane (scanout, cursors, etc).
4138 * Can be called from an uninterruptible phase (modesetting) and allows
4139 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004140 */
4141int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004142i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4143 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004144 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01004145 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004146 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004147{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004148 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004149 int ret;
4150
John Harrison91af1272015-06-18 13:14:56 +01004151 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01004152 if (ret)
4153 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004154
Chris Wilsoncc98b412013-08-09 12:25:09 +01004155 /* Mark the pin_display early so that we account for the
4156 * display coherency whilst setting up the cache domains.
4157 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004158 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004159
Eric Anholta7ef0642011-03-29 16:59:54 -07004160 /* The display engine is not coherent with the LLC cache on gen6. As
4161 * a result, we make sure that the pinning that is about to occur is
4162 * done with uncached PTEs. This is lowest common denominator for all
4163 * chipsets.
4164 *
4165 * However for gen6+, we could do better by using the GFDT bit instead
4166 * of uncaching, which would allow us to flush all the LLC-cached data
4167 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4168 */
Chris Wilson651d7942013-08-08 14:41:10 +01004169 ret = i915_gem_object_set_cache_level(obj,
4170 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004171 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004172 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004173
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004174 /* As the user may map the buffer once pinned in the display plane
4175 * (e.g. libkms for the bootup splash), we have to ensure that we
4176 * always use map_and_fenceable for all scanout buffers.
4177 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004178 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4179 view->type == I915_GGTT_VIEW_NORMAL ?
4180 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004181 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004182 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004183
Daniel Vettere62b59e2015-01-21 14:53:48 +01004184 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004185
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004186 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004187 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004188
4189 /* It should now be out of any other write domains, and we can update
4190 * the domain values for our changes.
4191 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004192 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004193 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004194
4195 trace_i915_gem_object_change_domain(obj,
4196 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004197 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004198
4199 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004200
4201err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004202 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004203 return ret;
4204}
4205
4206void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004207i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4208 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004209{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004210 if (WARN_ON(obj->pin_display == 0))
4211 return;
4212
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004213 i915_gem_object_ggtt_unpin_view(obj, view);
4214
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004215 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004216}
4217
Eric Anholte47c68e2008-11-14 13:35:19 -08004218/**
4219 * Moves a single object to the CPU read, and possibly write domain.
4220 *
4221 * This function returns when the move is complete, including waiting on
4222 * flushes to occur.
4223 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004224int
Chris Wilson919926a2010-11-12 13:42:53 +00004225i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004226{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004227 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004228 int ret;
4229
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004230 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4231 return 0;
4232
Chris Wilson0201f1e2012-07-20 12:41:01 +01004233 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004234 if (ret)
4235 return ret;
4236
Eric Anholte47c68e2008-11-14 13:35:19 -08004237 i915_gem_object_flush_gtt_write_domain(obj);
4238
Chris Wilson05394f32010-11-08 19:18:58 +00004239 old_write_domain = obj->base.write_domain;
4240 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004241
Eric Anholte47c68e2008-11-14 13:35:19 -08004242 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004243 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004244 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004245
Chris Wilson05394f32010-11-08 19:18:58 +00004246 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004247 }
4248
4249 /* It should now be out of any other write domains, and we can update
4250 * the domain values for our changes.
4251 */
Chris Wilson05394f32010-11-08 19:18:58 +00004252 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004253
4254 /* If we're writing through the CPU, then the GPU read domains will
4255 * need to be invalidated at next use.
4256 */
4257 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004258 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4259 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004260 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004261
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004262 trace_i915_gem_object_change_domain(obj,
4263 old_read_domains,
4264 old_write_domain);
4265
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004266 return 0;
4267}
4268
Eric Anholt673a3942008-07-30 12:06:12 -07004269/* Throttle our rendering by waiting until the ring has completed our requests
4270 * emitted over 20 msec ago.
4271 *
Eric Anholtb9624422009-06-03 07:27:35 +00004272 * Note that if we were to use the current jiffies each time around the loop,
4273 * we wouldn't escape the function with any frames outstanding if the time to
4274 * render a frame was over 20ms.
4275 *
Eric Anholt673a3942008-07-30 12:06:12 -07004276 * This should get us reasonable parallelism between CPU and GPU but also
4277 * relatively low latency when blocking on a particular request to finish.
4278 */
4279static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004280i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004281{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004282 struct drm_i915_private *dev_priv = dev->dev_private;
4283 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004284 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004285 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004286 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004287 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004288
Daniel Vetter308887a2012-11-14 17:14:06 +01004289 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4290 if (ret)
4291 return ret;
4292
4293 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4294 if (ret)
4295 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004296
Chris Wilson1c255952010-09-26 11:03:27 +01004297 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004298 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004299 if (time_after_eq(request->emitted_jiffies, recent_enough))
4300 break;
4301
John Harrisonfcfa423c2015-05-29 17:44:12 +01004302 /*
4303 * Note that the request might not have been submitted yet.
4304 * In which case emitted_jiffies will be zero.
4305 */
4306 if (!request->emitted_jiffies)
4307 continue;
4308
John Harrison54fb2412014-11-24 18:49:27 +00004309 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004310 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004311 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004312 if (target)
4313 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004314 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004315
John Harrison54fb2412014-11-24 18:49:27 +00004316 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004317 return 0;
4318
John Harrison9c654812014-11-24 18:49:35 +00004319 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004320 if (ret == 0)
4321 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004322
Chris Wilson41037f92015-03-27 11:01:36 +00004323 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004324
Eric Anholt673a3942008-07-30 12:06:12 -07004325 return ret;
4326}
4327
Chris Wilsond23db882014-05-23 08:48:08 +02004328static bool
4329i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4330{
4331 struct drm_i915_gem_object *obj = vma->obj;
4332
4333 if (alignment &&
4334 vma->node.start & (alignment - 1))
4335 return true;
4336
4337 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4338 return true;
4339
4340 if (flags & PIN_OFFSET_BIAS &&
4341 vma->node.start < (flags & PIN_OFFSET_MASK))
4342 return true;
4343
4344 return false;
4345}
4346
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004347static int
4348i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4349 struct i915_address_space *vm,
4350 const struct i915_ggtt_view *ggtt_view,
4351 uint32_t alignment,
4352 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004353{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004354 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004355 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004356 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004357 int ret;
4358
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004359 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4360 return -ENODEV;
4361
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004362 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004363 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004364
Chris Wilsonc826c442014-10-31 13:53:53 +00004365 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4366 return -EINVAL;
4367
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004368 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4369 return -EINVAL;
4370
4371 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4372 i915_gem_obj_to_vma(obj, vm);
4373
4374 if (IS_ERR(vma))
4375 return PTR_ERR(vma);
4376
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004377 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004378 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4379 return -EBUSY;
4380
Chris Wilsond23db882014-05-23 08:48:08 +02004381 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004382 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004383 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004384 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004385 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004386 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004387 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004388 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004389 ggtt_view ? "ggtt" : "ppgtt",
4390 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004391 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004392 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004393 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004394 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004395 if (ret)
4396 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004397
4398 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004399 }
4400 }
4401
Chris Wilsonef79e172014-10-31 13:53:52 +00004402 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004403 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004404 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4405 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004406 if (IS_ERR(vma))
4407 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004408 } else {
4409 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004410 if (ret)
4411 return ret;
4412 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004413
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004414 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4415 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004416 bool mappable, fenceable;
4417 u32 fence_size, fence_alignment;
4418
4419 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4420 obj->base.size,
4421 obj->tiling_mode);
4422 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4423 obj->base.size,
4424 obj->tiling_mode,
4425 true);
4426
4427 fenceable = (vma->node.size == fence_size &&
4428 (vma->node.start & (fence_alignment - 1)) == 0);
4429
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004430 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004431 dev_priv->gtt.mappable_end);
4432
4433 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004434
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004435 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4436 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004437
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004438 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004439 return 0;
4440}
4441
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004442int
4443i915_gem_object_pin(struct drm_i915_gem_object *obj,
4444 struct i915_address_space *vm,
4445 uint32_t alignment,
4446 uint64_t flags)
4447{
4448 return i915_gem_object_do_pin(obj, vm,
4449 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4450 alignment, flags);
4451}
4452
4453int
4454i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4455 const struct i915_ggtt_view *view,
4456 uint32_t alignment,
4457 uint64_t flags)
4458{
4459 if (WARN_ONCE(!view, "no view specified"))
4460 return -EINVAL;
4461
4462 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004463 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004464}
4465
Eric Anholt673a3942008-07-30 12:06:12 -07004466void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004467i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4468 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004469{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004470 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004471
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004472 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004473 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004474 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004475
Chris Wilson30154652015-04-07 17:28:24 +01004476 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004477}
4478
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004479bool
4480i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4481{
4482 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4483 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4484 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4485
4486 WARN_ON(!ggtt_vma ||
4487 dev_priv->fence_regs[obj->fence_reg].pin_count >
4488 ggtt_vma->pin_count);
4489 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4490 return true;
4491 } else
4492 return false;
4493}
4494
4495void
4496i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4497{
4498 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4499 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4500 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4501 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4502 }
4503}
4504
Eric Anholt673a3942008-07-30 12:06:12 -07004505int
Eric Anholt673a3942008-07-30 12:06:12 -07004506i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004507 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004508{
4509 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004510 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004511 int ret;
4512
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004513 ret = i915_mutex_lock_interruptible(dev);
4514 if (ret)
4515 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004516
Chris Wilson05394f32010-11-08 19:18:58 +00004517 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004518 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004519 ret = -ENOENT;
4520 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004521 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004522
Chris Wilson0be555b2010-08-04 15:36:30 +01004523 /* Count all active objects as busy, even if they are currently not used
4524 * by the gpu. Users of this interface expect objects to eventually
4525 * become non-busy without any further actions, therefore emit any
4526 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004527 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004528 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004529 if (ret)
4530 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004531
Chris Wilsonb4716182015-04-27 13:41:17 +01004532 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4533 args->busy = obj->active << 16;
4534 if (obj->last_write_req)
4535 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004536
Chris Wilsonb4716182015-04-27 13:41:17 +01004537unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004538 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004539unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004540 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004541 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004542}
4543
4544int
4545i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4546 struct drm_file *file_priv)
4547{
Akshay Joshi0206e352011-08-16 15:34:10 -04004548 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004549}
4550
Chris Wilson3ef94da2009-09-14 16:50:29 +01004551int
4552i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4553 struct drm_file *file_priv)
4554{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004555 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004556 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004557 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004558 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004559
4560 switch (args->madv) {
4561 case I915_MADV_DONTNEED:
4562 case I915_MADV_WILLNEED:
4563 break;
4564 default:
4565 return -EINVAL;
4566 }
4567
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004568 ret = i915_mutex_lock_interruptible(dev);
4569 if (ret)
4570 return ret;
4571
Chris Wilson05394f32010-11-08 19:18:58 +00004572 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004573 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004574 ret = -ENOENT;
4575 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004576 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004577
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004578 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004579 ret = -EINVAL;
4580 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004581 }
4582
Daniel Vetter656bfa32014-11-20 09:26:30 +01004583 if (obj->pages &&
4584 obj->tiling_mode != I915_TILING_NONE &&
4585 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4586 if (obj->madv == I915_MADV_WILLNEED)
4587 i915_gem_object_unpin_pages(obj);
4588 if (args->madv == I915_MADV_WILLNEED)
4589 i915_gem_object_pin_pages(obj);
4590 }
4591
Chris Wilson05394f32010-11-08 19:18:58 +00004592 if (obj->madv != __I915_MADV_PURGED)
4593 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004594
Chris Wilson6c085a72012-08-20 11:40:46 +02004595 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004596 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004597 i915_gem_object_truncate(obj);
4598
Chris Wilson05394f32010-11-08 19:18:58 +00004599 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004600
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004601out:
Chris Wilson05394f32010-11-08 19:18:58 +00004602 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004603unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004604 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004605 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004606}
4607
Chris Wilson37e680a2012-06-07 15:38:42 +01004608void i915_gem_object_init(struct drm_i915_gem_object *obj,
4609 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004610{
Chris Wilsonb4716182015-04-27 13:41:17 +01004611 int i;
4612
Ben Widawsky35c20a62013-05-31 11:28:48 -07004613 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004614 for (i = 0; i < I915_NUM_RINGS; i++)
4615 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004616 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004617 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004618 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004619
Chris Wilson37e680a2012-06-07 15:38:42 +01004620 obj->ops = ops;
4621
Chris Wilson0327d6b2012-08-11 15:41:06 +01004622 obj->fence_reg = I915_FENCE_REG_NONE;
4623 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004624
4625 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4626}
4627
Chris Wilson37e680a2012-06-07 15:38:42 +01004628static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4629 .get_pages = i915_gem_object_get_pages_gtt,
4630 .put_pages = i915_gem_object_put_pages_gtt,
4631};
4632
Chris Wilson05394f32010-11-08 19:18:58 +00004633struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4634 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004635{
Daniel Vetterc397b902010-04-09 19:05:07 +00004636 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004637 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004638 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004639
Chris Wilson42dcedd2012-11-15 11:32:30 +00004640 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004641 if (obj == NULL)
4642 return NULL;
4643
4644 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004645 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004646 return NULL;
4647 }
4648
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004649 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4650 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4651 /* 965gm cannot relocate objects above 4GiB. */
4652 mask &= ~__GFP_HIGHMEM;
4653 mask |= __GFP_DMA32;
4654 }
4655
Al Viro496ad9a2013-01-23 17:07:38 -05004656 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004657 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004658
Chris Wilson37e680a2012-06-07 15:38:42 +01004659 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004660
Daniel Vetterc397b902010-04-09 19:05:07 +00004661 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4662 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4663
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004664 if (HAS_LLC(dev)) {
4665 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004666 * cache) for about a 10% performance improvement
4667 * compared to uncached. Graphics requests other than
4668 * display scanout are coherent with the CPU in
4669 * accessing this cache. This means in this mode we
4670 * don't need to clflush on the CPU side, and on the
4671 * GPU side we only need to flush internal caches to
4672 * get data visible to the CPU.
4673 *
4674 * However, we maintain the display planes as UC, and so
4675 * need to rebind when first used as such.
4676 */
4677 obj->cache_level = I915_CACHE_LLC;
4678 } else
4679 obj->cache_level = I915_CACHE_NONE;
4680
Daniel Vetterd861e332013-07-24 23:25:03 +02004681 trace_i915_gem_object_create(obj);
4682
Chris Wilson05394f32010-11-08 19:18:58 +00004683 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004684}
4685
Chris Wilson340fbd82014-05-22 09:16:52 +01004686static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4687{
4688 /* If we are the last user of the backing storage (be it shmemfs
4689 * pages or stolen etc), we know that the pages are going to be
4690 * immediately released. In this case, we can then skip copying
4691 * back the contents from the GPU.
4692 */
4693
4694 if (obj->madv != I915_MADV_WILLNEED)
4695 return false;
4696
4697 if (obj->base.filp == NULL)
4698 return true;
4699
4700 /* At first glance, this looks racy, but then again so would be
4701 * userspace racing mmap against close. However, the first external
4702 * reference to the filp can only be obtained through the
4703 * i915_gem_mmap_ioctl() which safeguards us against the user
4704 * acquiring such a reference whilst we are in the middle of
4705 * freeing the object.
4706 */
4707 return atomic_long_read(&obj->base.filp->f_count) == 1;
4708}
4709
Chris Wilson1488fc02012-04-24 15:47:31 +01004710void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004711{
Chris Wilson1488fc02012-04-24 15:47:31 +01004712 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004713 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004714 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004715 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004716
Paulo Zanonif65c9162013-11-27 18:20:34 -02004717 intel_runtime_pm_get(dev_priv);
4718
Chris Wilson26e12f82011-03-20 11:20:19 +00004719 trace_i915_gem_object_destroy(obj);
4720
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004721 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004722 int ret;
4723
4724 vma->pin_count = 0;
4725 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004726 if (WARN_ON(ret == -ERESTARTSYS)) {
4727 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004728
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004729 was_interruptible = dev_priv->mm.interruptible;
4730 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004731
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004732 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004733
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004734 dev_priv->mm.interruptible = was_interruptible;
4735 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004736 }
4737
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004738 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4739 * before progressing. */
4740 if (obj->stolen)
4741 i915_gem_object_unpin_pages(obj);
4742
Daniel Vettera071fa02014-06-18 23:28:09 +02004743 WARN_ON(obj->frontbuffer_bits);
4744
Daniel Vetter656bfa32014-11-20 09:26:30 +01004745 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4746 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4747 obj->tiling_mode != I915_TILING_NONE)
4748 i915_gem_object_unpin_pages(obj);
4749
Ben Widawsky401c29f2013-05-31 11:28:47 -07004750 if (WARN_ON(obj->pages_pin_count))
4751 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004752 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004753 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004754 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004755 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004756
Chris Wilson9da3da62012-06-01 15:20:22 +01004757 BUG_ON(obj->pages);
4758
Chris Wilson2f745ad2012-09-04 21:02:58 +01004759 if (obj->base.import_attach)
4760 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004761
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004762 if (obj->ops->release)
4763 obj->ops->release(obj);
4764
Chris Wilson05394f32010-11-08 19:18:58 +00004765 drm_gem_object_release(&obj->base);
4766 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004767
Chris Wilson05394f32010-11-08 19:18:58 +00004768 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004769 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004770
4771 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004772}
4773
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004774struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4775 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004776{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004777 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004778 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4779 if (i915_is_ggtt(vma->vm) &&
4780 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4781 continue;
4782 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004783 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004784 }
4785 return NULL;
4786}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004787
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004788struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4789 const struct i915_ggtt_view *view)
4790{
4791 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4792 struct i915_vma *vma;
4793
4794 if (WARN_ONCE(!view, "no view specified"))
4795 return ERR_PTR(-EINVAL);
4796
4797 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004798 if (vma->vm == ggtt &&
4799 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004800 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004801 return NULL;
4802}
4803
Ben Widawsky2f633152013-07-17 12:19:03 -07004804void i915_gem_vma_destroy(struct i915_vma *vma)
4805{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004806 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004807 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004808
4809 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4810 if (!list_empty(&vma->exec_list))
4811 return;
4812
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004813 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004814
Daniel Vetter841cd772014-08-06 15:04:48 +02004815 if (!i915_is_ggtt(vm))
4816 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004817
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004818 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004819
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004820 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004821}
4822
Chris Wilsone3efda42014-04-09 09:19:41 +01004823static void
4824i915_gem_stop_ringbuffers(struct drm_device *dev)
4825{
4826 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004827 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004828 int i;
4829
4830 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004831 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004832}
4833
Jesse Barnes5669fca2009-02-17 15:13:31 -08004834int
Chris Wilson45c5f202013-10-16 11:50:01 +01004835i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004836{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004837 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004838 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004839
Chris Wilson45c5f202013-10-16 11:50:01 +01004840 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004841 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004842 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004843 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004844
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004845 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004846
Chris Wilsone3efda42014-04-09 09:19:41 +01004847 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004848 mutex_unlock(&dev->struct_mutex);
4849
Chris Wilson737b1502015-01-26 18:03:03 +02004850 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004851 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004852 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004853
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004854 /* Assert that we sucessfully flushed all the work and
4855 * reset the GPU back to its idle, low power state.
4856 */
4857 WARN_ON(dev_priv->mm.busy);
4858
Eric Anholt673a3942008-07-30 12:06:12 -07004859 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004860
4861err:
4862 mutex_unlock(&dev->struct_mutex);
4863 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004864}
4865
John Harrison6909a662015-05-29 17:43:51 +01004866int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004867{
John Harrison6909a662015-05-29 17:43:51 +01004868 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004869 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004870 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004871 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4872 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004873 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004874
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004875 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004876 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004877
John Harrison5fb9de12015-05-29 17:44:07 +01004878 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004879 if (ret)
4880 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004881
Ben Widawskyc3787e22013-09-17 21:12:44 -07004882 /*
4883 * Note: We do not worry about the concurrent register cacheline hang
4884 * here because no other code should access these registers other than
4885 * at initialization time.
4886 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004887 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004888 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4889 intel_ring_emit(ring, reg_base + i);
4890 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004891 }
4892
Ben Widawskyc3787e22013-09-17 21:12:44 -07004893 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004894
Ben Widawskyc3787e22013-09-17 21:12:44 -07004895 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004896}
4897
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004898void i915_gem_init_swizzling(struct drm_device *dev)
4899{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004900 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004901
Daniel Vetter11782b02012-01-31 16:47:55 +01004902 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004903 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4904 return;
4905
4906 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4907 DISP_TILE_SURFACE_SWIZZLING);
4908
Daniel Vetter11782b02012-01-31 16:47:55 +01004909 if (IS_GEN5(dev))
4910 return;
4911
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004912 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4913 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004914 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004915 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004916 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004917 else if (IS_GEN8(dev))
4918 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004919 else
4920 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004921}
Daniel Vettere21af882012-02-09 20:53:27 +01004922
Chris Wilson67b1b572012-07-05 23:49:40 +01004923static bool
4924intel_enable_blt(struct drm_device *dev)
4925{
4926 if (!HAS_BLT(dev))
4927 return false;
4928
4929 /* The blitter was dysfunctional on early prototypes */
4930 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4931 DRM_INFO("BLT not supported on this pre-production hardware;"
4932 " graphics performance will be degraded.\n");
4933 return false;
4934 }
4935
4936 return true;
4937}
4938
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004939static void init_unused_ring(struct drm_device *dev, u32 base)
4940{
4941 struct drm_i915_private *dev_priv = dev->dev_private;
4942
4943 I915_WRITE(RING_CTL(base), 0);
4944 I915_WRITE(RING_HEAD(base), 0);
4945 I915_WRITE(RING_TAIL(base), 0);
4946 I915_WRITE(RING_START(base), 0);
4947}
4948
4949static void init_unused_rings(struct drm_device *dev)
4950{
4951 if (IS_I830(dev)) {
4952 init_unused_ring(dev, PRB1_BASE);
4953 init_unused_ring(dev, SRB0_BASE);
4954 init_unused_ring(dev, SRB1_BASE);
4955 init_unused_ring(dev, SRB2_BASE);
4956 init_unused_ring(dev, SRB3_BASE);
4957 } else if (IS_GEN2(dev)) {
4958 init_unused_ring(dev, SRB0_BASE);
4959 init_unused_ring(dev, SRB1_BASE);
4960 } else if (IS_GEN3(dev)) {
4961 init_unused_ring(dev, PRB1_BASE);
4962 init_unused_ring(dev, PRB2_BASE);
4963 }
4964}
4965
Oscar Mateoa83014d2014-07-24 17:04:21 +01004966int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004967{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004968 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004969 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004970
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004971 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004972 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004973 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004974
4975 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004976 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004977 if (ret)
4978 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004979 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004980
Chris Wilson67b1b572012-07-05 23:49:40 +01004981 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004982 ret = intel_init_blt_ring_buffer(dev);
4983 if (ret)
4984 goto cleanup_bsd_ring;
4985 }
4986
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004987 if (HAS_VEBOX(dev)) {
4988 ret = intel_init_vebox_ring_buffer(dev);
4989 if (ret)
4990 goto cleanup_blt_ring;
4991 }
4992
Zhao Yakui845f74a2014-04-17 10:37:37 +08004993 if (HAS_BSD2(dev)) {
4994 ret = intel_init_bsd2_ring_buffer(dev);
4995 if (ret)
4996 goto cleanup_vebox_ring;
4997 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004998
Mika Kuoppala99433932013-01-22 14:12:17 +02004999 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
5000 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08005001 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005002
5003 return 0;
5004
Zhao Yakui845f74a2014-04-17 10:37:37 +08005005cleanup_bsd2_ring:
5006 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005007cleanup_vebox_ring:
5008 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005009cleanup_blt_ring:
5010 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
5011cleanup_bsd_ring:
5012 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
5013cleanup_render_ring:
5014 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
5015
5016 return ret;
5017}
5018
5019int
5020i915_gem_init_hw(struct drm_device *dev)
5021{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005022 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005023 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01005024 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005025
5026 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5027 return -EIO;
5028
Chris Wilson5e4f5182015-02-13 14:35:59 +00005029 /* Double layer security blanket, see i915_gem_init() */
5030 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5031
Ben Widawsky59124502013-07-04 11:02:05 -07005032 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005033 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005034
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005035 if (IS_HASWELL(dev))
5036 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5037 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005038
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005039 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005040 if (IS_IVYBRIDGE(dev)) {
5041 u32 temp = I915_READ(GEN7_MSG_CTL);
5042 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5043 I915_WRITE(GEN7_MSG_CTL, temp);
5044 } else if (INTEL_INFO(dev)->gen >= 7) {
5045 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5046 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5047 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5048 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005049 }
5050
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005051 i915_gem_init_swizzling(dev);
5052
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005053 /*
5054 * At least 830 can leave some of the unused rings
5055 * "active" (ie. head != tail) after resume which
5056 * will prevent c3 entry. Makes sure all unused rings
5057 * are totally idle.
5058 */
5059 init_unused_rings(dev);
5060
John Harrison90638cc2015-05-29 17:43:37 +01005061 BUG_ON(!dev_priv->ring[RCS].default_context);
5062
John Harrison4ad2fd82015-06-18 13:11:20 +01005063 ret = i915_ppgtt_init_hw(dev);
5064 if (ret) {
5065 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5066 goto out;
5067 }
5068
5069 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005070 for_each_ring(ring, dev_priv, i) {
5071 ret = ring->init_hw(ring);
5072 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005073 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005074 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005075
John Harrison4ad2fd82015-06-18 13:11:20 +01005076 /* Now it is safe to go back round and do everything else: */
5077 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01005078 struct drm_i915_gem_request *req;
5079
John Harrison90638cc2015-05-29 17:43:37 +01005080 WARN_ON(!ring->default_context);
5081
John Harrisondc4be60712015-05-29 17:43:39 +01005082 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
5083 if (ret) {
5084 i915_gem_cleanup_ringbuffer(dev);
5085 goto out;
5086 }
5087
John Harrison4ad2fd82015-06-18 13:11:20 +01005088 if (ring->id == RCS) {
5089 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01005090 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01005091 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07005092
John Harrisonb3dd6b92015-05-29 17:43:40 +01005093 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005094 if (ret && ret != -EIO) {
5095 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005096 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005097 i915_gem_cleanup_ringbuffer(dev);
5098 goto out;
5099 }
David Woodhousef48a0162015-01-20 17:21:42 +00005100
John Harrisonb3dd6b92015-05-29 17:43:40 +01005101 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01005102 if (ret && ret != -EIO) {
5103 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005104 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01005105 i915_gem_cleanup_ringbuffer(dev);
5106 goto out;
5107 }
John Harrisondc4be60712015-05-29 17:43:39 +01005108
John Harrison75289872015-05-29 17:43:49 +01005109 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02005110 }
5111
Chris Wilson5e4f5182015-02-13 14:35:59 +00005112out:
5113 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005114 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005115}
5116
Chris Wilson1070a422012-04-24 15:47:41 +01005117int i915_gem_init(struct drm_device *dev)
5118{
5119 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005120 int ret;
5121
Oscar Mateo127f1002014-07-24 17:04:11 +01005122 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5123 i915.enable_execlists);
5124
Chris Wilson1070a422012-04-24 15:47:41 +01005125 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005126
5127 if (IS_VALLEYVIEW(dev)) {
5128 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005129 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5130 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5131 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005132 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5133 }
5134
Oscar Mateoa83014d2014-07-24 17:04:21 +01005135 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005136 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005137 dev_priv->gt.init_rings = i915_gem_init_rings;
5138 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5139 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005140 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005141 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005142 dev_priv->gt.init_rings = intel_logical_rings_init;
5143 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5144 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005145 }
5146
Chris Wilson5e4f5182015-02-13 14:35:59 +00005147 /* This is just a security blanket to placate dragons.
5148 * On some systems, we very sporadically observe that the first TLBs
5149 * used by the CS may be stale, despite us poking the TLB reset. If
5150 * we hold the forcewake during initialisation these problems
5151 * just magically go away.
5152 */
5153 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5154
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005155 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005156 if (ret)
5157 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005158
Ben Widawskyd7e50082012-12-18 10:31:25 -08005159 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005160
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005161 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005162 if (ret)
5163 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005164
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005165 ret = dev_priv->gt.init_rings(dev);
5166 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005167 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005168
5169 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005170 if (ret == -EIO) {
5171 /* Allow ring initialisation to fail by marking the GPU as
5172 * wedged. But we only want to do this where the GPU is angry,
5173 * for all other failure, such as an allocation failure, bail.
5174 */
5175 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5176 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5177 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005178 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005179
5180out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005181 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005182 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005183
Chris Wilson60990322014-04-09 09:19:42 +01005184 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005185}
5186
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005187void
5188i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5189{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005190 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005191 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005192 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005193
Chris Wilsonb4519512012-05-11 14:29:30 +01005194 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005195 dev_priv->gt.cleanup_ring(ring);
Niu,Binga6478282015-07-04 00:27:34 +08005196
5197 if (i915.enable_execlists)
5198 /*
5199 * Neither the BIOS, ourselves or any other kernel
5200 * expects the system to be in execlists mode on startup,
5201 * so we need to reset the GPU back to legacy mode.
5202 */
5203 intel_gpu_reset(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005204}
5205
Chris Wilson64193402010-10-24 12:38:05 +01005206static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005207init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005208{
5209 INIT_LIST_HEAD(&ring->active_list);
5210 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005211}
5212
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005213void i915_init_vm(struct drm_i915_private *dev_priv,
5214 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005215{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005216 if (!i915_is_ggtt(vm))
5217 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005218 vm->dev = dev_priv->dev;
5219 INIT_LIST_HEAD(&vm->active_list);
5220 INIT_LIST_HEAD(&vm->inactive_list);
5221 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005222 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005223}
5224
Eric Anholt673a3942008-07-30 12:06:12 -07005225void
5226i915_gem_load(struct drm_device *dev)
5227{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005229 int i;
5230
Chris Wilsonefab6d82015-04-07 16:20:57 +01005231 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005232 kmem_cache_create("i915_gem_object",
5233 sizeof(struct drm_i915_gem_object), 0,
5234 SLAB_HWCACHE_ALIGN,
5235 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005236 dev_priv->vmas =
5237 kmem_cache_create("i915_gem_vma",
5238 sizeof(struct i915_vma), 0,
5239 SLAB_HWCACHE_ALIGN,
5240 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005241 dev_priv->requests =
5242 kmem_cache_create("i915_gem_request",
5243 sizeof(struct drm_i915_gem_request), 0,
5244 SLAB_HWCACHE_ALIGN,
5245 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005246
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005247 INIT_LIST_HEAD(&dev_priv->vm_list);
5248 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5249
Ben Widawskya33afea2013-09-17 21:12:45 -07005250 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005251 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5252 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005253 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005254 for (i = 0; i < I915_NUM_RINGS; i++)
5255 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005256 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005257 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005258 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5259 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005260 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5261 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005262 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005263
Chris Wilson72bfa192010-12-19 11:42:05 +00005264 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5265
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005266 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5267 dev_priv->num_fence_regs = 32;
5268 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005269 dev_priv->num_fence_regs = 16;
5270 else
5271 dev_priv->num_fence_regs = 8;
5272
Yu Zhangeb822892015-02-10 19:05:49 +08005273 if (intel_vgpu_active(dev))
5274 dev_priv->num_fence_regs =
5275 I915_READ(vgtif_reg(avail_rs.fence_num));
5276
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005277 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005278 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5279 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005280
Eric Anholt673a3942008-07-30 12:06:12 -07005281 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005282 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005283
Chris Wilsonce453d82011-02-21 14:43:56 +00005284 dev_priv->mm.interruptible = true;
5285
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005286 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005287
5288 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005289}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005290
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005291void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005292{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005293 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005294
5295 /* Clean up our request list when the client is going away, so that
5296 * later retire_requests won't dereference our soon-to-be-gone
5297 * file_priv.
5298 */
Chris Wilson1c255952010-09-26 11:03:27 +01005299 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005300 while (!list_empty(&file_priv->mm.request_list)) {
5301 struct drm_i915_gem_request *request;
5302
5303 request = list_first_entry(&file_priv->mm.request_list,
5304 struct drm_i915_gem_request,
5305 client_list);
5306 list_del(&request->client_list);
5307 request->file_priv = NULL;
5308 }
Chris Wilson1c255952010-09-26 11:03:27 +01005309 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005310
Chris Wilson2e1b8732015-04-27 13:41:22 +01005311 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005312 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005313 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005314 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005315 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005316}
5317
5318int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5319{
5320 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005321 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005322
5323 DRM_DEBUG_DRIVER("\n");
5324
5325 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5326 if (!file_priv)
5327 return -ENOMEM;
5328
5329 file->driver_priv = file_priv;
5330 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005331 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005332 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005333
5334 spin_lock_init(&file_priv->mm.lock);
5335 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005336
Ben Widawskye422b882013-12-06 14:10:58 -08005337 ret = i915_gem_context_open(dev, file);
5338 if (ret)
5339 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005340
Ben Widawskye422b882013-12-06 14:10:58 -08005341 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005342}
5343
Daniel Vetterb680c372014-09-19 18:27:27 +02005344/**
5345 * i915_gem_track_fb - update frontbuffer tracking
5346 * old: current GEM buffer for the frontbuffer slots
5347 * new: new GEM buffer for the frontbuffer slots
5348 * frontbuffer_bits: bitmask of frontbuffer slots
5349 *
5350 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5351 * from @old and setting them in @new. Both @old and @new can be NULL.
5352 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005353void i915_gem_track_fb(struct drm_i915_gem_object *old,
5354 struct drm_i915_gem_object *new,
5355 unsigned frontbuffer_bits)
5356{
5357 if (old) {
5358 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5359 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5360 old->frontbuffer_bits &= ~frontbuffer_bits;
5361 }
5362
5363 if (new) {
5364 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5365 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5366 new->frontbuffer_bits |= frontbuffer_bits;
5367 }
5368}
5369
Ben Widawskya70a3142013-07-31 16:59:56 -07005370/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005371unsigned long
5372i915_gem_obj_offset(struct drm_i915_gem_object *o,
5373 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005374{
5375 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5376 struct i915_vma *vma;
5377
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005378 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005379
Ben Widawskya70a3142013-07-31 16:59:56 -07005380 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005381 if (i915_is_ggtt(vma->vm) &&
5382 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5383 continue;
5384 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005385 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005386 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005387
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005388 WARN(1, "%s vma for this object not found.\n",
5389 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005390 return -1;
5391}
5392
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005393unsigned long
5394i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005395 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005396{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005397 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005398 struct i915_vma *vma;
5399
5400 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005401 if (vma->vm == ggtt &&
5402 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005403 return vma->node.start;
5404
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005405 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005406 return -1;
5407}
5408
5409bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5410 struct i915_address_space *vm)
5411{
5412 struct i915_vma *vma;
5413
5414 list_for_each_entry(vma, &o->vma_list, vma_link) {
5415 if (i915_is_ggtt(vma->vm) &&
5416 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5417 continue;
5418 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5419 return true;
5420 }
5421
5422 return false;
5423}
5424
5425bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005426 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005427{
5428 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5429 struct i915_vma *vma;
5430
5431 list_for_each_entry(vma, &o->vma_list, vma_link)
5432 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005433 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005434 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005435 return true;
5436
5437 return false;
5438}
5439
5440bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5441{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005442 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005443
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005444 list_for_each_entry(vma, &o->vma_list, vma_link)
5445 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005446 return true;
5447
5448 return false;
5449}
5450
5451unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5452 struct i915_address_space *vm)
5453{
5454 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5455 struct i915_vma *vma;
5456
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005457 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005458
5459 BUG_ON(list_empty(&o->vma_list));
5460
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005461 list_for_each_entry(vma, &o->vma_list, vma_link) {
5462 if (i915_is_ggtt(vma->vm) &&
5463 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5464 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005465 if (vma->vm == vm)
5466 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005467 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005468 return 0;
5469}
5470
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005471bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005472{
5473 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005474 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005475 if (vma->pin_count > 0)
5476 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005477
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005478 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005479}