| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright 2016 Advanced Micro Devices, Inc. | 
|  | 3 | * | 
|  | 4 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 5 | * copy of this software and associated documentation files (the "Software"), | 
|  | 6 | * to deal in the Software without restriction, including without limitation | 
|  | 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 8 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 9 | * Software is furnished to do so, subject to the following conditions: | 
|  | 10 | * | 
|  | 11 | * The above copyright notice and this permission notice shall be included in | 
|  | 12 | * all copies or substantial portions of the Software. | 
|  | 13 | * | 
|  | 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | 20 | * OTHER DEALINGS IN THE SOFTWARE. | 
|  | 21 | * | 
|  | 22 | * Authors: Christian König | 
|  | 23 | */ | 
|  | 24 | #ifndef __AMDGPU_VM_H__ | 
|  | 25 | #define __AMDGPU_VM_H__ | 
|  | 26 |  | 
|  | 27 | #include <linux/rbtree.h> | 
|  | 28 |  | 
|  | 29 | #include "gpu_scheduler.h" | 
|  | 30 | #include "amdgpu_sync.h" | 
|  | 31 | #include "amdgpu_ring.h" | 
|  | 32 |  | 
|  | 33 | struct amdgpu_bo_va; | 
|  | 34 | struct amdgpu_job; | 
|  | 35 | struct amdgpu_bo_list_entry; | 
|  | 36 |  | 
|  | 37 | /* | 
|  | 38 | * GPUVM handling | 
|  | 39 | */ | 
|  | 40 |  | 
|  | 41 | /* maximum number of VMIDs */ | 
|  | 42 | #define AMDGPU_NUM_VM	16 | 
|  | 43 |  | 
|  | 44 | /* Maximum number of PTEs the hardware can write with one command */ | 
|  | 45 | #define AMDGPU_VM_MAX_UPDATE_SIZE	0x3FFFF | 
|  | 46 |  | 
|  | 47 | /* number of entries in page table */ | 
|  | 48 | #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size) | 
|  | 49 |  | 
|  | 50 | /* PTBs (Page Table Blocks) need to be aligned to 32K */ | 
|  | 51 | #define AMDGPU_VM_PTB_ALIGN_SIZE   32768 | 
|  | 52 |  | 
|  | 53 | /* LOG2 number of continuous pages for the fragment field */ | 
|  | 54 | #define AMDGPU_LOG2_PAGES_PER_FRAG 4 | 
|  | 55 |  | 
| Christian König | 35ba15f | 2017-02-13 14:22:58 +0100 | [diff] [blame] | 56 | #define AMDGPU_PTE_VALID	(1ULL << 0) | 
|  | 57 | #define AMDGPU_PTE_SYSTEM	(1ULL << 1) | 
|  | 58 | #define AMDGPU_PTE_SNOOPED	(1ULL << 2) | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 59 |  | 
|  | 60 | /* VI only */ | 
| Christian König | 35ba15f | 2017-02-13 14:22:58 +0100 | [diff] [blame] | 61 | #define AMDGPU_PTE_EXECUTABLE	(1ULL << 4) | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 62 |  | 
| Christian König | 35ba15f | 2017-02-13 14:22:58 +0100 | [diff] [blame] | 63 | #define AMDGPU_PTE_READABLE	(1ULL << 5) | 
|  | 64 | #define AMDGPU_PTE_WRITEABLE	(1ULL << 6) | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 65 |  | 
| Alex Xie | 982a134 | 2017-02-15 14:10:19 -0500 | [diff] [blame] | 66 | #define AMDGPU_PTE_FRAG(x)	((x & 0x1fULL) << 7) | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 67 |  | 
| Christian König | 35ba15f | 2017-02-13 14:22:58 +0100 | [diff] [blame] | 68 | #define AMDGPU_PTE_PRT		(1ULL << 63) | 
| Christian König | 284710f | 2017-01-30 11:09:31 +0100 | [diff] [blame] | 69 |  | 
| Alex Deucher | ca02061 | 2017-03-03 15:23:14 -0500 | [diff] [blame] | 70 | /* VEGA10 only */ | 
|  | 71 | #define AMDGPU_PTE_MTYPE(a)    ((uint64_t)a << 57) | 
|  | 72 | #define AMDGPU_PTE_MTYPE_MASK	AMDGPU_PTE_MTYPE(3ULL) | 
|  | 73 |  | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 74 | /* How to programm VM fault handling */ | 
|  | 75 | #define AMDGPU_VM_FAULT_STOP_NEVER	0 | 
|  | 76 | #define AMDGPU_VM_FAULT_STOP_FIRST	1 | 
|  | 77 | #define AMDGPU_VM_FAULT_STOP_ALWAYS	2 | 
|  | 78 |  | 
| Christian König | eb60ef2 | 2017-03-30 14:41:19 +0200 | [diff] [blame^] | 79 | /* max number of VMHUB */ | 
|  | 80 | #define AMDGPU_MAX_VMHUBS			2 | 
|  | 81 | #define AMDGPU_GFXHUB				0 | 
|  | 82 | #define AMDGPU_MMHUB				1 | 
|  | 83 |  | 
|  | 84 | /* hardcode that limit for now */ | 
|  | 85 | #define AMDGPU_VA_RESERVED_SIZE			(8 << 20) | 
|  | 86 |  | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 87 | struct amdgpu_vm_pt { | 
|  | 88 | struct amdgpu_bo	*bo; | 
|  | 89 | uint64_t		addr; | 
| Christian König | 67003a1 | 2016-10-12 14:46:26 +0200 | [diff] [blame] | 90 |  | 
|  | 91 | /* array of page tables, one for each directory entry */ | 
|  | 92 | struct amdgpu_vm_pt	*entries; | 
|  | 93 | unsigned		last_entry_used; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 94 | }; | 
|  | 95 |  | 
|  | 96 | struct amdgpu_vm { | 
|  | 97 | /* tree of virtual addresses mapped */ | 
|  | 98 | struct rb_root		va; | 
|  | 99 |  | 
|  | 100 | /* protecting invalidated */ | 
|  | 101 | spinlock_t		status_lock; | 
|  | 102 |  | 
|  | 103 | /* BOs moved, but not yet updated in the PT */ | 
|  | 104 | struct list_head	invalidated; | 
|  | 105 |  | 
|  | 106 | /* BOs cleared in the PT because of a move */ | 
|  | 107 | struct list_head	cleared; | 
|  | 108 |  | 
|  | 109 | /* BO mappings freed, but not yet updated in the PT */ | 
|  | 110 | struct list_head	freed; | 
|  | 111 |  | 
|  | 112 | /* contains the page directory */ | 
| Christian König | 67003a1 | 2016-10-12 14:46:26 +0200 | [diff] [blame] | 113 | struct amdgpu_vm_pt     root; | 
| Christian König | a24960f | 2016-10-12 13:20:52 +0200 | [diff] [blame] | 114 | struct dma_fence	*last_dir_update; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 115 | uint64_t		last_eviction_counter; | 
|  | 116 |  | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 117 | /* for id and flush management per ring */ | 
|  | 118 | struct amdgpu_vm_id	*ids[AMDGPU_MAX_RINGS]; | 
|  | 119 |  | 
|  | 120 | /* protecting freed */ | 
|  | 121 | spinlock_t		freed_lock; | 
|  | 122 |  | 
|  | 123 | /* Scheduler entity for page table updates */ | 
|  | 124 | struct amd_sched_entity	entity; | 
|  | 125 |  | 
|  | 126 | /* client id */ | 
|  | 127 | u64                     client_id; | 
| Monk Liu | bd7de27 | 2017-01-09 15:23:17 +0800 | [diff] [blame] | 128 | /* each VM will map on CSA */ | 
|  | 129 | struct amdgpu_bo_va *csa_bo_va; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 130 | }; | 
|  | 131 |  | 
|  | 132 | struct amdgpu_vm_id { | 
|  | 133 | struct list_head	list; | 
| Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 134 | struct dma_fence		*first; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 135 | struct amdgpu_sync	active; | 
| Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 136 | struct dma_fence		*last_flush; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 137 | atomic64_t		owner; | 
|  | 138 |  | 
|  | 139 | uint64_t		pd_gpu_addr; | 
|  | 140 | /* last flushed PD/PT update */ | 
| Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 141 | struct dma_fence		*flushed_updates; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 142 |  | 
|  | 143 | uint32_t                current_gpu_reset_count; | 
|  | 144 |  | 
|  | 145 | uint32_t		gds_base; | 
|  | 146 | uint32_t		gds_size; | 
|  | 147 | uint32_t		gws_base; | 
|  | 148 | uint32_t		gws_size; | 
|  | 149 | uint32_t		oa_base; | 
|  | 150 | uint32_t		oa_size; | 
|  | 151 | }; | 
|  | 152 |  | 
|  | 153 | struct amdgpu_vm_manager { | 
|  | 154 | /* Handling of VMIDs */ | 
|  | 155 | struct mutex				lock; | 
|  | 156 | unsigned				num_ids; | 
|  | 157 | struct list_head			ids_lru; | 
|  | 158 | struct amdgpu_vm_id			ids[AMDGPU_NUM_VM]; | 
|  | 159 |  | 
|  | 160 | /* Handling of VM fences */ | 
|  | 161 | u64					fence_context; | 
|  | 162 | unsigned				seqno[AMDGPU_MAX_RINGS]; | 
|  | 163 |  | 
| Felix Kuehling | 22770e5 | 2017-03-28 20:24:53 -0400 | [diff] [blame] | 164 | uint64_t				max_pfn; | 
| Christian König | 8437a09 | 2016-10-17 15:08:10 +0200 | [diff] [blame] | 165 | uint32_t				num_level; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 166 | /* vram base address for page table entry  */ | 
|  | 167 | u64					vram_base_offset; | 
|  | 168 | /* is vm enabled? */ | 
|  | 169 | bool					enabled; | 
|  | 170 | /* vm pte handling */ | 
|  | 171 | const struct amdgpu_vm_pte_funcs        *vm_pte_funcs; | 
|  | 172 | struct amdgpu_ring                      *vm_pte_rings[AMDGPU_MAX_RINGS]; | 
|  | 173 | unsigned				vm_pte_num_rings; | 
|  | 174 | atomic_t				vm_pte_next_ring; | 
|  | 175 | /* client id counter */ | 
|  | 176 | atomic64_t				client_counter; | 
| Christian König | 284710f | 2017-01-30 11:09:31 +0100 | [diff] [blame] | 177 |  | 
|  | 178 | /* partial resident texture handling */ | 
|  | 179 | spinlock_t				prt_lock; | 
| Christian König | 451bc8e | 2017-02-14 16:02:52 +0100 | [diff] [blame] | 180 | atomic_t				num_prt_users; | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 181 | }; | 
|  | 182 |  | 
|  | 183 | void amdgpu_vm_manager_init(struct amdgpu_device *adev); | 
|  | 184 | void amdgpu_vm_manager_fini(struct amdgpu_device *adev); | 
|  | 185 | int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm); | 
|  | 186 | void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm); | 
|  | 187 | void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm, | 
|  | 188 | struct list_head *validated, | 
|  | 189 | struct amdgpu_bo_list_entry *entry); | 
|  | 190 | int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm, | 
|  | 191 | int (*callback)(void *p, struct amdgpu_bo *bo), | 
|  | 192 | void *param); | 
|  | 193 | void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev, | 
|  | 194 | struct amdgpu_vm *vm); | 
| Christian König | 663e457 | 2017-03-13 10:13:37 +0100 | [diff] [blame] | 195 | int amdgpu_vm_alloc_pts(struct amdgpu_device *adev, | 
|  | 196 | struct amdgpu_vm *vm, | 
|  | 197 | uint64_t saddr, uint64_t size); | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 198 | int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring, | 
| Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 199 | struct amdgpu_sync *sync, struct dma_fence *fence, | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 200 | struct amdgpu_job *job); | 
|  | 201 | int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job); | 
|  | 202 | void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id); | 
| Christian König | 194d216 | 2016-10-12 15:13:52 +0200 | [diff] [blame] | 203 | int amdgpu_vm_update_directories(struct amdgpu_device *adev, | 
|  | 204 | struct amdgpu_vm *vm); | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 205 | int amdgpu_vm_clear_freed(struct amdgpu_device *adev, | 
| Nicolai Hähnle | f346781 | 2017-03-23 19:36:31 +0100 | [diff] [blame] | 206 | struct amdgpu_vm *vm, | 
|  | 207 | struct dma_fence **fence); | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 208 | int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm, | 
|  | 209 | struct amdgpu_sync *sync); | 
|  | 210 | int amdgpu_vm_bo_update(struct amdgpu_device *adev, | 
|  | 211 | struct amdgpu_bo_va *bo_va, | 
|  | 212 | bool clear); | 
|  | 213 | void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, | 
|  | 214 | struct amdgpu_bo *bo); | 
|  | 215 | struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, | 
|  | 216 | struct amdgpu_bo *bo); | 
|  | 217 | struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, | 
|  | 218 | struct amdgpu_vm *vm, | 
|  | 219 | struct amdgpu_bo *bo); | 
|  | 220 | int amdgpu_vm_bo_map(struct amdgpu_device *adev, | 
|  | 221 | struct amdgpu_bo_va *bo_va, | 
|  | 222 | uint64_t addr, uint64_t offset, | 
| Christian König | 268c300 | 2017-01-18 14:49:43 +0100 | [diff] [blame] | 223 | uint64_t size, uint64_t flags); | 
| Christian König | 80f95c5 | 2017-03-13 10:13:39 +0100 | [diff] [blame] | 224 | int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev, | 
|  | 225 | struct amdgpu_bo_va *bo_va, | 
|  | 226 | uint64_t addr, uint64_t offset, | 
|  | 227 | uint64_t size, uint64_t flags); | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 228 | int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, | 
|  | 229 | struct amdgpu_bo_va *bo_va, | 
|  | 230 | uint64_t addr); | 
| Christian König | dc54d3d | 2017-03-13 10:13:38 +0100 | [diff] [blame] | 231 | int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev, | 
|  | 232 | struct amdgpu_vm *vm, | 
|  | 233 | uint64_t saddr, uint64_t size); | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 234 | void amdgpu_vm_bo_rmv(struct amdgpu_device *adev, | 
|  | 235 | struct amdgpu_bo_va *bo_va); | 
|  | 236 |  | 
|  | 237 | #endif |