blob: 5251aa3cf4d7f31590375a29478c8f3f6ed5f97c [file] [log] [blame]
Jon Ringled70e5322015-10-06 16:37:46 -04001/**
2 * Microchip ENCX24J600 ethernet driver
3 *
4 * Copyright (C) 2015 Gridpoint
5 * Author: Jon Ringle <jringle@gridpoint.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 */
13
14#include <linux/device.h>
15#include <linux/errno.h>
16#include <linux/etherdevice.h>
17#include <linux/ethtool.h>
18#include <linux/interrupt.h>
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/netdevice.h>
22#include <linux/regmap.h>
23#include <linux/skbuff.h>
24#include <linux/spi/spi.h>
25
26#include "encx24j600_hw.h"
27
28#define DRV_NAME "encx24j600"
29#define DRV_VERSION "1.0"
30
31#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
32static int debug = -1;
33module_param(debug, int, 0);
34MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
35
36/* SRAM memory layout:
37 *
38 * 0x0000-0x05ff TX buffers 1.5KB (1*1536) reside in the GP area in SRAM
39 * 0x0600-0x5fff RX buffers 22.5KB (15*1536) reside in the RX area in SRAM
40 */
41#define ENC_TX_BUF_START 0x0000U
42#define ENC_RX_BUF_START 0x0600U
43#define ENC_RX_BUF_END 0x5fffU
44#define ENC_SRAM_SIZE 0x6000U
45
46enum {
47 RXFILTER_NORMAL,
48 RXFILTER_MULTI,
49 RXFILTER_PROMISC
50};
51
52struct encx24j600_priv {
53 struct net_device *ndev;
54 struct mutex lock; /* device access lock */
55 struct encx24j600_context ctx;
56 struct sk_buff *tx_skb;
57 struct task_struct *kworker_task;
58 struct kthread_worker kworker;
59 struct kthread_work tx_work;
60 struct kthread_work setrx_work;
61 u16 next_packet;
62 bool hw_enabled;
63 bool full_duplex;
64 bool autoneg;
65 u16 speed;
66 int rxfilter;
67 u32 msg_enable;
68};
69
70static void dump_packet(const char *msg, int len, const char *data)
71{
72 pr_debug(DRV_NAME ": %s - packet len:%d\n", msg, len);
73 print_hex_dump_bytes("pk data: ", DUMP_PREFIX_OFFSET, data, len);
74}
75
76static void encx24j600_dump_rsv(struct encx24j600_priv *priv, const char *msg,
77 struct rsv *rsv)
78{
79 struct net_device *dev = priv->ndev;
80
81 netdev_info(dev, "RX packet Len:%d\n", rsv->len);
82 netdev_dbg(dev, "%s - NextPk: 0x%04x\n", msg,
83 rsv->next_packet);
84 netdev_dbg(dev, "RxOK: %d, DribbleNibble: %d\n",
85 RSV_GETBIT(rsv->rxstat, RSV_RXOK),
86 RSV_GETBIT(rsv->rxstat, RSV_DRIBBLENIBBLE));
87 netdev_dbg(dev, "CRCErr:%d, LenChkErr: %d, LenOutOfRange: %d\n",
88 RSV_GETBIT(rsv->rxstat, RSV_CRCERROR),
89 RSV_GETBIT(rsv->rxstat, RSV_LENCHECKERR),
90 RSV_GETBIT(rsv->rxstat, RSV_LENOUTOFRANGE));
91 netdev_dbg(dev, "Multicast: %d, Broadcast: %d, LongDropEvent: %d, CarrierEvent: %d\n",
92 RSV_GETBIT(rsv->rxstat, RSV_RXMULTICAST),
93 RSV_GETBIT(rsv->rxstat, RSV_RXBROADCAST),
94 RSV_GETBIT(rsv->rxstat, RSV_RXLONGEVDROPEV),
95 RSV_GETBIT(rsv->rxstat, RSV_CARRIEREV));
96 netdev_dbg(dev, "ControlFrame: %d, PauseFrame: %d, UnknownOp: %d, VLanTagFrame: %d\n",
97 RSV_GETBIT(rsv->rxstat, RSV_RXCONTROLFRAME),
98 RSV_GETBIT(rsv->rxstat, RSV_RXPAUSEFRAME),
99 RSV_GETBIT(rsv->rxstat, RSV_RXUNKNOWNOPCODE),
100 RSV_GETBIT(rsv->rxstat, RSV_RXTYPEVLAN));
101}
102
103static u16 encx24j600_read_reg(struct encx24j600_priv *priv, u8 reg)
104{
105 struct net_device *dev = priv->ndev;
106 unsigned int val = 0;
107 int ret = regmap_read(priv->ctx.regmap, reg, &val);
108 if (unlikely(ret))
109 netif_err(priv, drv, dev, "%s: error %d reading reg %02x\n",
110 __func__, ret, reg);
111 return val;
112}
113
114static void encx24j600_write_reg(struct encx24j600_priv *priv, u8 reg, u16 val)
115{
116 struct net_device *dev = priv->ndev;
117 int ret = regmap_write(priv->ctx.regmap, reg, val);
118 if (unlikely(ret))
119 netif_err(priv, drv, dev, "%s: error %d writing reg %02x=%04x\n",
120 __func__, ret, reg, val);
121}
122
123static void encx24j600_update_reg(struct encx24j600_priv *priv, u8 reg,
124 u16 mask, u16 val)
125{
126 struct net_device *dev = priv->ndev;
127 int ret = regmap_update_bits(priv->ctx.regmap, reg, mask, val);
128 if (unlikely(ret))
129 netif_err(priv, drv, dev, "%s: error %d updating reg %02x=%04x~%04x\n",
130 __func__, ret, reg, val, mask);
131}
132
133static u16 encx24j600_read_phy(struct encx24j600_priv *priv, u8 reg)
134{
135 struct net_device *dev = priv->ndev;
136 unsigned int val = 0;
137 int ret = regmap_read(priv->ctx.phymap, reg, &val);
138 if (unlikely(ret))
139 netif_err(priv, drv, dev, "%s: error %d reading %02x\n",
140 __func__, ret, reg);
141 return val;
142}
143
144static void encx24j600_write_phy(struct encx24j600_priv *priv, u8 reg, u16 val)
145{
146 struct net_device *dev = priv->ndev;
147 int ret = regmap_write(priv->ctx.phymap, reg, val);
148 if (unlikely(ret))
149 netif_err(priv, drv, dev, "%s: error %d writing reg %02x=%04x\n",
150 __func__, ret, reg, val);
151}
152
153static void encx24j600_clr_bits(struct encx24j600_priv *priv, u8 reg, u16 mask)
154{
155 encx24j600_update_reg(priv, reg, mask, 0);
156}
157
158static void encx24j600_set_bits(struct encx24j600_priv *priv, u8 reg, u16 mask)
159{
160 encx24j600_update_reg(priv, reg, mask, mask);
161}
162
163static void encx24j600_cmd(struct encx24j600_priv *priv, u8 cmd)
164{
165 struct net_device *dev = priv->ndev;
166 int ret = regmap_write(priv->ctx.regmap, cmd, 0);
167 if (unlikely(ret))
168 netif_err(priv, drv, dev, "%s: error %d with cmd %02x\n",
169 __func__, ret, cmd);
170}
171
172static int encx24j600_raw_read(struct encx24j600_priv *priv, u8 reg, u8 *data,
173 size_t count)
174{
175 int ret;
176 mutex_lock(&priv->ctx.mutex);
177 ret = regmap_encx24j600_spi_read(&priv->ctx, reg, data, count);
178 mutex_unlock(&priv->ctx.mutex);
179
180 return ret;
181}
182
183static int encx24j600_raw_write(struct encx24j600_priv *priv, u8 reg,
184 const u8 *data, size_t count)
185{
186 int ret;
187 mutex_lock(&priv->ctx.mutex);
188 ret = regmap_encx24j600_spi_write(&priv->ctx, reg, data, count);
189 mutex_unlock(&priv->ctx.mutex);
190
191 return ret;
192}
193
194static void encx24j600_update_phcon1(struct encx24j600_priv *priv)
195{
196 u16 phcon1 = encx24j600_read_phy(priv, PHCON1);
197 if (priv->autoneg == AUTONEG_ENABLE) {
198 phcon1 |= ANEN | RENEG;
199 } else {
200 phcon1 &= ~ANEN;
201 if (priv->speed == SPEED_100)
202 phcon1 |= SPD100;
203 else
204 phcon1 &= ~SPD100;
205
206 if (priv->full_duplex)
207 phcon1 |= PFULDPX;
208 else
209 phcon1 &= ~PFULDPX;
210 }
211 encx24j600_write_phy(priv, PHCON1, phcon1);
212}
213
214/* Waits for autonegotiation to complete. */
215static int encx24j600_wait_for_autoneg(struct encx24j600_priv *priv)
216{
217 struct net_device *dev = priv->ndev;
218 unsigned long timeout = jiffies + msecs_to_jiffies(2000);
219 u16 phstat1;
220 u16 estat;
221 int ret = 0;
222
223 phstat1 = encx24j600_read_phy(priv, PHSTAT1);
224 while ((phstat1 & ANDONE) == 0) {
225 if (time_after(jiffies, timeout)) {
226 u16 phstat3;
227
228 netif_notice(priv, drv, dev, "timeout waiting for autoneg done\n");
229
230 priv->autoneg = AUTONEG_DISABLE;
231 phstat3 = encx24j600_read_phy(priv, PHSTAT3);
232 priv->speed = (phstat3 & PHY3SPD100)
233 ? SPEED_100 : SPEED_10;
234 priv->full_duplex = (phstat3 & PHY3DPX) ? 1 : 0;
235 encx24j600_update_phcon1(priv);
236 netif_notice(priv, drv, dev, "Using parallel detection: %s/%s",
237 priv->speed == SPEED_100 ? "100" : "10",
238 priv->full_duplex ? "Full" : "Half");
239
240 return -ETIMEDOUT;
241 }
242 cpu_relax();
243 phstat1 = encx24j600_read_phy(priv, PHSTAT1);
244 }
245
246 estat = encx24j600_read_reg(priv, ESTAT);
247 if (estat & PHYDPX) {
248 encx24j600_set_bits(priv, MACON2, FULDPX);
249 encx24j600_write_reg(priv, MABBIPG, 0x15);
250 } else {
251 encx24j600_clr_bits(priv, MACON2, FULDPX);
252 encx24j600_write_reg(priv, MABBIPG, 0x12);
253 /* Max retransmittions attempt */
254 encx24j600_write_reg(priv, MACLCON, 0x370f);
255 }
256
257 return ret;
258}
259
260/* Access the PHY to determine link status */
261static void encx24j600_check_link_status(struct encx24j600_priv *priv)
262{
263 struct net_device *dev = priv->ndev;
264 u16 estat;
265
266 estat = encx24j600_read_reg(priv, ESTAT);
267
268 if (estat & PHYLNK) {
269 if (priv->autoneg == AUTONEG_ENABLE)
270 encx24j600_wait_for_autoneg(priv);
271
272 netif_carrier_on(dev);
273 netif_info(priv, ifup, dev, "link up\n");
274 } else {
275 netif_info(priv, ifdown, dev, "link down\n");
276
277 /* Re-enable autoneg since we won't know what we might be
278 * connected to when the link is brought back up again.
279 */
280 priv->autoneg = AUTONEG_ENABLE;
281 priv->full_duplex = true;
282 priv->speed = SPEED_100;
283 netif_carrier_off(dev);
284 }
285}
286
287static void encx24j600_int_link_handler(struct encx24j600_priv *priv)
288{
289 struct net_device *dev = priv->ndev;
290
291 netif_dbg(priv, intr, dev, "%s", __func__);
292 encx24j600_check_link_status(priv);
293 encx24j600_clr_bits(priv, EIR, LINKIF);
294}
295
296static void encx24j600_tx_complete(struct encx24j600_priv *priv, bool err)
297{
298 struct net_device *dev = priv->ndev;
299
300 if (!priv->tx_skb) {
301 BUG();
302 return;
303 }
304
305 mutex_lock(&priv->lock);
306
307 if (err)
308 dev->stats.tx_errors++;
309 else
310 dev->stats.tx_packets++;
311
312 dev->stats.tx_bytes += priv->tx_skb->len;
313
314 encx24j600_clr_bits(priv, EIR, TXIF | TXABTIF);
315
316 netif_dbg(priv, tx_done, dev, "TX Done%s\n", err ? ": Err" : "");
317
318 dev_kfree_skb(priv->tx_skb);
319 priv->tx_skb = NULL;
320
321 netif_wake_queue(dev);
322
323 mutex_unlock(&priv->lock);
324}
325
326static int encx24j600_receive_packet(struct encx24j600_priv *priv,
327 struct rsv *rsv)
328{
329 struct net_device *dev = priv->ndev;
330 struct sk_buff *skb = netdev_alloc_skb(dev, rsv->len + NET_IP_ALIGN);
331 if (!skb) {
332 pr_err_ratelimited("RX: OOM: packet dropped\n");
333 dev->stats.rx_dropped++;
334 return -ENOMEM;
335 }
336 skb_reserve(skb, NET_IP_ALIGN);
337 encx24j600_raw_read(priv, RRXDATA, skb_put(skb, rsv->len), rsv->len);
338
339 if (netif_msg_pktdata(priv))
340 dump_packet("RX", skb->len, skb->data);
341
342 skb->dev = dev;
343 skb->protocol = eth_type_trans(skb, dev);
344 skb->ip_summed = CHECKSUM_COMPLETE;
345
346 /* Maintain stats */
347 dev->stats.rx_packets++;
348 dev->stats.rx_bytes += rsv->len;
Jon Ringled70e5322015-10-06 16:37:46 -0400349
350 netif_rx(skb);
351
352 return 0;
353}
354
355static void encx24j600_rx_packets(struct encx24j600_priv *priv, u8 packet_count)
356{
357 struct net_device *dev = priv->ndev;
358
359 while (packet_count--) {
360 struct rsv rsv;
361 u16 newrxtail;
362
363 encx24j600_write_reg(priv, ERXRDPT, priv->next_packet);
364 encx24j600_raw_read(priv, RRXDATA, (u8 *)&rsv, sizeof(rsv));
365
366 if (netif_msg_rx_status(priv))
367 encx24j600_dump_rsv(priv, __func__, &rsv);
368
369 if (!RSV_GETBIT(rsv.rxstat, RSV_RXOK) ||
370 (rsv.len > MAX_FRAMELEN)) {
371 netif_err(priv, rx_err, dev, "RX Error %04x\n",
372 rsv.rxstat);
373 dev->stats.rx_errors++;
374
375 if (RSV_GETBIT(rsv.rxstat, RSV_CRCERROR))
376 dev->stats.rx_crc_errors++;
377 if (RSV_GETBIT(rsv.rxstat, RSV_LENCHECKERR))
378 dev->stats.rx_frame_errors++;
379 if (rsv.len > MAX_FRAMELEN)
380 dev->stats.rx_over_errors++;
381 } else {
382 encx24j600_receive_packet(priv, &rsv);
383 }
384
Jeroen De Wachterebe52362016-12-12 14:29:08 +0100385 priv->next_packet = rsv.next_packet;
386
Jon Ringled70e5322015-10-06 16:37:46 -0400387 newrxtail = priv->next_packet - 2;
388 if (newrxtail == ENC_RX_BUF_START)
389 newrxtail = SRAM_SIZE - 2;
390
391 encx24j600_cmd(priv, SETPKTDEC);
392 encx24j600_write_reg(priv, ERXTAIL, newrxtail);
393 }
394}
395
396static irqreturn_t encx24j600_isr(int irq, void *dev_id)
397{
398 struct encx24j600_priv *priv = dev_id;
399 struct net_device *dev = priv->ndev;
400 int eir;
401
402 /* Clear interrupts */
403 encx24j600_cmd(priv, CLREIE);
404
405 eir = encx24j600_read_reg(priv, EIR);
406
407 if (eir & LINKIF)
408 encx24j600_int_link_handler(priv);
409
410 if (eir & TXIF)
411 encx24j600_tx_complete(priv, false);
412
413 if (eir & TXABTIF)
414 encx24j600_tx_complete(priv, true);
415
416 if (eir & RXABTIF) {
417 if (eir & PCFULIF) {
418 /* Packet counter is full */
419 netif_err(priv, rx_err, dev, "Packet counter full\n");
420 }
421 dev->stats.rx_dropped++;
422 encx24j600_clr_bits(priv, EIR, RXABTIF);
423 }
424
425 if (eir & PKTIF) {
426 u8 packet_count;
427
428 mutex_lock(&priv->lock);
429
430 packet_count = encx24j600_read_reg(priv, ESTAT) & 0xff;
431 while (packet_count) {
432 encx24j600_rx_packets(priv, packet_count);
433 packet_count = encx24j600_read_reg(priv, ESTAT) & 0xff;
434 }
435
436 mutex_unlock(&priv->lock);
437 }
438
439 /* Enable interrupts */
440 encx24j600_cmd(priv, SETEIE);
441
442 return IRQ_HANDLED;
443}
444
445static int encx24j600_soft_reset(struct encx24j600_priv *priv)
446{
447 int ret = 0;
448 int timeout;
449 u16 eudast;
450
451 /* Write and verify a test value to EUDAST */
452 regcache_cache_bypass(priv->ctx.regmap, true);
453 timeout = 10;
454 do {
455 encx24j600_write_reg(priv, EUDAST, EUDAST_TEST_VAL);
456 eudast = encx24j600_read_reg(priv, EUDAST);
457 usleep_range(25, 100);
458 } while ((eudast != EUDAST_TEST_VAL) && --timeout);
459 regcache_cache_bypass(priv->ctx.regmap, false);
460
461 if (timeout == 0) {
462 ret = -ETIMEDOUT;
463 goto err_out;
464 }
465
466 /* Wait for CLKRDY to become set */
467 timeout = 10;
468 while (!(encx24j600_read_reg(priv, ESTAT) & CLKRDY) && --timeout)
469 usleep_range(25, 100);
470
471 if (timeout == 0) {
472 ret = -ETIMEDOUT;
473 goto err_out;
474 }
475
476 /* Issue a System Reset command */
477 encx24j600_cmd(priv, SETETHRST);
478 usleep_range(25, 100);
479
480 /* Confirm that EUDAST has 0000h after system reset */
481 if (encx24j600_read_reg(priv, EUDAST) != 0) {
482 ret = -EINVAL;
483 goto err_out;
484 }
485
486 /* Wait for PHY register and status bits to become available */
487 usleep_range(256, 1000);
488
489err_out:
490 return ret;
491}
492
493static int encx24j600_hw_reset(struct encx24j600_priv *priv)
494{
495 int ret;
496
497 mutex_lock(&priv->lock);
498 ret = encx24j600_soft_reset(priv);
499 mutex_unlock(&priv->lock);
500
501 return ret;
502}
503
504static void encx24j600_reset_hw_tx(struct encx24j600_priv *priv)
505{
506 encx24j600_set_bits(priv, ECON2, TXRST);
507 encx24j600_clr_bits(priv, ECON2, TXRST);
508}
509
510static void encx24j600_hw_init_tx(struct encx24j600_priv *priv)
511{
512 /* Reset TX */
513 encx24j600_reset_hw_tx(priv);
514
515 /* Clear the TXIF flag if were previously set */
516 encx24j600_clr_bits(priv, EIR, TXIF | TXABTIF);
517
518 /* Write the Tx Buffer pointer */
519 encx24j600_write_reg(priv, EGPWRPT, ENC_TX_BUF_START);
520}
521
522static void encx24j600_hw_init_rx(struct encx24j600_priv *priv)
523{
524 encx24j600_cmd(priv, DISABLERX);
525
526 /* Set up RX packet start address in the SRAM */
527 encx24j600_write_reg(priv, ERXST, ENC_RX_BUF_START);
528
529 /* Preload the RX Data pointer to the beginning of the RX area */
530 encx24j600_write_reg(priv, ERXRDPT, ENC_RX_BUF_START);
531
532 priv->next_packet = ENC_RX_BUF_START;
533
534 /* Set up RX end address in the SRAM */
535 encx24j600_write_reg(priv, ERXTAIL, ENC_SRAM_SIZE - 2);
536
537 /* Reset the user data pointers */
538 encx24j600_write_reg(priv, EUDAST, ENC_SRAM_SIZE);
539 encx24j600_write_reg(priv, EUDAND, ENC_SRAM_SIZE + 1);
540
541 /* Set Max Frame length */
542 encx24j600_write_reg(priv, MAMXFL, MAX_FRAMELEN);
543}
544
545static void encx24j600_dump_config(struct encx24j600_priv *priv,
546 const char *msg)
547{
548 pr_info(DRV_NAME ": %s\n", msg);
549
550 /* CHIP configuration */
551 pr_info(DRV_NAME " ECON1: %04X\n", encx24j600_read_reg(priv, ECON1));
552 pr_info(DRV_NAME " ECON2: %04X\n", encx24j600_read_reg(priv, ECON2));
553 pr_info(DRV_NAME " ERXFCON: %04X\n", encx24j600_read_reg(priv,
554 ERXFCON));
555 pr_info(DRV_NAME " ESTAT: %04X\n", encx24j600_read_reg(priv, ESTAT));
556 pr_info(DRV_NAME " EIR: %04X\n", encx24j600_read_reg(priv, EIR));
557 pr_info(DRV_NAME " EIDLED: %04X\n", encx24j600_read_reg(priv, EIDLED));
558
559 /* MAC layer configuration */
560 pr_info(DRV_NAME " MACON1: %04X\n", encx24j600_read_reg(priv, MACON1));
561 pr_info(DRV_NAME " MACON2: %04X\n", encx24j600_read_reg(priv, MACON2));
562 pr_info(DRV_NAME " MAIPG: %04X\n", encx24j600_read_reg(priv, MAIPG));
563 pr_info(DRV_NAME " MACLCON: %04X\n", encx24j600_read_reg(priv,
564 MACLCON));
565 pr_info(DRV_NAME " MABBIPG: %04X\n", encx24j600_read_reg(priv,
566 MABBIPG));
567
568 /* PHY configuation */
569 pr_info(DRV_NAME " PHCON1: %04X\n", encx24j600_read_phy(priv, PHCON1));
570 pr_info(DRV_NAME " PHCON2: %04X\n", encx24j600_read_phy(priv, PHCON2));
571 pr_info(DRV_NAME " PHANA: %04X\n", encx24j600_read_phy(priv, PHANA));
572 pr_info(DRV_NAME " PHANLPA: %04X\n", encx24j600_read_phy(priv,
573 PHANLPA));
574 pr_info(DRV_NAME " PHANE: %04X\n", encx24j600_read_phy(priv, PHANE));
575 pr_info(DRV_NAME " PHSTAT1: %04X\n", encx24j600_read_phy(priv,
576 PHSTAT1));
577 pr_info(DRV_NAME " PHSTAT2: %04X\n", encx24j600_read_phy(priv,
578 PHSTAT2));
579 pr_info(DRV_NAME " PHSTAT3: %04X\n", encx24j600_read_phy(priv,
580 PHSTAT3));
581}
582
583static void encx24j600_set_rxfilter_mode(struct encx24j600_priv *priv)
584{
585 switch (priv->rxfilter) {
586 case RXFILTER_PROMISC:
587 encx24j600_set_bits(priv, MACON1, PASSALL);
588 encx24j600_write_reg(priv, ERXFCON, UCEN | MCEN | NOTMEEN);
589 break;
590 case RXFILTER_MULTI:
591 encx24j600_clr_bits(priv, MACON1, PASSALL);
592 encx24j600_write_reg(priv, ERXFCON, UCEN | CRCEN | BCEN | MCEN);
593 break;
594 case RXFILTER_NORMAL:
595 default:
596 encx24j600_clr_bits(priv, MACON1, PASSALL);
597 encx24j600_write_reg(priv, ERXFCON, UCEN | CRCEN | BCEN);
598 break;
599 }
600}
601
602static int encx24j600_hw_init(struct encx24j600_priv *priv)
603{
Jon Ringled70e5322015-10-06 16:37:46 -0400604 int ret = 0;
Jon Ringled70e5322015-10-06 16:37:46 -0400605 u16 macon2;
606
607 priv->hw_enabled = false;
608
Jon Ringled70e5322015-10-06 16:37:46 -0400609 /* PHY Leds: link status,
Jon Ringle3ed770f2015-10-22 15:09:04 -0400610 * LEDA: Link State + collision events
611 * LEDB: Link State + transmit/receive events
Jon Ringled70e5322015-10-06 16:37:46 -0400612 */
Jon Ringle3ed770f2015-10-22 15:09:04 -0400613 encx24j600_update_reg(priv, EIDLED, 0xff00, 0xcb00);
Jon Ringled70e5322015-10-06 16:37:46 -0400614
615 /* Loopback disabled */
616 encx24j600_write_reg(priv, MACON1, 0x9);
617
618 /* interpacket gap value */
619 encx24j600_write_reg(priv, MAIPG, 0x0c12);
620
621 /* Write the auto negotiation pattern */
622 encx24j600_write_phy(priv, PHANA, PHANA_DEFAULT);
623
624 encx24j600_update_phcon1(priv);
625 encx24j600_check_link_status(priv);
626
627 macon2 = MACON2_RSV1 | TXCRCEN | PADCFG0 | PADCFG2 | MACON2_DEFER;
628 if ((priv->autoneg == AUTONEG_DISABLE) && priv->full_duplex)
629 macon2 |= FULDPX;
630
631 encx24j600_set_bits(priv, MACON2, macon2);
632
633 priv->rxfilter = RXFILTER_NORMAL;
634 encx24j600_set_rxfilter_mode(priv);
635
636 /* Program the Maximum frame length */
637 encx24j600_write_reg(priv, MAMXFL, MAX_FRAMELEN);
638
639 /* Init Tx pointers */
640 encx24j600_hw_init_tx(priv);
641
642 /* Init Rx pointers */
643 encx24j600_hw_init_rx(priv);
644
645 if (netif_msg_hw(priv))
646 encx24j600_dump_config(priv, "Hw is initialized");
647
Jon Ringled70e5322015-10-06 16:37:46 -0400648 return ret;
649}
650
651static void encx24j600_hw_enable(struct encx24j600_priv *priv)
652{
653 /* Clear the interrupt flags in case was set */
654 encx24j600_clr_bits(priv, EIR, (PCFULIF | RXABTIF | TXABTIF | TXIF |
655 PKTIF | LINKIF));
656
657 /* Enable the interrupts */
658 encx24j600_write_reg(priv, EIE, (PCFULIE | RXABTIE | TXABTIE | TXIE |
659 PKTIE | LINKIE | INTIE));
660
661 /* Enable RX */
662 encx24j600_cmd(priv, ENABLERX);
663
664 priv->hw_enabled = true;
665}
666
667static void encx24j600_hw_disable(struct encx24j600_priv *priv)
668{
669 /* Disable all interrupts */
670 encx24j600_write_reg(priv, EIE, 0);
671
672 /* Disable RX */
673 encx24j600_cmd(priv, DISABLERX);
674
675 priv->hw_enabled = false;
676}
677
678static int encx24j600_setlink(struct net_device *dev, u8 autoneg, u16 speed,
679 u8 duplex)
680{
681 struct encx24j600_priv *priv = netdev_priv(dev);
682 int ret = 0;
683
684 if (!priv->hw_enabled) {
685 /* link is in low power mode now; duplex setting
686 * will take effect on next encx24j600_hw_init()
687 */
688 if (speed == SPEED_10 || speed == SPEED_100) {
689 priv->autoneg = (autoneg == AUTONEG_ENABLE);
690 priv->full_duplex = (duplex == DUPLEX_FULL);
691 priv->speed = (speed == SPEED_100);
692 } else {
693 netif_warn(priv, link, dev, "unsupported link speed setting\n");
694 /*speeds other than SPEED_10 and SPEED_100 */
695 /*are not supported by chip */
696 ret = -EOPNOTSUPP;
697 }
698 } else {
699 netif_warn(priv, link, dev, "Warning: hw must be disabled to set link mode\n");
700 ret = -EBUSY;
701 }
702 return ret;
703}
704
705static void encx24j600_hw_get_macaddr(struct encx24j600_priv *priv,
706 unsigned char *ethaddr)
707{
708 unsigned short val;
709
710 val = encx24j600_read_reg(priv, MAADR1);
711
712 ethaddr[0] = val & 0x00ff;
713 ethaddr[1] = (val & 0xff00) >> 8;
714
715 val = encx24j600_read_reg(priv, MAADR2);
716
717 ethaddr[2] = val & 0x00ffU;
718 ethaddr[3] = (val & 0xff00U) >> 8;
719
720 val = encx24j600_read_reg(priv, MAADR3);
721
722 ethaddr[4] = val & 0x00ffU;
723 ethaddr[5] = (val & 0xff00U) >> 8;
724}
725
726/* Program the hardware MAC address from dev->dev_addr.*/
727static int encx24j600_set_hw_macaddr(struct net_device *dev)
728{
729 struct encx24j600_priv *priv = netdev_priv(dev);
730
731 if (priv->hw_enabled) {
732 netif_info(priv, drv, dev, "Hardware must be disabled to set Mac address\n");
733 return -EBUSY;
734 }
735
736 mutex_lock(&priv->lock);
737
738 netif_info(priv, drv, dev, "%s: Setting MAC address to %pM\n",
739 dev->name, dev->dev_addr);
740
741 encx24j600_write_reg(priv, MAADR3, (dev->dev_addr[4] |
742 dev->dev_addr[5] << 8));
743 encx24j600_write_reg(priv, MAADR2, (dev->dev_addr[2] |
744 dev->dev_addr[3] << 8));
745 encx24j600_write_reg(priv, MAADR1, (dev->dev_addr[0] |
746 dev->dev_addr[1] << 8));
747
748 mutex_unlock(&priv->lock);
749
750 return 0;
751}
752
753/* Store the new hardware address in dev->dev_addr, and update the MAC.*/
754static int encx24j600_set_mac_address(struct net_device *dev, void *addr)
755{
756 struct sockaddr *address = addr;
757
758 if (netif_running(dev))
759 return -EBUSY;
760 if (!is_valid_ether_addr(address->sa_data))
761 return -EADDRNOTAVAIL;
762
763 memcpy(dev->dev_addr, address->sa_data, dev->addr_len);
764 return encx24j600_set_hw_macaddr(dev);
765}
766
767static int encx24j600_open(struct net_device *dev)
768{
769 struct encx24j600_priv *priv = netdev_priv(dev);
770
771 int ret = request_threaded_irq(priv->ctx.spi->irq, NULL, encx24j600_isr,
772 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
773 DRV_NAME, priv);
774 if (unlikely(ret < 0)) {
775 netdev_err(dev, "request irq %d failed (ret = %d)\n",
776 priv->ctx.spi->irq, ret);
777 return ret;
778 }
779
780 encx24j600_hw_disable(priv);
781 encx24j600_hw_init(priv);
782 encx24j600_hw_enable(priv);
783 netif_start_queue(dev);
784
785 return 0;
786}
787
788static int encx24j600_stop(struct net_device *dev)
789{
790 struct encx24j600_priv *priv = netdev_priv(dev);
791
792 netif_stop_queue(dev);
793 free_irq(priv->ctx.spi->irq, priv);
794 return 0;
795}
796
797static void encx24j600_setrx_proc(struct kthread_work *ws)
798{
799 struct encx24j600_priv *priv =
800 container_of(ws, struct encx24j600_priv, setrx_work);
801
802 mutex_lock(&priv->lock);
803 encx24j600_set_rxfilter_mode(priv);
804 mutex_unlock(&priv->lock);
805}
806
807static void encx24j600_set_multicast_list(struct net_device *dev)
808{
809 struct encx24j600_priv *priv = netdev_priv(dev);
810 int oldfilter = priv->rxfilter;
811
812 if (dev->flags & IFF_PROMISC) {
813 netif_dbg(priv, link, dev, "promiscuous mode\n");
814 priv->rxfilter = RXFILTER_PROMISC;
815 } else if ((dev->flags & IFF_ALLMULTI) || !netdev_mc_empty(dev)) {
816 netif_dbg(priv, link, dev, "%smulticast mode\n",
817 (dev->flags & IFF_ALLMULTI) ? "all-" : "");
818 priv->rxfilter = RXFILTER_MULTI;
819 } else {
820 netif_dbg(priv, link, dev, "normal mode\n");
821 priv->rxfilter = RXFILTER_NORMAL;
822 }
823
824 if (oldfilter != priv->rxfilter)
Petr Mladek39891442016-10-11 13:55:20 -0700825 kthread_queue_work(&priv->kworker, &priv->setrx_work);
Jon Ringled70e5322015-10-06 16:37:46 -0400826}
827
828static void encx24j600_hw_tx(struct encx24j600_priv *priv)
829{
830 struct net_device *dev = priv->ndev;
831 netif_info(priv, tx_queued, dev, "TX Packet Len:%d\n",
832 priv->tx_skb->len);
833
834 if (netif_msg_pktdata(priv))
835 dump_packet("TX", priv->tx_skb->len, priv->tx_skb->data);
836
837 if (encx24j600_read_reg(priv, EIR) & TXABTIF)
838 /* Last transmition aborted due to error. Reset TX interface */
839 encx24j600_reset_hw_tx(priv);
840
841 /* Clear the TXIF flag if were previously set */
842 encx24j600_clr_bits(priv, EIR, TXIF);
843
844 /* Set the data pointer to the TX buffer address in the SRAM */
845 encx24j600_write_reg(priv, EGPWRPT, ENC_TX_BUF_START);
846
847 /* Copy the packet into the SRAM */
848 encx24j600_raw_write(priv, WGPDATA, (u8 *)priv->tx_skb->data,
849 priv->tx_skb->len);
850
851 /* Program the Tx buffer start pointer */
852 encx24j600_write_reg(priv, ETXST, ENC_TX_BUF_START);
853
854 /* Program the packet length */
855 encx24j600_write_reg(priv, ETXLEN, priv->tx_skb->len);
856
857 /* Start the transmission */
858 encx24j600_cmd(priv, SETTXRTS);
859}
860
861static void encx24j600_tx_proc(struct kthread_work *ws)
862{
863 struct encx24j600_priv *priv =
864 container_of(ws, struct encx24j600_priv, tx_work);
865
866 mutex_lock(&priv->lock);
867 encx24j600_hw_tx(priv);
868 mutex_unlock(&priv->lock);
869}
870
871static netdev_tx_t encx24j600_tx(struct sk_buff *skb, struct net_device *dev)
872{
873 struct encx24j600_priv *priv = netdev_priv(dev);
874
875 netif_stop_queue(dev);
876
877 /* save the timestamp */
Florian Westphal860e9532016-05-03 16:33:13 +0200878 netif_trans_update(dev);
Jon Ringled70e5322015-10-06 16:37:46 -0400879
880 /* Remember the skb for deferred processing */
881 priv->tx_skb = skb;
882
Petr Mladek39891442016-10-11 13:55:20 -0700883 kthread_queue_work(&priv->kworker, &priv->tx_work);
Jon Ringled70e5322015-10-06 16:37:46 -0400884
885 return NETDEV_TX_OK;
886}
887
888/* Deal with a transmit timeout */
889static void encx24j600_tx_timeout(struct net_device *dev)
890{
891 struct encx24j600_priv *priv = netdev_priv(dev);
892
893 netif_err(priv, tx_err, dev, "TX timeout at %ld, latency %ld\n",
Florian Westphal4d0e9652016-05-03 16:30:59 +0200894 jiffies, jiffies - dev_trans_start(dev));
Jon Ringled70e5322015-10-06 16:37:46 -0400895
896 dev->stats.tx_errors++;
897 netif_wake_queue(dev);
898 return;
899}
900
901static int encx24j600_get_regs_len(struct net_device *dev)
902{
903 return SFR_REG_COUNT;
904}
905
906static void encx24j600_get_regs(struct net_device *dev,
907 struct ethtool_regs *regs, void *p)
908{
909 struct encx24j600_priv *priv = netdev_priv(dev);
910 u16 *buff = p;
911 u8 reg;
912
913 regs->version = 1;
914 mutex_lock(&priv->lock);
915 for (reg = 0; reg < SFR_REG_COUNT; reg += 2) {
916 unsigned int val = 0;
917 /* ignore errors for unreadable registers */
918 regmap_read(priv->ctx.regmap, reg, &val);
919 buff[reg] = val & 0xffff;
920 }
921 mutex_unlock(&priv->lock);
922}
923
924static void encx24j600_get_drvinfo(struct net_device *dev,
925 struct ethtool_drvinfo *info)
926{
927 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
928 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
929 strlcpy(info->bus_info, dev_name(dev->dev.parent),
930 sizeof(info->bus_info));
931}
932
933static int encx24j600_get_settings(struct net_device *dev,
934 struct ethtool_cmd *cmd)
935{
936 struct encx24j600_priv *priv = netdev_priv(dev);
937
938 cmd->transceiver = XCVR_INTERNAL;
939 cmd->supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
940 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
941 SUPPORTED_Autoneg | SUPPORTED_TP;
942
943 ethtool_cmd_speed_set(cmd, priv->speed);
944 cmd->duplex = priv->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
945 cmd->port = PORT_TP;
946 cmd->autoneg = priv->autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE;
947
948 return 0;
949}
950
951static int encx24j600_set_settings(struct net_device *dev,
952 struct ethtool_cmd *cmd)
953{
954 return encx24j600_setlink(dev, cmd->autoneg,
955 ethtool_cmd_speed(cmd), cmd->duplex);
956}
957
958static u32 encx24j600_get_msglevel(struct net_device *dev)
959{
960 struct encx24j600_priv *priv = netdev_priv(dev);
961 return priv->msg_enable;
962}
963
964static void encx24j600_set_msglevel(struct net_device *dev, u32 val)
965{
966 struct encx24j600_priv *priv = netdev_priv(dev);
967 priv->msg_enable = val;
968}
969
970static const struct ethtool_ops encx24j600_ethtool_ops = {
971 .get_settings = encx24j600_get_settings,
972 .set_settings = encx24j600_set_settings,
973 .get_drvinfo = encx24j600_get_drvinfo,
974 .get_msglevel = encx24j600_get_msglevel,
975 .set_msglevel = encx24j600_set_msglevel,
976 .get_regs_len = encx24j600_get_regs_len,
977 .get_regs = encx24j600_get_regs,
978};
979
980static const struct net_device_ops encx24j600_netdev_ops = {
981 .ndo_open = encx24j600_open,
982 .ndo_stop = encx24j600_stop,
983 .ndo_start_xmit = encx24j600_tx,
984 .ndo_set_rx_mode = encx24j600_set_multicast_list,
985 .ndo_set_mac_address = encx24j600_set_mac_address,
986 .ndo_tx_timeout = encx24j600_tx_timeout,
987 .ndo_validate_addr = eth_validate_addr,
988};
989
990static int encx24j600_spi_probe(struct spi_device *spi)
991{
992 int ret;
993
994 struct net_device *ndev;
995 struct encx24j600_priv *priv;
Jon Ringle7b5dc0d2015-11-18 16:22:21 -0500996 u16 eidled;
Jon Ringled70e5322015-10-06 16:37:46 -0400997
998 ndev = alloc_etherdev(sizeof(struct encx24j600_priv));
999
1000 if (!ndev) {
1001 ret = -ENOMEM;
1002 goto error_out;
1003 }
1004
1005 priv = netdev_priv(ndev);
1006 spi_set_drvdata(spi, priv);
1007 dev_set_drvdata(&spi->dev, priv);
1008 SET_NETDEV_DEV(ndev, &spi->dev);
1009
1010 priv->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
1011 priv->ndev = ndev;
1012
1013 /* Default configuration PHY configuration */
1014 priv->full_duplex = true;
1015 priv->autoneg = AUTONEG_ENABLE;
1016 priv->speed = SPEED_100;
1017
1018 priv->ctx.spi = spi;
1019 devm_regmap_init_encx24j600(&spi->dev, &priv->ctx);
1020 ndev->irq = spi->irq;
1021 ndev->netdev_ops = &encx24j600_netdev_ops;
1022
1023 mutex_init(&priv->lock);
1024
1025 /* Reset device and check if it is connected */
1026 if (encx24j600_hw_reset(priv)) {
1027 netif_err(priv, probe, ndev,
1028 DRV_NAME ": Chip is not detected\n");
1029 ret = -EIO;
1030 goto out_free;
1031 }
1032
1033 /* Initialize the device HW to the consistent state */
1034 if (encx24j600_hw_init(priv)) {
1035 netif_err(priv, probe, ndev,
1036 DRV_NAME ": HW initialization error\n");
1037 ret = -EIO;
1038 goto out_free;
1039 }
1040
Petr Mladek39891442016-10-11 13:55:20 -07001041 kthread_init_worker(&priv->kworker);
1042 kthread_init_work(&priv->tx_work, encx24j600_tx_proc);
1043 kthread_init_work(&priv->setrx_work, encx24j600_setrx_proc);
Jon Ringled70e5322015-10-06 16:37:46 -04001044
1045 priv->kworker_task = kthread_run(kthread_worker_fn, &priv->kworker,
1046 "encx24j600");
1047
1048 if (IS_ERR(priv->kworker_task)) {
1049 ret = PTR_ERR(priv->kworker_task);
1050 goto out_free;
1051 }
1052
1053 /* Get the MAC address from the chip */
1054 encx24j600_hw_get_macaddr(priv, ndev->dev_addr);
1055
1056 ndev->ethtool_ops = &encx24j600_ethtool_ops;
1057
1058 ret = register_netdev(ndev);
1059 if (unlikely(ret)) {
1060 netif_err(priv, probe, ndev, "Error %d initializing card encx24j600 card\n",
1061 ret);
1062 goto out_free;
1063 }
1064
Jon Ringle7b5dc0d2015-11-18 16:22:21 -05001065 eidled = encx24j600_read_reg(priv, EIDLED);
1066 if (((eidled & DEVID_MASK) >> DEVID_SHIFT) != ENCX24J600_DEV_ID) {
1067 ret = -EINVAL;
1068 goto out_unregister;
1069 }
1070
1071 netif_info(priv, probe, ndev, "Silicon rev ID: 0x%02x\n",
1072 (eidled & REVID_MASK) >> REVID_SHIFT);
1073
Jon Ringled70e5322015-10-06 16:37:46 -04001074 netif_info(priv, drv, priv->ndev, "MAC address %pM\n", ndev->dev_addr);
1075
1076 return ret;
1077
Jon Ringle7b5dc0d2015-11-18 16:22:21 -05001078out_unregister:
1079 unregister_netdev(priv->ndev);
Jon Ringled70e5322015-10-06 16:37:46 -04001080out_free:
1081 free_netdev(ndev);
1082
1083error_out:
1084 return ret;
1085}
1086
1087static int encx24j600_spi_remove(struct spi_device *spi)
1088{
1089 struct encx24j600_priv *priv = dev_get_drvdata(&spi->dev);
1090
1091 unregister_netdev(priv->ndev);
1092
1093 free_netdev(priv->ndev);
1094
1095 return 0;
1096}
1097
Javier Martinez Canillasd0cb48c2015-10-30 13:49:17 +01001098static const struct spi_device_id encx24j600_spi_id_table[] = {
1099 { .name = "encx24j600" },
1100 { /* sentinel */ }
Jon Ringled70e5322015-10-06 16:37:46 -04001101};
Javier Martinez Canillas07f56c62015-10-30 13:49:18 +01001102MODULE_DEVICE_TABLE(spi, encx24j600_spi_id_table);
Jon Ringled70e5322015-10-06 16:37:46 -04001103
1104static struct spi_driver encx24j600_spi_net_driver = {
1105 .driver = {
1106 .name = DRV_NAME,
1107 .owner = THIS_MODULE,
1108 .bus = &spi_bus_type,
1109 },
1110 .probe = encx24j600_spi_probe,
1111 .remove = encx24j600_spi_remove,
Javier Martinez Canillasd0cb48c2015-10-30 13:49:17 +01001112 .id_table = encx24j600_spi_id_table,
Jon Ringled70e5322015-10-06 16:37:46 -04001113};
1114
1115static int __init encx24j600_init(void)
1116{
1117 return spi_register_driver(&encx24j600_spi_net_driver);
1118}
1119module_init(encx24j600_init);
1120
1121static void encx24j600_exit(void)
1122{
1123 spi_unregister_driver(&encx24j600_spi_net_driver);
1124}
1125module_exit(encx24j600_exit);
1126
1127MODULE_DESCRIPTION(DRV_NAME " ethernet driver");
1128MODULE_AUTHOR("Jon Ringle <jringle@gridpoint.com>");
1129MODULE_LICENSE("GPL");
1130MODULE_ALIAS("spi:" DRV_NAME);